1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Define target-specific opcode support 4 * Copyright (c) 2008 Fabrice Bellard 5 */ 6 7 #ifndef TCG_TARGET_HAS_H 8 #define TCG_TARGET_HAS_H 9 10 #include "host/cpuinfo.h" 11 12 #define have_bmi1 (cpuinfo & CPUINFO_BMI1) 13 #define have_popcnt (cpuinfo & CPUINFO_POPCNT) 14 #define have_avx1 (cpuinfo & CPUINFO_AVX1) 15 #define have_avx2 (cpuinfo & CPUINFO_AVX2) 16 #define have_movbe (cpuinfo & CPUINFO_MOVBE) 17 18 /* 19 * There are interesting instructions in AVX512, so long as we have AVX512VL, 20 * which indicates support for EVEX on sizes smaller than 512 bits. 21 */ 22 #define have_avx512vl ((cpuinfo & CPUINFO_AVX512VL) && \ 23 (cpuinfo & CPUINFO_AVX512F)) 24 #define have_avx512bw ((cpuinfo & CPUINFO_AVX512BW) && have_avx512vl) 25 #define have_avx512dq ((cpuinfo & CPUINFO_AVX512DQ) && have_avx512vl) 26 #define have_avx512vbmi2 ((cpuinfo & CPUINFO_AVX512VBMI2) && have_avx512vl) 27 28 /* optional instructions */ 29 #define TCG_TARGET_HAS_div2_i32 1 30 #define TCG_TARGET_HAS_rot_i32 1 31 #define TCG_TARGET_HAS_bswap16_i32 1 32 #define TCG_TARGET_HAS_bswap32_i32 1 33 #define TCG_TARGET_HAS_clz_i32 1 34 #define TCG_TARGET_HAS_ctz_i32 1 35 #define TCG_TARGET_HAS_ctpop_i32 have_popcnt 36 #define TCG_TARGET_HAS_extract2_i32 1 37 #define TCG_TARGET_HAS_negsetcond_i32 1 38 #define TCG_TARGET_HAS_add2_i32 1 39 #define TCG_TARGET_HAS_sub2_i32 1 40 #define TCG_TARGET_HAS_mulu2_i32 1 41 #define TCG_TARGET_HAS_muls2_i32 1 42 #define TCG_TARGET_HAS_muluh_i32 0 43 #define TCG_TARGET_HAS_mulsh_i32 0 44 45 #if TCG_TARGET_REG_BITS == 64 46 /* Keep 32-bit values zero-extended in a register. */ 47 #define TCG_TARGET_HAS_extr_i64_i32 1 48 #define TCG_TARGET_HAS_div2_i64 1 49 #define TCG_TARGET_HAS_rot_i64 1 50 #define TCG_TARGET_HAS_bswap16_i64 1 51 #define TCG_TARGET_HAS_bswap32_i64 1 52 #define TCG_TARGET_HAS_bswap64_i64 1 53 #define TCG_TARGET_HAS_clz_i64 1 54 #define TCG_TARGET_HAS_ctz_i64 1 55 #define TCG_TARGET_HAS_ctpop_i64 have_popcnt 56 #define TCG_TARGET_HAS_extract2_i64 1 57 #define TCG_TARGET_HAS_negsetcond_i64 1 58 #define TCG_TARGET_HAS_add2_i64 1 59 #define TCG_TARGET_HAS_sub2_i64 1 60 #define TCG_TARGET_HAS_mulu2_i64 1 61 #define TCG_TARGET_HAS_muls2_i64 1 62 #define TCG_TARGET_HAS_muluh_i64 0 63 #define TCG_TARGET_HAS_mulsh_i64 0 64 #define TCG_TARGET_HAS_qemu_st8_i32 0 65 #else 66 #define TCG_TARGET_HAS_qemu_st8_i32 1 67 #endif 68 69 #define TCG_TARGET_HAS_qemu_ldst_i128 \ 70 (TCG_TARGET_REG_BITS == 64 && (cpuinfo & CPUINFO_ATOMIC_VMOVDQA)) 71 72 #define TCG_TARGET_HAS_tst 1 73 74 /* We do not support older SSE systems, only beginning with AVX1. */ 75 #define TCG_TARGET_HAS_v64 have_avx1 76 #define TCG_TARGET_HAS_v128 have_avx1 77 #define TCG_TARGET_HAS_v256 have_avx2 78 79 #define TCG_TARGET_HAS_andc_vec 1 80 #define TCG_TARGET_HAS_orc_vec have_avx512vl 81 #define TCG_TARGET_HAS_nand_vec have_avx512vl 82 #define TCG_TARGET_HAS_nor_vec have_avx512vl 83 #define TCG_TARGET_HAS_eqv_vec have_avx512vl 84 #define TCG_TARGET_HAS_not_vec have_avx512vl 85 #define TCG_TARGET_HAS_neg_vec 0 86 #define TCG_TARGET_HAS_abs_vec 1 87 #define TCG_TARGET_HAS_roti_vec have_avx512vl 88 #define TCG_TARGET_HAS_rots_vec 0 89 #define TCG_TARGET_HAS_rotv_vec have_avx512vl 90 #define TCG_TARGET_HAS_shi_vec 1 91 #define TCG_TARGET_HAS_shs_vec 1 92 #define TCG_TARGET_HAS_shv_vec have_avx2 93 #define TCG_TARGET_HAS_mul_vec 1 94 #define TCG_TARGET_HAS_sat_vec 1 95 #define TCG_TARGET_HAS_minmax_vec 1 96 #define TCG_TARGET_HAS_bitsel_vec have_avx512vl 97 #define TCG_TARGET_HAS_cmpsel_vec 1 98 #define TCG_TARGET_HAS_tst_vec have_avx512bw 99 100 #define TCG_TARGET_deposit_valid(type, ofs, len) \ 101 (((ofs) == 0 && ((len) == 8 || (len) == 16)) || \ 102 (TCG_TARGET_REG_BITS == 32 && (ofs) == 8 && (len) == 8)) 103 104 /* 105 * Check for the possibility of low byte/word extraction, high-byte extraction 106 * and zero-extending 32-bit right-shift. 107 * 108 * We cannot sign-extend from high byte to 64-bits without using the 109 * REX prefix that explicitly excludes access to the high-byte registers. 110 */ 111 static inline bool 112 tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len) 113 { 114 switch (ofs) { 115 case 0: 116 switch (len) { 117 case 8: 118 case 16: 119 return true; 120 case 32: 121 return type == TCG_TYPE_I64; 122 } 123 return false; 124 case 8: 125 return len == 8 && type == TCG_TYPE_I32; 126 } 127 return false; 128 } 129 #define TCG_TARGET_sextract_valid tcg_target_sextract_valid 130 131 static inline bool 132 tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len) 133 { 134 if (type == TCG_TYPE_I64 && ofs + len == 32) { 135 return true; 136 } 137 switch (ofs) { 138 case 0: 139 return len == 8 || len == 16; 140 case 8: 141 return len == 8; 142 } 143 return false; 144 } 145 #define TCG_TARGET_extract_valid tcg_target_extract_valid 146 147 #endif 148