xref: /qemu/tcg/i386/tcg-target-has.h (revision 03568c0d539581c6e86263d2fd7396f5a1e25a6b)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Define target-specific opcode support
4  * Copyright (c) 2008 Fabrice Bellard
5  */
6 
7 #ifndef TCG_TARGET_HAS_H
8 #define TCG_TARGET_HAS_H
9 
10 #include "host/cpuinfo.h"
11 
12 #define have_bmi1         (cpuinfo & CPUINFO_BMI1)
13 #define have_popcnt       (cpuinfo & CPUINFO_POPCNT)
14 #define have_avx1         (cpuinfo & CPUINFO_AVX1)
15 #define have_avx2         (cpuinfo & CPUINFO_AVX2)
16 #define have_movbe        (cpuinfo & CPUINFO_MOVBE)
17 
18 /*
19  * There are interesting instructions in AVX512, so long as we have AVX512VL,
20  * which indicates support for EVEX on sizes smaller than 512 bits.
21  */
22 #define have_avx512vl     ((cpuinfo & CPUINFO_AVX512VL) && \
23                            (cpuinfo & CPUINFO_AVX512F))
24 #define have_avx512bw     ((cpuinfo & CPUINFO_AVX512BW) && have_avx512vl)
25 #define have_avx512dq     ((cpuinfo & CPUINFO_AVX512DQ) && have_avx512vl)
26 #define have_avx512vbmi2  ((cpuinfo & CPUINFO_AVX512VBMI2) && have_avx512vl)
27 
28 /* optional instructions */
29 #define TCG_TARGET_HAS_bswap16_i32      1
30 #define TCG_TARGET_HAS_bswap32_i32      1
31 #define TCG_TARGET_HAS_clz_i32          1
32 #define TCG_TARGET_HAS_ctz_i32          1
33 #define TCG_TARGET_HAS_ctpop_i32        have_popcnt
34 #define TCG_TARGET_HAS_extract2_i32     1
35 #define TCG_TARGET_HAS_negsetcond_i32   1
36 #define TCG_TARGET_HAS_add2_i32         1
37 #define TCG_TARGET_HAS_sub2_i32         1
38 #define TCG_TARGET_HAS_mulu2_i32        1
39 #define TCG_TARGET_HAS_muls2_i32        1
40 
41 #if TCG_TARGET_REG_BITS == 64
42 /* Keep 32-bit values zero-extended in a register.  */
43 #define TCG_TARGET_HAS_extr_i64_i32     1
44 #define TCG_TARGET_HAS_bswap16_i64      1
45 #define TCG_TARGET_HAS_bswap32_i64      1
46 #define TCG_TARGET_HAS_bswap64_i64      1
47 #define TCG_TARGET_HAS_clz_i64          1
48 #define TCG_TARGET_HAS_ctz_i64          1
49 #define TCG_TARGET_HAS_ctpop_i64        have_popcnt
50 #define TCG_TARGET_HAS_extract2_i64     1
51 #define TCG_TARGET_HAS_negsetcond_i64   1
52 #define TCG_TARGET_HAS_add2_i64         1
53 #define TCG_TARGET_HAS_sub2_i64         1
54 #define TCG_TARGET_HAS_mulu2_i64        1
55 #define TCG_TARGET_HAS_muls2_i64        1
56 #define TCG_TARGET_HAS_qemu_st8_i32     0
57 #else
58 #define TCG_TARGET_HAS_qemu_st8_i32     1
59 #endif
60 
61 #define TCG_TARGET_HAS_qemu_ldst_i128 \
62     (TCG_TARGET_REG_BITS == 64 && (cpuinfo & CPUINFO_ATOMIC_VMOVDQA))
63 
64 #define TCG_TARGET_HAS_tst              1
65 
66 /* We do not support older SSE systems, only beginning with AVX1.  */
67 #define TCG_TARGET_HAS_v64              have_avx1
68 #define TCG_TARGET_HAS_v128             have_avx1
69 #define TCG_TARGET_HAS_v256             have_avx2
70 
71 #define TCG_TARGET_HAS_andc_vec         1
72 #define TCG_TARGET_HAS_orc_vec          have_avx512vl
73 #define TCG_TARGET_HAS_nand_vec         have_avx512vl
74 #define TCG_TARGET_HAS_nor_vec          have_avx512vl
75 #define TCG_TARGET_HAS_eqv_vec          have_avx512vl
76 #define TCG_TARGET_HAS_not_vec          have_avx512vl
77 #define TCG_TARGET_HAS_neg_vec          0
78 #define TCG_TARGET_HAS_abs_vec          1
79 #define TCG_TARGET_HAS_roti_vec         have_avx512vl
80 #define TCG_TARGET_HAS_rots_vec         0
81 #define TCG_TARGET_HAS_rotv_vec         have_avx512vl
82 #define TCG_TARGET_HAS_shi_vec          1
83 #define TCG_TARGET_HAS_shs_vec          1
84 #define TCG_TARGET_HAS_shv_vec          have_avx2
85 #define TCG_TARGET_HAS_mul_vec          1
86 #define TCG_TARGET_HAS_sat_vec          1
87 #define TCG_TARGET_HAS_minmax_vec       1
88 #define TCG_TARGET_HAS_bitsel_vec       have_avx512vl
89 #define TCG_TARGET_HAS_cmpsel_vec       1
90 #define TCG_TARGET_HAS_tst_vec          have_avx512bw
91 
92 #define TCG_TARGET_deposit_valid(type, ofs, len) \
93     (((ofs) == 0 && ((len) == 8 || (len) == 16)) || \
94      (TCG_TARGET_REG_BITS == 32 && (ofs) == 8 && (len) == 8))
95 
96 /*
97  * Check for the possibility of low byte/word extraction, high-byte extraction
98  * and zero-extending 32-bit right-shift.
99  *
100  * We cannot sign-extend from high byte to 64-bits without using the
101  * REX prefix that explicitly excludes access to the high-byte registers.
102  */
103 static inline bool
104 tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len)
105 {
106     switch (ofs) {
107     case 0:
108         switch (len) {
109         case 8:
110         case 16:
111             return true;
112         case 32:
113             return type == TCG_TYPE_I64;
114         }
115         return false;
116     case 8:
117         return len == 8 && type == TCG_TYPE_I32;
118     }
119     return false;
120 }
121 #define TCG_TARGET_sextract_valid  tcg_target_sextract_valid
122 
123 static inline bool
124 tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len)
125 {
126     if (type == TCG_TYPE_I64 && ofs + len == 32) {
127         return true;
128     }
129     switch (ofs) {
130     case 0:
131         return len == 8 || len == 16;
132     case 8:
133         return len == 8;
134     }
135     return false;
136 }
137 #define TCG_TARGET_extract_valid  tcg_target_extract_valid
138 
139 #endif
140