1 /* SPDX-License-Identifier: GPL-2.0-or-later */ 2 /* 3 * QEMU LoongArch CPU 4 * 5 * Copyright (c) 2021 Loongson Technology Corporation Limited 6 */ 7 8 #include "qemu/osdep.h" 9 #include "qemu/log.h" 10 #include "qemu/qemu-print.h" 11 #include "qapi/error.h" 12 #include "qemu/module.h" 13 #include "system/qtest.h" 14 #include "system/tcg.h" 15 #include "system/kvm.h" 16 #include "kvm/kvm_loongarch.h" 17 #include "exec/exec-all.h" 18 #include "exec/translation-block.h" 19 #include "cpu.h" 20 #include "internals.h" 21 #include "fpu/softfloat-helpers.h" 22 #include "cpu-csr.h" 23 #ifndef CONFIG_USER_ONLY 24 #include "system/reset.h" 25 #endif 26 #include "vec.h" 27 #ifdef CONFIG_KVM 28 #include <linux/kvm.h> 29 #endif 30 #ifdef CONFIG_TCG 31 #include "exec/cpu_ldst.h" 32 #include "tcg/tcg.h" 33 #endif 34 35 const char * const regnames[32] = { 36 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 37 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 38 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 39 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", 40 }; 41 42 const char * const fregnames[32] = { 43 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7", 44 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15", 45 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23", 46 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31", 47 }; 48 49 struct TypeExcp { 50 int32_t exccode; 51 const char * const name; 52 }; 53 54 static const struct TypeExcp excp_names[] = { 55 {EXCCODE_INT, "Interrupt"}, 56 {EXCCODE_PIL, "Page invalid exception for load"}, 57 {EXCCODE_PIS, "Page invalid exception for store"}, 58 {EXCCODE_PIF, "Page invalid exception for fetch"}, 59 {EXCCODE_PME, "Page modified exception"}, 60 {EXCCODE_PNR, "Page Not Readable exception"}, 61 {EXCCODE_PNX, "Page Not Executable exception"}, 62 {EXCCODE_PPI, "Page Privilege error"}, 63 {EXCCODE_ADEF, "Address error for instruction fetch"}, 64 {EXCCODE_ADEM, "Address error for Memory access"}, 65 {EXCCODE_SYS, "Syscall"}, 66 {EXCCODE_BRK, "Break"}, 67 {EXCCODE_INE, "Instruction Non-Existent"}, 68 {EXCCODE_IPE, "Instruction privilege error"}, 69 {EXCCODE_FPD, "Floating Point Disabled"}, 70 {EXCCODE_FPE, "Floating Point Exception"}, 71 {EXCCODE_DBP, "Debug breakpoint"}, 72 {EXCCODE_BCE, "Bound Check Exception"}, 73 {EXCCODE_SXD, "128 bit vector instructions Disable exception"}, 74 {EXCCODE_ASXD, "256 bit vector instructions Disable exception"}, 75 {EXCP_HLT, "EXCP_HLT"}, 76 }; 77 78 const char *loongarch_exception_name(int32_t exception) 79 { 80 int i; 81 82 for (i = 0; i < ARRAY_SIZE(excp_names); i++) { 83 if (excp_names[i].exccode == exception) { 84 return excp_names[i].name; 85 } 86 } 87 return "Unknown"; 88 } 89 90 void G_NORETURN do_raise_exception(CPULoongArchState *env, 91 uint32_t exception, 92 uintptr_t pc) 93 { 94 CPUState *cs = env_cpu(env); 95 96 qemu_log_mask(CPU_LOG_INT, "%s: exception: %d (%s)\n", 97 __func__, 98 exception, 99 loongarch_exception_name(exception)); 100 cs->exception_index = exception; 101 102 cpu_loop_exit_restore(cs, pc); 103 } 104 105 static void loongarch_cpu_set_pc(CPUState *cs, vaddr value) 106 { 107 set_pc(cpu_env(cs), value); 108 } 109 110 static vaddr loongarch_cpu_get_pc(CPUState *cs) 111 { 112 return cpu_env(cs)->pc; 113 } 114 115 #ifndef CONFIG_USER_ONLY 116 #include "hw/loongarch/virt.h" 117 118 void loongarch_cpu_set_irq(void *opaque, int irq, int level) 119 { 120 LoongArchCPU *cpu = opaque; 121 CPULoongArchState *env = &cpu->env; 122 CPUState *cs = CPU(cpu); 123 124 if (irq < 0 || irq >= N_IRQS) { 125 return; 126 } 127 128 if (kvm_enabled()) { 129 kvm_loongarch_set_interrupt(cpu, irq, level); 130 } else if (tcg_enabled()) { 131 env->CSR_ESTAT = deposit64(env->CSR_ESTAT, irq, 1, level != 0); 132 if (FIELD_EX64(env->CSR_ESTAT, CSR_ESTAT, IS)) { 133 cpu_interrupt(cs, CPU_INTERRUPT_HARD); 134 } else { 135 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 136 } 137 } 138 } 139 140 static inline bool cpu_loongarch_hw_interrupts_enabled(CPULoongArchState *env) 141 { 142 bool ret = 0; 143 144 ret = (FIELD_EX64(env->CSR_CRMD, CSR_CRMD, IE) && 145 !(FIELD_EX64(env->CSR_DBG, CSR_DBG, DST))); 146 147 return ret; 148 } 149 150 /* Check if there is pending and not masked out interrupt */ 151 static inline bool cpu_loongarch_hw_interrupts_pending(CPULoongArchState *env) 152 { 153 uint32_t pending; 154 uint32_t status; 155 156 pending = FIELD_EX64(env->CSR_ESTAT, CSR_ESTAT, IS); 157 status = FIELD_EX64(env->CSR_ECFG, CSR_ECFG, LIE); 158 159 return (pending & status) != 0; 160 } 161 #endif 162 163 #ifdef CONFIG_TCG 164 #ifndef CONFIG_USER_ONLY 165 static void loongarch_cpu_do_interrupt(CPUState *cs) 166 { 167 CPULoongArchState *env = cpu_env(cs); 168 bool update_badinstr = 1; 169 int cause = -1; 170 bool tlbfill = FIELD_EX64(env->CSR_TLBRERA, CSR_TLBRERA, ISTLBR); 171 uint32_t vec_size = FIELD_EX64(env->CSR_ECFG, CSR_ECFG, VS); 172 173 if (cs->exception_index != EXCCODE_INT) { 174 qemu_log_mask(CPU_LOG_INT, 175 "%s enter: pc " TARGET_FMT_lx " ERA " TARGET_FMT_lx 176 " TLBRERA " TARGET_FMT_lx " exception: %d (%s)\n", 177 __func__, env->pc, env->CSR_ERA, env->CSR_TLBRERA, 178 cs->exception_index, 179 loongarch_exception_name(cs->exception_index)); 180 } 181 182 switch (cs->exception_index) { 183 case EXCCODE_DBP: 184 env->CSR_DBG = FIELD_DP64(env->CSR_DBG, CSR_DBG, DCL, 1); 185 env->CSR_DBG = FIELD_DP64(env->CSR_DBG, CSR_DBG, ECODE, 0xC); 186 goto set_DERA; 187 set_DERA: 188 env->CSR_DERA = env->pc; 189 env->CSR_DBG = FIELD_DP64(env->CSR_DBG, CSR_DBG, DST, 1); 190 set_pc(env, env->CSR_EENTRY + 0x480); 191 break; 192 case EXCCODE_INT: 193 if (FIELD_EX64(env->CSR_DBG, CSR_DBG, DST)) { 194 env->CSR_DBG = FIELD_DP64(env->CSR_DBG, CSR_DBG, DEI, 1); 195 goto set_DERA; 196 } 197 QEMU_FALLTHROUGH; 198 case EXCCODE_PIF: 199 case EXCCODE_ADEF: 200 cause = cs->exception_index; 201 update_badinstr = 0; 202 break; 203 case EXCCODE_SYS: 204 case EXCCODE_BRK: 205 case EXCCODE_INE: 206 case EXCCODE_IPE: 207 case EXCCODE_FPD: 208 case EXCCODE_FPE: 209 case EXCCODE_SXD: 210 case EXCCODE_ASXD: 211 env->CSR_BADV = env->pc; 212 QEMU_FALLTHROUGH; 213 case EXCCODE_BCE: 214 case EXCCODE_ADEM: 215 case EXCCODE_PIL: 216 case EXCCODE_PIS: 217 case EXCCODE_PME: 218 case EXCCODE_PNR: 219 case EXCCODE_PNX: 220 case EXCCODE_PPI: 221 cause = cs->exception_index; 222 break; 223 default: 224 qemu_log("Error: exception(%d) has not been supported\n", 225 cs->exception_index); 226 abort(); 227 } 228 229 if (update_badinstr) { 230 env->CSR_BADI = cpu_ldl_code(env, env->pc); 231 } 232 233 /* Save PLV and IE */ 234 if (tlbfill) { 235 env->CSR_TLBRPRMD = FIELD_DP64(env->CSR_TLBRPRMD, CSR_TLBRPRMD, PPLV, 236 FIELD_EX64(env->CSR_CRMD, 237 CSR_CRMD, PLV)); 238 env->CSR_TLBRPRMD = FIELD_DP64(env->CSR_TLBRPRMD, CSR_TLBRPRMD, PIE, 239 FIELD_EX64(env->CSR_CRMD, CSR_CRMD, IE)); 240 /* set the DA mode */ 241 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, DA, 1); 242 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, PG, 0); 243 env->CSR_TLBRERA = FIELD_DP64(env->CSR_TLBRERA, CSR_TLBRERA, 244 PC, (env->pc >> 2)); 245 } else { 246 env->CSR_ESTAT = FIELD_DP64(env->CSR_ESTAT, CSR_ESTAT, ECODE, 247 EXCODE_MCODE(cause)); 248 env->CSR_ESTAT = FIELD_DP64(env->CSR_ESTAT, CSR_ESTAT, ESUBCODE, 249 EXCODE_SUBCODE(cause)); 250 env->CSR_PRMD = FIELD_DP64(env->CSR_PRMD, CSR_PRMD, PPLV, 251 FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV)); 252 env->CSR_PRMD = FIELD_DP64(env->CSR_PRMD, CSR_PRMD, PIE, 253 FIELD_EX64(env->CSR_CRMD, CSR_CRMD, IE)); 254 env->CSR_ERA = env->pc; 255 } 256 257 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, PLV, 0); 258 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, IE, 0); 259 260 if (vec_size) { 261 vec_size = (1 << vec_size) * 4; 262 } 263 264 if (cs->exception_index == EXCCODE_INT) { 265 /* Interrupt */ 266 uint32_t vector = 0; 267 uint32_t pending = FIELD_EX64(env->CSR_ESTAT, CSR_ESTAT, IS); 268 pending &= FIELD_EX64(env->CSR_ECFG, CSR_ECFG, LIE); 269 270 /* Find the highest-priority interrupt. */ 271 vector = 31 - clz32(pending); 272 set_pc(env, env->CSR_EENTRY + \ 273 (EXCCODE_EXTERNAL_INT + vector) * vec_size); 274 qemu_log_mask(CPU_LOG_INT, 275 "%s: PC " TARGET_FMT_lx " ERA " TARGET_FMT_lx 276 " cause %d\n" " A " TARGET_FMT_lx " D " 277 TARGET_FMT_lx " vector = %d ExC " TARGET_FMT_lx "ExS" 278 TARGET_FMT_lx "\n", 279 __func__, env->pc, env->CSR_ERA, 280 cause, env->CSR_BADV, env->CSR_DERA, vector, 281 env->CSR_ECFG, env->CSR_ESTAT); 282 } else { 283 if (tlbfill) { 284 set_pc(env, env->CSR_TLBRENTRY); 285 } else { 286 set_pc(env, env->CSR_EENTRY + EXCODE_MCODE(cause) * vec_size); 287 } 288 qemu_log_mask(CPU_LOG_INT, 289 "%s: PC " TARGET_FMT_lx " ERA " TARGET_FMT_lx 290 " cause %d%s\n, ESTAT " TARGET_FMT_lx 291 " EXCFG " TARGET_FMT_lx " BADVA " TARGET_FMT_lx 292 "BADI " TARGET_FMT_lx " SYS_NUM " TARGET_FMT_lu 293 " cpu %d asid " TARGET_FMT_lx "\n", __func__, env->pc, 294 tlbfill ? env->CSR_TLBRERA : env->CSR_ERA, 295 cause, tlbfill ? "(refill)" : "", env->CSR_ESTAT, 296 env->CSR_ECFG, 297 tlbfill ? env->CSR_TLBRBADV : env->CSR_BADV, 298 env->CSR_BADI, env->gpr[11], cs->cpu_index, 299 env->CSR_ASID); 300 } 301 cs->exception_index = -1; 302 } 303 304 static void loongarch_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 305 vaddr addr, unsigned size, 306 MMUAccessType access_type, 307 int mmu_idx, MemTxAttrs attrs, 308 MemTxResult response, 309 uintptr_t retaddr) 310 { 311 CPULoongArchState *env = cpu_env(cs); 312 313 if (access_type == MMU_INST_FETCH) { 314 do_raise_exception(env, EXCCODE_ADEF, retaddr); 315 } else { 316 do_raise_exception(env, EXCCODE_ADEM, retaddr); 317 } 318 } 319 320 static bool loongarch_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 321 { 322 if (interrupt_request & CPU_INTERRUPT_HARD) { 323 CPULoongArchState *env = cpu_env(cs); 324 325 if (cpu_loongarch_hw_interrupts_enabled(env) && 326 cpu_loongarch_hw_interrupts_pending(env)) { 327 /* Raise it */ 328 cs->exception_index = EXCCODE_INT; 329 loongarch_cpu_do_interrupt(cs); 330 return true; 331 } 332 } 333 return false; 334 } 335 #endif 336 337 static void loongarch_cpu_synchronize_from_tb(CPUState *cs, 338 const TranslationBlock *tb) 339 { 340 tcg_debug_assert(!tcg_cflags_has(cs, CF_PCREL)); 341 set_pc(cpu_env(cs), tb->pc); 342 } 343 344 static void loongarch_restore_state_to_opc(CPUState *cs, 345 const TranslationBlock *tb, 346 const uint64_t *data) 347 { 348 set_pc(cpu_env(cs), data[0]); 349 } 350 #endif /* CONFIG_TCG */ 351 352 static bool loongarch_cpu_has_work(CPUState *cs) 353 { 354 #ifdef CONFIG_USER_ONLY 355 return true; 356 #else 357 bool has_work = false; 358 359 if ((cs->interrupt_request & CPU_INTERRUPT_HARD) && 360 cpu_loongarch_hw_interrupts_pending(cpu_env(cs))) { 361 has_work = true; 362 } 363 364 return has_work; 365 #endif 366 } 367 368 static int loongarch_cpu_mmu_index(CPUState *cs, bool ifetch) 369 { 370 CPULoongArchState *env = cpu_env(cs); 371 372 if (FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PG)) { 373 return FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV); 374 } 375 return MMU_DA_IDX; 376 } 377 378 static void loongarch_la464_initfn(Object *obj) 379 { 380 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 381 CPULoongArchState *env = &cpu->env; 382 int i; 383 384 for (i = 0; i < 21; i++) { 385 env->cpucfg[i] = 0x0; 386 } 387 388 cpu->dtb_compatible = "loongarch,Loongson-3A5000"; 389 env->cpucfg[0] = 0x14c010; /* PRID */ 390 391 uint32_t data = 0; 392 data = FIELD_DP32(data, CPUCFG1, ARCH, 2); 393 data = FIELD_DP32(data, CPUCFG1, PGMMU, 1); 394 data = FIELD_DP32(data, CPUCFG1, IOCSR, 1); 395 data = FIELD_DP32(data, CPUCFG1, PALEN, 0x2f); 396 data = FIELD_DP32(data, CPUCFG1, VALEN, 0x2f); 397 data = FIELD_DP32(data, CPUCFG1, UAL, 1); 398 data = FIELD_DP32(data, CPUCFG1, RI, 1); 399 data = FIELD_DP32(data, CPUCFG1, EP, 1); 400 data = FIELD_DP32(data, CPUCFG1, RPLV, 1); 401 data = FIELD_DP32(data, CPUCFG1, HP, 1); 402 data = FIELD_DP32(data, CPUCFG1, IOCSR_BRD, 1); 403 env->cpucfg[1] = data; 404 405 data = 0; 406 data = FIELD_DP32(data, CPUCFG2, FP, 1); 407 data = FIELD_DP32(data, CPUCFG2, FP_SP, 1); 408 data = FIELD_DP32(data, CPUCFG2, FP_DP, 1); 409 data = FIELD_DP32(data, CPUCFG2, FP_VER, 1); 410 data = FIELD_DP32(data, CPUCFG2, LSX, 1), 411 data = FIELD_DP32(data, CPUCFG2, LASX, 1), 412 data = FIELD_DP32(data, CPUCFG2, LLFTP, 1); 413 data = FIELD_DP32(data, CPUCFG2, LLFTP_VER, 1); 414 data = FIELD_DP32(data, CPUCFG2, LSPW, 1); 415 data = FIELD_DP32(data, CPUCFG2, LAM, 1); 416 env->cpucfg[2] = data; 417 418 env->cpucfg[4] = 100 * 1000 * 1000; /* Crystal frequency */ 419 420 data = 0; 421 data = FIELD_DP32(data, CPUCFG5, CC_MUL, 1); 422 data = FIELD_DP32(data, CPUCFG5, CC_DIV, 1); 423 env->cpucfg[5] = data; 424 425 data = 0; 426 data = FIELD_DP32(data, CPUCFG16, L1_IUPRE, 1); 427 data = FIELD_DP32(data, CPUCFG16, L1_DPRE, 1); 428 data = FIELD_DP32(data, CPUCFG16, L2_IUPRE, 1); 429 data = FIELD_DP32(data, CPUCFG16, L2_IUUNIFY, 1); 430 data = FIELD_DP32(data, CPUCFG16, L2_IUPRIV, 1); 431 data = FIELD_DP32(data, CPUCFG16, L3_IUPRE, 1); 432 data = FIELD_DP32(data, CPUCFG16, L3_IUUNIFY, 1); 433 data = FIELD_DP32(data, CPUCFG16, L3_IUINCL, 1); 434 env->cpucfg[16] = data; 435 436 data = 0; 437 data = FIELD_DP32(data, CPUCFG17, L1IU_WAYS, 3); 438 data = FIELD_DP32(data, CPUCFG17, L1IU_SETS, 8); 439 data = FIELD_DP32(data, CPUCFG17, L1IU_SIZE, 6); 440 env->cpucfg[17] = data; 441 442 data = 0; 443 data = FIELD_DP32(data, CPUCFG18, L1D_WAYS, 3); 444 data = FIELD_DP32(data, CPUCFG18, L1D_SETS, 8); 445 data = FIELD_DP32(data, CPUCFG18, L1D_SIZE, 6); 446 env->cpucfg[18] = data; 447 448 data = 0; 449 data = FIELD_DP32(data, CPUCFG19, L2IU_WAYS, 15); 450 data = FIELD_DP32(data, CPUCFG19, L2IU_SETS, 8); 451 data = FIELD_DP32(data, CPUCFG19, L2IU_SIZE, 6); 452 env->cpucfg[19] = data; 453 454 data = 0; 455 data = FIELD_DP32(data, CPUCFG20, L3IU_WAYS, 15); 456 data = FIELD_DP32(data, CPUCFG20, L3IU_SETS, 14); 457 data = FIELD_DP32(data, CPUCFG20, L3IU_SIZE, 6); 458 env->cpucfg[20] = data; 459 460 env->CSR_ASID = FIELD_DP64(0, CSR_ASID, ASIDBITS, 0xa); 461 462 env->CSR_PRCFG1 = FIELD_DP64(env->CSR_PRCFG1, CSR_PRCFG1, SAVE_NUM, 8); 463 env->CSR_PRCFG1 = FIELD_DP64(env->CSR_PRCFG1, CSR_PRCFG1, TIMER_BITS, 0x2f); 464 env->CSR_PRCFG1 = FIELD_DP64(env->CSR_PRCFG1, CSR_PRCFG1, VSMAX, 7); 465 466 env->CSR_PRCFG2 = 0x3ffff000; 467 468 env->CSR_PRCFG3 = FIELD_DP64(env->CSR_PRCFG3, CSR_PRCFG3, TLB_TYPE, 2); 469 env->CSR_PRCFG3 = FIELD_DP64(env->CSR_PRCFG3, CSR_PRCFG3, MTLB_ENTRY, 63); 470 env->CSR_PRCFG3 = FIELD_DP64(env->CSR_PRCFG3, CSR_PRCFG3, STLB_WAYS, 7); 471 env->CSR_PRCFG3 = FIELD_DP64(env->CSR_PRCFG3, CSR_PRCFG3, STLB_SETS, 8); 472 473 loongarch_cpu_post_init(obj); 474 } 475 476 static void loongarch_la132_initfn(Object *obj) 477 { 478 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 479 CPULoongArchState *env = &cpu->env; 480 481 int i; 482 483 for (i = 0; i < 21; i++) { 484 env->cpucfg[i] = 0x0; 485 } 486 487 cpu->dtb_compatible = "loongarch,Loongson-1C103"; 488 env->cpucfg[0] = 0x148042; /* PRID */ 489 490 uint32_t data = 0; 491 data = FIELD_DP32(data, CPUCFG1, ARCH, 1); /* LA32 */ 492 data = FIELD_DP32(data, CPUCFG1, PGMMU, 1); 493 data = FIELD_DP32(data, CPUCFG1, IOCSR, 1); 494 data = FIELD_DP32(data, CPUCFG1, PALEN, 0x1f); /* 32 bits */ 495 data = FIELD_DP32(data, CPUCFG1, VALEN, 0x1f); /* 32 bits */ 496 data = FIELD_DP32(data, CPUCFG1, UAL, 1); 497 data = FIELD_DP32(data, CPUCFG1, RI, 0); 498 data = FIELD_DP32(data, CPUCFG1, EP, 0); 499 data = FIELD_DP32(data, CPUCFG1, RPLV, 0); 500 data = FIELD_DP32(data, CPUCFG1, HP, 1); 501 data = FIELD_DP32(data, CPUCFG1, IOCSR_BRD, 1); 502 env->cpucfg[1] = data; 503 } 504 505 static void loongarch_max_initfn(Object *obj) 506 { 507 /* '-cpu max' for TCG: we use cpu la464. */ 508 loongarch_la464_initfn(obj); 509 } 510 511 static void loongarch_cpu_reset_hold(Object *obj, ResetType type) 512 { 513 CPUState *cs = CPU(obj); 514 LoongArchCPUClass *lacc = LOONGARCH_CPU_GET_CLASS(obj); 515 CPULoongArchState *env = cpu_env(cs); 516 517 if (lacc->parent_phases.hold) { 518 lacc->parent_phases.hold(obj, type); 519 } 520 521 #ifdef CONFIG_TCG 522 env->fcsr0_mask = FCSR0_M1 | FCSR0_M2 | FCSR0_M3; 523 #endif 524 env->fcsr0 = 0x0; 525 526 int n; 527 /* Set csr registers value after reset, see the manual 6.4. */ 528 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, PLV, 0); 529 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, IE, 0); 530 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, DA, 1); 531 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, PG, 0); 532 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, DATF, 0); 533 env->CSR_CRMD = FIELD_DP64(env->CSR_CRMD, CSR_CRMD, DATM, 0); 534 535 env->CSR_EUEN = FIELD_DP64(env->CSR_EUEN, CSR_EUEN, FPE, 0); 536 env->CSR_EUEN = FIELD_DP64(env->CSR_EUEN, CSR_EUEN, SXE, 0); 537 env->CSR_EUEN = FIELD_DP64(env->CSR_EUEN, CSR_EUEN, ASXE, 0); 538 env->CSR_EUEN = FIELD_DP64(env->CSR_EUEN, CSR_EUEN, BTE, 0); 539 540 env->CSR_MISC = 0; 541 542 env->CSR_ECFG = FIELD_DP64(env->CSR_ECFG, CSR_ECFG, VS, 0); 543 env->CSR_ECFG = FIELD_DP64(env->CSR_ECFG, CSR_ECFG, LIE, 0); 544 545 env->CSR_ESTAT = env->CSR_ESTAT & (~MAKE_64BIT_MASK(0, 2)); 546 env->CSR_RVACFG = FIELD_DP64(env->CSR_RVACFG, CSR_RVACFG, RBITS, 0); 547 env->CSR_CPUID = cs->cpu_index; 548 env->CSR_TCFG = FIELD_DP64(env->CSR_TCFG, CSR_TCFG, EN, 0); 549 env->CSR_LLBCTL = FIELD_DP64(env->CSR_LLBCTL, CSR_LLBCTL, KLO, 0); 550 env->CSR_TLBRERA = FIELD_DP64(env->CSR_TLBRERA, CSR_TLBRERA, ISTLBR, 0); 551 env->CSR_MERRCTL = FIELD_DP64(env->CSR_MERRCTL, CSR_MERRCTL, ISMERR, 0); 552 env->CSR_TID = cs->cpu_index; 553 /* 554 * Workaround for edk2-stable202408, CSR PGD register is set only if 555 * its value is equal to zero for boot cpu, it causes reboot issue. 556 * 557 * Here clear CSR registers relative with TLB. 558 */ 559 env->CSR_PGDH = 0; 560 env->CSR_PGDL = 0; 561 env->CSR_PWCL = 0; 562 env->CSR_PWCH = 0; 563 env->CSR_STLBPS = 0; 564 env->CSR_EENTRY = 0; 565 env->CSR_TLBRENTRY = 0; 566 env->CSR_MERRENTRY = 0; 567 568 for (n = 0; n < 4; n++) { 569 env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV0, 0); 570 env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV1, 0); 571 env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV2, 0); 572 env->CSR_DMW[n] = FIELD_DP64(env->CSR_DMW[n], CSR_DMW, PLV3, 0); 573 } 574 575 #ifndef CONFIG_USER_ONLY 576 env->pc = 0x1c000000; 577 #ifdef CONFIG_TCG 578 memset(env->tlb, 0, sizeof(env->tlb)); 579 #endif 580 if (kvm_enabled()) { 581 kvm_arch_reset_vcpu(cs); 582 } 583 #endif 584 585 #ifdef CONFIG_TCG 586 restore_fp_status(env); 587 #endif 588 cs->exception_index = -1; 589 } 590 591 static void loongarch_cpu_disas_set_info(CPUState *s, disassemble_info *info) 592 { 593 info->print_insn = print_insn_loongarch; 594 } 595 596 static void loongarch_cpu_realizefn(DeviceState *dev, Error **errp) 597 { 598 CPUState *cs = CPU(dev); 599 LoongArchCPUClass *lacc = LOONGARCH_CPU_GET_CLASS(dev); 600 Error *local_err = NULL; 601 602 cpu_exec_realizefn(cs, &local_err); 603 if (local_err != NULL) { 604 error_propagate(errp, local_err); 605 return; 606 } 607 608 loongarch_cpu_register_gdb_regs_for_features(cs); 609 610 cpu_reset(cs); 611 qemu_init_vcpu(cs); 612 613 lacc->parent_realize(dev, errp); 614 } 615 616 static bool loongarch_get_lsx(Object *obj, Error **errp) 617 { 618 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 619 bool ret; 620 621 if (FIELD_EX32(cpu->env.cpucfg[2], CPUCFG2, LSX)) { 622 ret = true; 623 } else { 624 ret = false; 625 } 626 return ret; 627 } 628 629 static void loongarch_set_lsx(Object *obj, bool value, Error **errp) 630 { 631 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 632 633 if (value) { 634 cpu->env.cpucfg[2] = FIELD_DP32(cpu->env.cpucfg[2], CPUCFG2, LSX, 1); 635 } else { 636 cpu->env.cpucfg[2] = FIELD_DP32(cpu->env.cpucfg[2], CPUCFG2, LSX, 0); 637 cpu->env.cpucfg[2] = FIELD_DP32(cpu->env.cpucfg[2], CPUCFG2, LASX, 0); 638 } 639 } 640 641 static bool loongarch_get_lasx(Object *obj, Error **errp) 642 { 643 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 644 bool ret; 645 646 if (FIELD_EX32(cpu->env.cpucfg[2], CPUCFG2, LASX)) { 647 ret = true; 648 } else { 649 ret = false; 650 } 651 return ret; 652 } 653 654 static void loongarch_set_lasx(Object *obj, bool value, Error **errp) 655 { 656 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 657 658 if (value) { 659 if (!FIELD_EX32(cpu->env.cpucfg[2], CPUCFG2, LSX)) { 660 cpu->env.cpucfg[2] = FIELD_DP32(cpu->env.cpucfg[2], CPUCFG2, LSX, 1); 661 } 662 cpu->env.cpucfg[2] = FIELD_DP32(cpu->env.cpucfg[2], CPUCFG2, LASX, 1); 663 } else { 664 cpu->env.cpucfg[2] = FIELD_DP32(cpu->env.cpucfg[2], CPUCFG2, LASX, 0); 665 } 666 } 667 668 static bool loongarch_get_lbt(Object *obj, Error **errp) 669 { 670 return LOONGARCH_CPU(obj)->lbt != ON_OFF_AUTO_OFF; 671 } 672 673 static void loongarch_set_lbt(Object *obj, bool value, Error **errp) 674 { 675 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 676 677 cpu->lbt = value ? ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 678 } 679 680 static bool loongarch_get_pmu(Object *obj, Error **errp) 681 { 682 return LOONGARCH_CPU(obj)->pmu != ON_OFF_AUTO_OFF; 683 } 684 685 static void loongarch_set_pmu(Object *obj, bool value, Error **errp) 686 { 687 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 688 689 cpu->pmu = value ? ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; 690 } 691 692 void loongarch_cpu_post_init(Object *obj) 693 { 694 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 695 696 object_property_add_bool(obj, "lsx", loongarch_get_lsx, 697 loongarch_set_lsx); 698 object_property_add_bool(obj, "lasx", loongarch_get_lasx, 699 loongarch_set_lasx); 700 /* lbt is enabled only in kvm mode, not supported in tcg mode */ 701 if (kvm_enabled()) { 702 cpu->lbt = ON_OFF_AUTO_AUTO; 703 object_property_add_bool(obj, "lbt", loongarch_get_lbt, 704 loongarch_set_lbt); 705 object_property_set_description(obj, "lbt", 706 "Set off to disable Binary Tranlation."); 707 708 cpu->pmu = ON_OFF_AUTO_AUTO; 709 object_property_add_bool(obj, "pmu", loongarch_get_pmu, 710 loongarch_set_pmu); 711 object_property_set_description(obj, "pmu", 712 "Set off to performance monitor unit."); 713 714 } else { 715 cpu->lbt = ON_OFF_AUTO_OFF; 716 } 717 } 718 719 static void loongarch_cpu_init(Object *obj) 720 { 721 #ifndef CONFIG_USER_ONLY 722 LoongArchCPU *cpu = LOONGARCH_CPU(obj); 723 724 qdev_init_gpio_in(DEVICE(cpu), loongarch_cpu_set_irq, N_IRQS); 725 #ifdef CONFIG_TCG 726 timer_init_ns(&cpu->timer, QEMU_CLOCK_VIRTUAL, 727 &loongarch_constant_timer_cb, cpu); 728 #endif 729 #endif 730 } 731 732 static ObjectClass *loongarch_cpu_class_by_name(const char *cpu_model) 733 { 734 ObjectClass *oc; 735 736 oc = object_class_by_name(cpu_model); 737 if (!oc) { 738 g_autofree char *typename 739 = g_strdup_printf(LOONGARCH_CPU_TYPE_NAME("%s"), cpu_model); 740 oc = object_class_by_name(typename); 741 } 742 743 return oc; 744 } 745 746 static void loongarch_cpu_dump_state(CPUState *cs, FILE *f, int flags) 747 { 748 CPULoongArchState *env = cpu_env(cs); 749 int i; 750 751 qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc); 752 qemu_fprintf(f, " FCSR0 0x%08x\n", env->fcsr0); 753 754 /* gpr */ 755 for (i = 0; i < 32; i++) { 756 if ((i & 3) == 0) { 757 qemu_fprintf(f, " GPR%02d:", i); 758 } 759 qemu_fprintf(f, " %s %016" PRIx64, regnames[i], env->gpr[i]); 760 if ((i & 3) == 3) { 761 qemu_fprintf(f, "\n"); 762 } 763 } 764 765 qemu_fprintf(f, "CRMD=%016" PRIx64 "\n", env->CSR_CRMD); 766 qemu_fprintf(f, "PRMD=%016" PRIx64 "\n", env->CSR_PRMD); 767 qemu_fprintf(f, "EUEN=%016" PRIx64 "\n", env->CSR_EUEN); 768 qemu_fprintf(f, "ESTAT=%016" PRIx64 "\n", env->CSR_ESTAT); 769 qemu_fprintf(f, "ERA=%016" PRIx64 "\n", env->CSR_ERA); 770 qemu_fprintf(f, "BADV=%016" PRIx64 "\n", env->CSR_BADV); 771 qemu_fprintf(f, "BADI=%016" PRIx64 "\n", env->CSR_BADI); 772 qemu_fprintf(f, "EENTRY=%016" PRIx64 "\n", env->CSR_EENTRY); 773 qemu_fprintf(f, "PRCFG1=%016" PRIx64 ", PRCFG2=%016" PRIx64 "," 774 " PRCFG3=%016" PRIx64 "\n", 775 env->CSR_PRCFG1, env->CSR_PRCFG2, env->CSR_PRCFG3); 776 qemu_fprintf(f, "TLBRENTRY=%016" PRIx64 "\n", env->CSR_TLBRENTRY); 777 qemu_fprintf(f, "TLBRBADV=%016" PRIx64 "\n", env->CSR_TLBRBADV); 778 qemu_fprintf(f, "TLBRERA=%016" PRIx64 "\n", env->CSR_TLBRERA); 779 qemu_fprintf(f, "TCFG=%016" PRIx64 "\n", env->CSR_TCFG); 780 qemu_fprintf(f, "TVAL=%016" PRIx64 "\n", env->CSR_TVAL); 781 782 /* fpr */ 783 if (flags & CPU_DUMP_FPU) { 784 for (i = 0; i < 32; i++) { 785 qemu_fprintf(f, " %s %016" PRIx64, fregnames[i], env->fpr[i].vreg.D(0)); 786 if ((i & 3) == 3) { 787 qemu_fprintf(f, "\n"); 788 } 789 } 790 } 791 } 792 793 #ifdef CONFIG_TCG 794 #include "hw/core/tcg-cpu-ops.h" 795 796 static const TCGCPUOps loongarch_tcg_ops = { 797 .initialize = loongarch_translate_init, 798 .translate_code = loongarch_translate_code, 799 .synchronize_from_tb = loongarch_cpu_synchronize_from_tb, 800 .restore_state_to_opc = loongarch_restore_state_to_opc, 801 802 #ifndef CONFIG_USER_ONLY 803 .tlb_fill = loongarch_cpu_tlb_fill, 804 .cpu_exec_interrupt = loongarch_cpu_exec_interrupt, 805 .cpu_exec_halt = loongarch_cpu_has_work, 806 .do_interrupt = loongarch_cpu_do_interrupt, 807 .do_transaction_failed = loongarch_cpu_do_transaction_failed, 808 #endif 809 }; 810 #endif /* CONFIG_TCG */ 811 812 #ifndef CONFIG_USER_ONLY 813 #include "hw/core/sysemu-cpu-ops.h" 814 815 static const struct SysemuCPUOps loongarch_sysemu_ops = { 816 .write_elf64_note = loongarch_cpu_write_elf64_note, 817 .get_phys_page_debug = loongarch_cpu_get_phys_page_debug, 818 }; 819 820 static int64_t loongarch_cpu_get_arch_id(CPUState *cs) 821 { 822 LoongArchCPU *cpu = LOONGARCH_CPU(cs); 823 824 return cpu->phy_id; 825 } 826 #endif 827 828 static void loongarch_cpu_class_init(ObjectClass *c, void *data) 829 { 830 LoongArchCPUClass *lacc = LOONGARCH_CPU_CLASS(c); 831 CPUClass *cc = CPU_CLASS(c); 832 DeviceClass *dc = DEVICE_CLASS(c); 833 ResettableClass *rc = RESETTABLE_CLASS(c); 834 835 device_class_set_parent_realize(dc, loongarch_cpu_realizefn, 836 &lacc->parent_realize); 837 resettable_class_set_parent_phases(rc, NULL, loongarch_cpu_reset_hold, NULL, 838 &lacc->parent_phases); 839 840 cc->class_by_name = loongarch_cpu_class_by_name; 841 cc->has_work = loongarch_cpu_has_work; 842 cc->mmu_index = loongarch_cpu_mmu_index; 843 cc->dump_state = loongarch_cpu_dump_state; 844 cc->set_pc = loongarch_cpu_set_pc; 845 cc->get_pc = loongarch_cpu_get_pc; 846 #ifndef CONFIG_USER_ONLY 847 cc->get_arch_id = loongarch_cpu_get_arch_id; 848 dc->vmsd = &vmstate_loongarch_cpu; 849 cc->sysemu_ops = &loongarch_sysemu_ops; 850 #endif 851 cc->disas_set_info = loongarch_cpu_disas_set_info; 852 cc->gdb_read_register = loongarch_cpu_gdb_read_register; 853 cc->gdb_write_register = loongarch_cpu_gdb_write_register; 854 cc->gdb_stop_before_watchpoint = true; 855 856 #ifdef CONFIG_TCG 857 cc->tcg_ops = &loongarch_tcg_ops; 858 #endif 859 } 860 861 static const gchar *loongarch32_gdb_arch_name(CPUState *cs) 862 { 863 return "loongarch32"; 864 } 865 866 static void loongarch32_cpu_class_init(ObjectClass *c, void *data) 867 { 868 CPUClass *cc = CPU_CLASS(c); 869 870 cc->gdb_core_xml_file = "loongarch-base32.xml"; 871 cc->gdb_arch_name = loongarch32_gdb_arch_name; 872 } 873 874 static const gchar *loongarch64_gdb_arch_name(CPUState *cs) 875 { 876 return "loongarch64"; 877 } 878 879 static void loongarch64_cpu_class_init(ObjectClass *c, void *data) 880 { 881 CPUClass *cc = CPU_CLASS(c); 882 883 cc->gdb_core_xml_file = "loongarch-base64.xml"; 884 cc->gdb_arch_name = loongarch64_gdb_arch_name; 885 } 886 887 #define DEFINE_LOONGARCH_CPU_TYPE(size, model, initfn) \ 888 { \ 889 .parent = TYPE_LOONGARCH##size##_CPU, \ 890 .instance_init = initfn, \ 891 .name = LOONGARCH_CPU_TYPE_NAME(model), \ 892 } 893 894 static const TypeInfo loongarch_cpu_type_infos[] = { 895 { 896 .name = TYPE_LOONGARCH_CPU, 897 .parent = TYPE_CPU, 898 .instance_size = sizeof(LoongArchCPU), 899 .instance_align = __alignof(LoongArchCPU), 900 .instance_init = loongarch_cpu_init, 901 902 .abstract = true, 903 .class_size = sizeof(LoongArchCPUClass), 904 .class_init = loongarch_cpu_class_init, 905 }, 906 { 907 .name = TYPE_LOONGARCH32_CPU, 908 .parent = TYPE_LOONGARCH_CPU, 909 910 .abstract = true, 911 .class_init = loongarch32_cpu_class_init, 912 }, 913 { 914 .name = TYPE_LOONGARCH64_CPU, 915 .parent = TYPE_LOONGARCH_CPU, 916 917 .abstract = true, 918 .class_init = loongarch64_cpu_class_init, 919 }, 920 DEFINE_LOONGARCH_CPU_TYPE(64, "la464", loongarch_la464_initfn), 921 DEFINE_LOONGARCH_CPU_TYPE(32, "la132", loongarch_la132_initfn), 922 DEFINE_LOONGARCH_CPU_TYPE(64, "max", loongarch_max_initfn), 923 }; 924 925 DEFINE_TYPES(loongarch_cpu_type_infos) 926