1 /* 2 * i386 TCG cpu class initialization 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #include "qemu/osdep.h" 21 #include "cpu.h" 22 #include "helper-tcg.h" 23 #include "qemu/accel.h" 24 #include "hw/core/accel-cpu.h" 25 #include "exec/translation-block.h" 26 27 #include "tcg-cpu.h" 28 29 /* Frob eflags into and out of the CPU temporary format. */ 30 31 static void x86_cpu_exec_enter(CPUState *cs) 32 { 33 X86CPU *cpu = X86_CPU(cs); 34 CPUX86State *env = &cpu->env; 35 36 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); 37 env->df = 1 - (2 * ((env->eflags >> 10) & 1)); 38 CC_OP = CC_OP_EFLAGS; 39 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); 40 } 41 42 static void x86_cpu_exec_exit(CPUState *cs) 43 { 44 X86CPU *cpu = X86_CPU(cs); 45 CPUX86State *env = &cpu->env; 46 47 env->eflags = cpu_compute_eflags(env); 48 } 49 50 static void x86_cpu_synchronize_from_tb(CPUState *cs, 51 const TranslationBlock *tb) 52 { 53 /* The instruction pointer is always up to date with CF_PCREL. */ 54 if (!(tb_cflags(tb) & CF_PCREL)) { 55 CPUX86State *env = cpu_env(cs); 56 57 if (tb->flags & HF_CS64_MASK) { 58 env->eip = tb->pc; 59 } else { 60 env->eip = (uint32_t)(tb->pc - tb->cs_base); 61 } 62 } 63 } 64 65 static void x86_restore_state_to_opc(CPUState *cs, 66 const TranslationBlock *tb, 67 const uint64_t *data) 68 { 69 X86CPU *cpu = X86_CPU(cs); 70 CPUX86State *env = &cpu->env; 71 int cc_op = data[1]; 72 uint64_t new_pc; 73 74 if (tb_cflags(tb) & CF_PCREL) { 75 /* 76 * data[0] in PC-relative TBs is also a linear address, i.e. an address with 77 * the CS base added, because it is not guaranteed that EIP bits 12 and higher 78 * stay the same across the translation block. Add the CS base back before 79 * replacing the low bits, and subtract it below just like for !CF_PCREL. 80 */ 81 uint64_t pc = env->eip + tb->cs_base; 82 new_pc = (pc & TARGET_PAGE_MASK) | data[0]; 83 } else { 84 new_pc = data[0]; 85 } 86 if (tb->flags & HF_CS64_MASK) { 87 env->eip = new_pc; 88 } else { 89 env->eip = (uint32_t)(new_pc - tb->cs_base); 90 } 91 92 if (cc_op != CC_OP_DYNAMIC) { 93 env->cc_op = cc_op; 94 } 95 } 96 97 #ifndef CONFIG_USER_ONLY 98 static bool x86_debug_check_breakpoint(CPUState *cs) 99 { 100 X86CPU *cpu = X86_CPU(cs); 101 CPUX86State *env = &cpu->env; 102 103 /* RF disables all architectural breakpoints. */ 104 return !(env->eflags & RF_MASK); 105 } 106 #endif 107 108 #include "hw/core/tcg-cpu-ops.h" 109 110 static const TCGCPUOps x86_tcg_ops = { 111 .initialize = tcg_x86_init, 112 .synchronize_from_tb = x86_cpu_synchronize_from_tb, 113 .restore_state_to_opc = x86_restore_state_to_opc, 114 .cpu_exec_enter = x86_cpu_exec_enter, 115 .cpu_exec_exit = x86_cpu_exec_exit, 116 #ifdef CONFIG_USER_ONLY 117 .fake_user_interrupt = x86_cpu_do_interrupt, 118 .record_sigsegv = x86_cpu_record_sigsegv, 119 .record_sigbus = x86_cpu_record_sigbus, 120 #else 121 .tlb_fill = x86_cpu_tlb_fill, 122 .do_interrupt = x86_cpu_do_interrupt, 123 .cpu_exec_halt = x86_cpu_exec_halt, 124 .cpu_exec_interrupt = x86_cpu_exec_interrupt, 125 .do_unaligned_access = x86_cpu_do_unaligned_access, 126 .debug_excp_handler = breakpoint_handler, 127 .debug_check_breakpoint = x86_debug_check_breakpoint, 128 .need_replay_interrupt = x86_need_replay_interrupt, 129 #endif /* !CONFIG_USER_ONLY */ 130 }; 131 132 static void x86_tcg_cpu_init_ops(AccelCPUClass *accel_cpu, CPUClass *cc) 133 { 134 /* for x86, all cpus use the same set of operations */ 135 cc->tcg_ops = &x86_tcg_ops; 136 } 137 138 static void x86_tcg_cpu_class_init(CPUClass *cc) 139 { 140 cc->init_accel_cpu = x86_tcg_cpu_init_ops; 141 } 142 143 static void x86_tcg_cpu_xsave_init(void) 144 { 145 #define XO(bit, field) \ 146 x86_ext_save_areas[bit].offset = offsetof(X86XSaveArea, field); 147 148 XO(XSTATE_FP_BIT, legacy); 149 XO(XSTATE_SSE_BIT, legacy); 150 XO(XSTATE_YMM_BIT, avx_state); 151 XO(XSTATE_BNDREGS_BIT, bndreg_state); 152 XO(XSTATE_BNDCSR_BIT, bndcsr_state); 153 XO(XSTATE_OPMASK_BIT, opmask_state); 154 XO(XSTATE_ZMM_Hi256_BIT, zmm_hi256_state); 155 XO(XSTATE_Hi16_ZMM_BIT, hi16_zmm_state); 156 XO(XSTATE_PKRU_BIT, pkru_state); 157 158 #undef XO 159 } 160 161 /* 162 * TCG-specific defaults that override cpudef models when using TCG. 163 * Only for builtin_x86_defs models initialized with x86_register_cpudef_types. 164 */ 165 static PropValue x86_tcg_default_props[] = { 166 { "vme", "off" }, 167 { NULL, NULL }, 168 }; 169 170 static void x86_tcg_cpu_instance_init(CPUState *cs) 171 { 172 X86CPU *cpu = X86_CPU(cs); 173 X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu); 174 175 if (xcc->model) { 176 /* Special cases not set in the X86CPUDefinition structs: */ 177 x86_cpu_apply_props(cpu, x86_tcg_default_props); 178 } 179 180 x86_tcg_cpu_xsave_init(); 181 } 182 183 static void x86_tcg_cpu_accel_class_init(ObjectClass *oc, void *data) 184 { 185 AccelCPUClass *acc = ACCEL_CPU_CLASS(oc); 186 187 #ifndef CONFIG_USER_ONLY 188 acc->cpu_target_realize = tcg_cpu_realizefn; 189 #endif /* CONFIG_USER_ONLY */ 190 191 acc->cpu_class_init = x86_tcg_cpu_class_init; 192 acc->cpu_instance_init = x86_tcg_cpu_instance_init; 193 } 194 static const TypeInfo x86_tcg_cpu_accel_type_info = { 195 .name = ACCEL_CPU_NAME("tcg"), 196 197 .parent = TYPE_ACCEL_CPU, 198 .class_init = x86_tcg_cpu_accel_class_init, 199 .abstract = true, 200 }; 201 static void x86_tcg_cpu_accel_register_types(void) 202 { 203 type_register_static(&x86_tcg_cpu_accel_type_info); 204 } 205 type_init(x86_tcg_cpu_accel_register_types); 206