xref: /qemu/rust/hw/char/pl011/src/device.rs (revision e2e0828e0f25042a09b1cbada41a436d1258fdb8)
137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited
237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org>
337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later
437fdb2f5SManos Pitsidianakis 
57a35e2fbSPaolo Bonzini use core::ptr::{addr_of_mut, NonNull};
69f7d4520SPaolo Bonzini use std::{
79f7d4520SPaolo Bonzini     ffi::CStr,
89f7d4520SPaolo Bonzini     os::raw::{c_int, c_uchar, c_uint, c_void},
937fdb2f5SManos Pitsidianakis };
1037fdb2f5SManos Pitsidianakis 
1137fdb2f5SManos Pitsidianakis use qemu_api::{
1237fdb2f5SManos Pitsidianakis     bindings::{self, *},
13718e255fSPaolo Bonzini     c_str,
144ed4da16SPaolo Bonzini     irq::InterruptSource,
157bd8e3efSPaolo Bonzini     prelude::*,
164aed0296SPaolo Bonzini     qdev::DeviceImpl,
174aed0296SPaolo Bonzini     qom::ObjectImpl,
1837fdb2f5SManos Pitsidianakis };
1937fdb2f5SManos Pitsidianakis 
2037fdb2f5SManos Pitsidianakis use crate::{
218c80c472SPaolo Bonzini     device_class,
2237fdb2f5SManos Pitsidianakis     memory_ops::PL011_OPS,
2337fdb2f5SManos Pitsidianakis     registers::{self, Interrupt},
2437fdb2f5SManos Pitsidianakis     RegisterOffset,
2537fdb2f5SManos Pitsidianakis };
2637fdb2f5SManos Pitsidianakis 
2793243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD`
28230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff;
2993243319SManos Pitsidianakis 
3093243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD`
31230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f;
3293243319SManos Pitsidianakis 
3337fdb2f5SManos Pitsidianakis /// QEMU sourced constant.
3437fdb2f5SManos Pitsidianakis pub const PL011_FIFO_DEPTH: usize = 16_usize;
3537fdb2f5SManos Pitsidianakis 
362e06e72dSManos Pitsidianakis #[derive(Clone, Copy, Debug)]
372e06e72dSManos Pitsidianakis enum DeviceId {
382e06e72dSManos Pitsidianakis     #[allow(dead_code)]
392e06e72dSManos Pitsidianakis     Arm = 0,
402e06e72dSManos Pitsidianakis     Luminary,
412e06e72dSManos Pitsidianakis }
422e06e72dSManos Pitsidianakis 
432e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId {
442e06e72dSManos Pitsidianakis     type Output = c_uchar;
452e06e72dSManos Pitsidianakis 
462e06e72dSManos Pitsidianakis     fn index(&self, idx: hwaddr) -> &Self::Output {
472e06e72dSManos Pitsidianakis         match self {
482e06e72dSManos Pitsidianakis             Self::Arm => &Self::PL011_ID_ARM[idx as usize],
492e06e72dSManos Pitsidianakis             Self::Luminary => &Self::PL011_ID_LUMINARY[idx as usize],
502e06e72dSManos Pitsidianakis         }
512e06e72dSManos Pitsidianakis     }
522e06e72dSManos Pitsidianakis }
532e06e72dSManos Pitsidianakis 
542e06e72dSManos Pitsidianakis impl DeviceId {
552e06e72dSManos Pitsidianakis     const PL011_ID_ARM: [c_uchar; 8] = [0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1];
562e06e72dSManos Pitsidianakis     const PL011_ID_LUMINARY: [c_uchar; 8] = [0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1];
572e06e72dSManos Pitsidianakis }
582e06e72dSManos Pitsidianakis 
5937fdb2f5SManos Pitsidianakis #[repr(C)]
60f3518400SJunjie Mao #[derive(Debug, qemu_api_macros::Object, qemu_api_macros::offsets)]
6137fdb2f5SManos Pitsidianakis /// PL011 Device Model in QEMU
6237fdb2f5SManos Pitsidianakis pub struct PL011State {
6337fdb2f5SManos Pitsidianakis     pub parent_obj: SysBusDevice,
6437fdb2f5SManos Pitsidianakis     pub iomem: MemoryRegion,
6537fdb2f5SManos Pitsidianakis     #[doc(alias = "fr")]
6637fdb2f5SManos Pitsidianakis     pub flags: registers::Flags,
6737fdb2f5SManos Pitsidianakis     #[doc(alias = "lcr")]
6837fdb2f5SManos Pitsidianakis     pub line_control: registers::LineControl,
6937fdb2f5SManos Pitsidianakis     #[doc(alias = "rsr")]
7037fdb2f5SManos Pitsidianakis     pub receive_status_error_clear: registers::ReceiveStatusErrorClear,
7137fdb2f5SManos Pitsidianakis     #[doc(alias = "cr")]
7237fdb2f5SManos Pitsidianakis     pub control: registers::Control,
7337fdb2f5SManos Pitsidianakis     pub dmacr: u32,
7437fdb2f5SManos Pitsidianakis     pub int_enabled: u32,
7537fdb2f5SManos Pitsidianakis     pub int_level: u32,
76e1f93533SPaolo Bonzini     pub read_fifo: [registers::Data; PL011_FIFO_DEPTH],
7737fdb2f5SManos Pitsidianakis     pub ilpr: u32,
7837fdb2f5SManos Pitsidianakis     pub ibrd: u32,
7937fdb2f5SManos Pitsidianakis     pub fbrd: u32,
8037fdb2f5SManos Pitsidianakis     pub ifl: u32,
8137fdb2f5SManos Pitsidianakis     pub read_pos: usize,
8237fdb2f5SManos Pitsidianakis     pub read_count: usize,
8337fdb2f5SManos Pitsidianakis     pub read_trigger: usize,
8437fdb2f5SManos Pitsidianakis     #[doc(alias = "chr")]
8537fdb2f5SManos Pitsidianakis     pub char_backend: CharBackend,
8637fdb2f5SManos Pitsidianakis     /// QEMU interrupts
8737fdb2f5SManos Pitsidianakis     ///
8837fdb2f5SManos Pitsidianakis     /// ```text
8937fdb2f5SManos Pitsidianakis     ///  * sysbus MMIO region 0: device registers
9037fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 0: `UARTINTR` (combined interrupt line)
9137fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line)
9237fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line)
9337fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line)
9437fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line)
9537fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 5: `UARTEINTR` (error interrupt line)
9637fdb2f5SManos Pitsidianakis     /// ```
9737fdb2f5SManos Pitsidianakis     #[doc(alias = "irq")]
984ed4da16SPaolo Bonzini     pub interrupts: [InterruptSource; IRQMASK.len()],
9937fdb2f5SManos Pitsidianakis     #[doc(alias = "clk")]
10037fdb2f5SManos Pitsidianakis     pub clock: NonNull<Clock>,
10137fdb2f5SManos Pitsidianakis     #[doc(alias = "migrate_clk")]
10237fdb2f5SManos Pitsidianakis     pub migrate_clock: bool,
1032e06e72dSManos Pitsidianakis     /// The byte string that identifies the device.
1042e06e72dSManos Pitsidianakis     device_id: DeviceId,
10537fdb2f5SManos Pitsidianakis }
10637fdb2f5SManos Pitsidianakis 
107f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object);
108f50cd85cSPaolo Bonzini 
1097bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State {
1106dd818fbSPaolo Bonzini     type Class = <SysBusDevice as ObjectType>::Class;
11137fdb2f5SManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011;
1127bd8e3efSPaolo Bonzini }
1137bd8e3efSPaolo Bonzini 
1147bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State {
115166e8a1fSPaolo Bonzini     type ParentType = SysBusDevice;
116166e8a1fSPaolo Bonzini 
1171f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
11837fdb2f5SManos Pitsidianakis }
11937fdb2f5SManos Pitsidianakis 
1208c80c472SPaolo Bonzini impl DeviceImpl for PL011State {
1218c80c472SPaolo Bonzini     fn properties() -> &'static [Property] {
1228c80c472SPaolo Bonzini         &device_class::PL011_PROPERTIES
12337fdb2f5SManos Pitsidianakis     }
1248c80c472SPaolo Bonzini     fn vmsd() -> Option<&'static VMStateDescription> {
1258c80c472SPaolo Bonzini         Some(&device_class::VMSTATE_PL011)
1268c80c472SPaolo Bonzini     }
127f75fb90fSPaolo Bonzini     const REALIZE: Option<fn(&mut Self)> = Some(Self::realize);
128f75fb90fSPaolo Bonzini     const RESET: Option<fn(&mut Self)> = Some(Self::reset);
1298c80c472SPaolo Bonzini }
1308c80c472SPaolo Bonzini 
13137fdb2f5SManos Pitsidianakis impl PL011State {
13237fdb2f5SManos Pitsidianakis     /// Initializes a pre-allocated, unitialized instance of `PL011State`.
13337fdb2f5SManos Pitsidianakis     ///
13437fdb2f5SManos Pitsidianakis     /// # Safety
13537fdb2f5SManos Pitsidianakis     ///
13637fdb2f5SManos Pitsidianakis     /// `self` must point to a correctly sized and aligned location for the
13737fdb2f5SManos Pitsidianakis     /// `PL011State` type. It must not be called more than once on the same
13837fdb2f5SManos Pitsidianakis     /// location/instance. All its fields are expected to hold unitialized
13937fdb2f5SManos Pitsidianakis     /// values with the sole exception of `parent_obj`.
1402e57bb6bSManos Pitsidianakis     unsafe fn init(&mut self) {
141718e255fSPaolo Bonzini         const CLK_NAME: &CStr = c_str!("clk");
1422e57bb6bSManos Pitsidianakis 
14337fdb2f5SManos Pitsidianakis         // SAFETY:
14437fdb2f5SManos Pitsidianakis         //
14537fdb2f5SManos Pitsidianakis         // self and self.iomem are guaranteed to be valid at this point since callers
14637fdb2f5SManos Pitsidianakis         // must make sure the `self` reference is valid.
14737fdb2f5SManos Pitsidianakis         unsafe {
14837fdb2f5SManos Pitsidianakis             memory_region_init_io(
14937fdb2f5SManos Pitsidianakis                 addr_of_mut!(self.iomem),
15037fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<Object>(),
15137fdb2f5SManos Pitsidianakis                 &PL011_OPS,
15237fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<c_void>(),
1533701fb22SPaolo Bonzini                 Self::TYPE_NAME.as_ptr(),
15437fdb2f5SManos Pitsidianakis                 0x1000,
15537fdb2f5SManos Pitsidianakis             );
156f50cd85cSPaolo Bonzini 
157f50cd85cSPaolo Bonzini             let sbd: &mut SysBusDevice = self.upcast_mut();
15837fdb2f5SManos Pitsidianakis             sysbus_init_mmio(sbd, addr_of_mut!(self.iomem));
15937fdb2f5SManos Pitsidianakis         }
1604ed4da16SPaolo Bonzini 
1614ed4da16SPaolo Bonzini         for irq in self.interrupts.iter() {
162f50cd85cSPaolo Bonzini             let sbd: &SysBusDevice = self.upcast();
1634ed4da16SPaolo Bonzini             sbd.init_irq(irq);
16437fdb2f5SManos Pitsidianakis         }
1654ed4da16SPaolo Bonzini 
16637fdb2f5SManos Pitsidianakis         // SAFETY:
16737fdb2f5SManos Pitsidianakis         //
16837fdb2f5SManos Pitsidianakis         // self.clock is not initialized at this point; but since `NonNull<_>` is Copy,
16937fdb2f5SManos Pitsidianakis         // we can overwrite the undefined value without side effects. This is
17037fdb2f5SManos Pitsidianakis         // safe since all PL011State instances are created by QOM code which
17137fdb2f5SManos Pitsidianakis         // calls this function to initialize the fields; therefore no code is
17237fdb2f5SManos Pitsidianakis         // able to access an invalid self.clock value.
17337fdb2f5SManos Pitsidianakis         unsafe {
174f50cd85cSPaolo Bonzini             let dev: &mut DeviceState = self.upcast_mut();
17537fdb2f5SManos Pitsidianakis             self.clock = NonNull::new(qdev_init_clock_in(
17637fdb2f5SManos Pitsidianakis                 dev,
17737fdb2f5SManos Pitsidianakis                 CLK_NAME.as_ptr(),
17837fdb2f5SManos Pitsidianakis                 None, /* pl011_clock_update */
17937fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<c_void>(),
18037fdb2f5SManos Pitsidianakis                 ClockEvent::ClockUpdate.0,
18137fdb2f5SManos Pitsidianakis             ))
18237fdb2f5SManos Pitsidianakis             .unwrap();
18337fdb2f5SManos Pitsidianakis         }
18437fdb2f5SManos Pitsidianakis     }
18537fdb2f5SManos Pitsidianakis 
1869f7d4520SPaolo Bonzini     pub fn read(&mut self, offset: hwaddr, _size: c_uint) -> std::ops::ControlFlow<u64, u64> {
18737fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
18837fdb2f5SManos Pitsidianakis 
189*e2e0828eSPaolo Bonzini         let value = match RegisterOffset::try_from(offset) {
190f7ceab1eSJunjie Mao             Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => {
191*e2e0828eSPaolo Bonzini                 u32::from(self.device_id[(offset - 0xfe0) >> 2])
19237fdb2f5SManos Pitsidianakis             }
19337fdb2f5SManos Pitsidianakis             Err(_) => {
19437fdb2f5SManos Pitsidianakis                 // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset);
19537fdb2f5SManos Pitsidianakis                 0
19637fdb2f5SManos Pitsidianakis             }
19737fdb2f5SManos Pitsidianakis             Ok(DR) => {
19837fdb2f5SManos Pitsidianakis                 self.flags.set_receive_fifo_full(false);
19937fdb2f5SManos Pitsidianakis                 let c = self.read_fifo[self.read_pos];
20037fdb2f5SManos Pitsidianakis                 if self.read_count > 0 {
20137fdb2f5SManos Pitsidianakis                     self.read_count -= 1;
20237fdb2f5SManos Pitsidianakis                     self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1);
20337fdb2f5SManos Pitsidianakis                 }
20437fdb2f5SManos Pitsidianakis                 if self.read_count == 0 {
20537fdb2f5SManos Pitsidianakis                     self.flags.set_receive_fifo_empty(true);
20637fdb2f5SManos Pitsidianakis                 }
20737fdb2f5SManos Pitsidianakis                 if self.read_count + 1 == self.read_trigger {
20837fdb2f5SManos Pitsidianakis                     self.int_level &= !registers::INT_RX;
20937fdb2f5SManos Pitsidianakis                 }
21037fdb2f5SManos Pitsidianakis                 // Update error bits.
211e1f93533SPaolo Bonzini                 self.receive_status_error_clear.set_from_data(c);
21237fdb2f5SManos Pitsidianakis                 self.update();
21337fdb2f5SManos Pitsidianakis                 // Must call qemu_chr_fe_accept_input, so return Continue:
214e1f93533SPaolo Bonzini                 let c = u32::from(c);
215e1f93533SPaolo Bonzini                 return std::ops::ControlFlow::Continue(u64::from(c));
21637fdb2f5SManos Pitsidianakis             }
217*e2e0828eSPaolo Bonzini             Ok(RSR) => u32::from(self.receive_status_error_clear),
218*e2e0828eSPaolo Bonzini             Ok(FR) => u32::from(self.flags),
219*e2e0828eSPaolo Bonzini             Ok(FBRD) => self.fbrd,
220*e2e0828eSPaolo Bonzini             Ok(ILPR) => self.ilpr,
221*e2e0828eSPaolo Bonzini             Ok(IBRD) => self.ibrd,
222*e2e0828eSPaolo Bonzini             Ok(LCR_H) => u32::from(self.line_control),
223*e2e0828eSPaolo Bonzini             Ok(CR) => u32::from(self.control),
224*e2e0828eSPaolo Bonzini             Ok(FLS) => self.ifl,
225*e2e0828eSPaolo Bonzini             Ok(IMSC) => self.int_enabled,
226*e2e0828eSPaolo Bonzini             Ok(RIS) => self.int_level,
227*e2e0828eSPaolo Bonzini             Ok(MIS) => self.int_level & self.int_enabled,
22837fdb2f5SManos Pitsidianakis             Ok(ICR) => {
22937fdb2f5SManos Pitsidianakis                 // "The UARTICR Register is the interrupt clear register and is write-only"
23037fdb2f5SManos Pitsidianakis                 // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR
23137fdb2f5SManos Pitsidianakis                 0
23237fdb2f5SManos Pitsidianakis             }
233*e2e0828eSPaolo Bonzini             Ok(DMACR) => self.dmacr,
234*e2e0828eSPaolo Bonzini         };
235*e2e0828eSPaolo Bonzini         std::ops::ControlFlow::Break(value.into())
23637fdb2f5SManos Pitsidianakis     }
23737fdb2f5SManos Pitsidianakis 
23837fdb2f5SManos Pitsidianakis     pub fn write(&mut self, offset: hwaddr, value: u64) {
23937fdb2f5SManos Pitsidianakis         // eprintln!("write offset {offset} value {value}");
24037fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
24137fdb2f5SManos Pitsidianakis         let value: u32 = value as u32;
24237fdb2f5SManos Pitsidianakis         match RegisterOffset::try_from(offset) {
24337fdb2f5SManos Pitsidianakis             Err(_bad_offset) => {
24437fdb2f5SManos Pitsidianakis                 eprintln!("write bad offset {offset} value {value}");
24537fdb2f5SManos Pitsidianakis             }
24637fdb2f5SManos Pitsidianakis             Ok(DR) => {
24737fdb2f5SManos Pitsidianakis                 // ??? Check if transmitter is enabled.
24837fdb2f5SManos Pitsidianakis                 let ch: u8 = value as u8;
24937fdb2f5SManos Pitsidianakis                 // XXX this blocks entire thread. Rewrite to use
25037fdb2f5SManos Pitsidianakis                 // qemu_chr_fe_write and background I/O callbacks
25137fdb2f5SManos Pitsidianakis 
25237fdb2f5SManos Pitsidianakis                 // SAFETY: self.char_backend is a valid CharBackend instance after it's been
25337fdb2f5SManos Pitsidianakis                 // initialized in realize().
25437fdb2f5SManos Pitsidianakis                 unsafe {
25537fdb2f5SManos Pitsidianakis                     qemu_chr_fe_write_all(addr_of_mut!(self.char_backend), &ch, 1);
25637fdb2f5SManos Pitsidianakis                 }
25737fdb2f5SManos Pitsidianakis                 self.loopback_tx(value);
25837fdb2f5SManos Pitsidianakis                 self.int_level |= registers::INT_TX;
25937fdb2f5SManos Pitsidianakis                 self.update();
26037fdb2f5SManos Pitsidianakis             }
26137fdb2f5SManos Pitsidianakis             Ok(RSR) => {
262f65314bdSPaolo Bonzini                 self.receive_status_error_clear.reset();
26337fdb2f5SManos Pitsidianakis             }
26437fdb2f5SManos Pitsidianakis             Ok(FR) => {
26537fdb2f5SManos Pitsidianakis                 // flag writes are ignored
26637fdb2f5SManos Pitsidianakis             }
26737fdb2f5SManos Pitsidianakis             Ok(ILPR) => {
26837fdb2f5SManos Pitsidianakis                 self.ilpr = value;
26937fdb2f5SManos Pitsidianakis             }
27037fdb2f5SManos Pitsidianakis             Ok(IBRD) => {
27137fdb2f5SManos Pitsidianakis                 self.ibrd = value;
27237fdb2f5SManos Pitsidianakis             }
27337fdb2f5SManos Pitsidianakis             Ok(FBRD) => {
27437fdb2f5SManos Pitsidianakis                 self.fbrd = value;
27537fdb2f5SManos Pitsidianakis             }
27637fdb2f5SManos Pitsidianakis             Ok(LCR_H) => {
27737fdb2f5SManos Pitsidianakis                 let new_val: registers::LineControl = value.into();
27837fdb2f5SManos Pitsidianakis                 // Reset the FIFO state on FIFO enable or disable
27937fdb2f5SManos Pitsidianakis                 if bool::from(self.line_control.fifos_enabled())
28037fdb2f5SManos Pitsidianakis                     ^ bool::from(new_val.fifos_enabled())
28137fdb2f5SManos Pitsidianakis                 {
282f65314bdSPaolo Bonzini                     self.reset_rx_fifo();
283f65314bdSPaolo Bonzini                     self.reset_tx_fifo();
28437fdb2f5SManos Pitsidianakis                 }
28537fdb2f5SManos Pitsidianakis                 if self.line_control.send_break() ^ new_val.send_break() {
28637fdb2f5SManos Pitsidianakis                     let mut break_enable: c_int = new_val.send_break().into();
28737fdb2f5SManos Pitsidianakis                     // SAFETY: self.char_backend is a valid CharBackend instance after it's been
28837fdb2f5SManos Pitsidianakis                     // initialized in realize().
28937fdb2f5SManos Pitsidianakis                     unsafe {
29037fdb2f5SManos Pitsidianakis                         qemu_chr_fe_ioctl(
29137fdb2f5SManos Pitsidianakis                             addr_of_mut!(self.char_backend),
29237fdb2f5SManos Pitsidianakis                             CHR_IOCTL_SERIAL_SET_BREAK as i32,
29337fdb2f5SManos Pitsidianakis                             addr_of_mut!(break_enable).cast::<c_void>(),
29437fdb2f5SManos Pitsidianakis                         );
29537fdb2f5SManos Pitsidianakis                     }
29637fdb2f5SManos Pitsidianakis                     self.loopback_break(break_enable > 0);
29737fdb2f5SManos Pitsidianakis                 }
29837fdb2f5SManos Pitsidianakis                 self.line_control = new_val;
29937fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
30037fdb2f5SManos Pitsidianakis             }
30137fdb2f5SManos Pitsidianakis             Ok(CR) => {
30237fdb2f5SManos Pitsidianakis                 // ??? Need to implement the enable bit.
30337fdb2f5SManos Pitsidianakis                 self.control = value.into();
30437fdb2f5SManos Pitsidianakis                 self.loopback_mdmctrl();
30537fdb2f5SManos Pitsidianakis             }
30637fdb2f5SManos Pitsidianakis             Ok(FLS) => {
30737fdb2f5SManos Pitsidianakis                 self.ifl = value;
30837fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
30937fdb2f5SManos Pitsidianakis             }
31037fdb2f5SManos Pitsidianakis             Ok(IMSC) => {
31137fdb2f5SManos Pitsidianakis                 self.int_enabled = value;
31237fdb2f5SManos Pitsidianakis                 self.update();
31337fdb2f5SManos Pitsidianakis             }
31437fdb2f5SManos Pitsidianakis             Ok(RIS) => {}
31537fdb2f5SManos Pitsidianakis             Ok(MIS) => {}
31637fdb2f5SManos Pitsidianakis             Ok(ICR) => {
31737fdb2f5SManos Pitsidianakis                 self.int_level &= !value;
31837fdb2f5SManos Pitsidianakis                 self.update();
31937fdb2f5SManos Pitsidianakis             }
32037fdb2f5SManos Pitsidianakis             Ok(DMACR) => {
32137fdb2f5SManos Pitsidianakis                 self.dmacr = value;
32237fdb2f5SManos Pitsidianakis                 if value & 3 > 0 {
32337fdb2f5SManos Pitsidianakis                     // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n");
32437fdb2f5SManos Pitsidianakis                     eprintln!("pl011: DMA not implemented");
32537fdb2f5SManos Pitsidianakis                 }
32637fdb2f5SManos Pitsidianakis             }
32737fdb2f5SManos Pitsidianakis         }
32837fdb2f5SManos Pitsidianakis     }
32937fdb2f5SManos Pitsidianakis 
33037fdb2f5SManos Pitsidianakis     #[inline]
33137fdb2f5SManos Pitsidianakis     fn loopback_tx(&mut self, value: u32) {
33237fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
33337fdb2f5SManos Pitsidianakis             return;
33437fdb2f5SManos Pitsidianakis         }
33537fdb2f5SManos Pitsidianakis 
33637fdb2f5SManos Pitsidianakis         // Caveat:
33737fdb2f5SManos Pitsidianakis         //
33837fdb2f5SManos Pitsidianakis         // In real hardware, TX loopback happens at the serial-bit level
33937fdb2f5SManos Pitsidianakis         // and then reassembled by the RX logics back into bytes and placed
34037fdb2f5SManos Pitsidianakis         // into the RX fifo. That is, loopback happens after TX fifo.
34137fdb2f5SManos Pitsidianakis         //
34237fdb2f5SManos Pitsidianakis         // Because the real hardware TX fifo is time-drained at the frame
34337fdb2f5SManos Pitsidianakis         // rate governed by the configured serial format, some loopback
34437fdb2f5SManos Pitsidianakis         // bytes in TX fifo may still be able to get into the RX fifo
34537fdb2f5SManos Pitsidianakis         // that could be full at times while being drained at software
34637fdb2f5SManos Pitsidianakis         // pace.
34737fdb2f5SManos Pitsidianakis         //
34837fdb2f5SManos Pitsidianakis         // In such scenario, the RX draining pace is the major factor
34937fdb2f5SManos Pitsidianakis         // deciding which loopback bytes get into the RX fifo, unless
35037fdb2f5SManos Pitsidianakis         // hardware flow-control is enabled.
35137fdb2f5SManos Pitsidianakis         //
35237fdb2f5SManos Pitsidianakis         // For simplicity, the above described is not emulated.
35337fdb2f5SManos Pitsidianakis         self.put_fifo(value);
35437fdb2f5SManos Pitsidianakis     }
35537fdb2f5SManos Pitsidianakis 
35637fdb2f5SManos Pitsidianakis     fn loopback_mdmctrl(&mut self) {
35737fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
35837fdb2f5SManos Pitsidianakis             return;
35937fdb2f5SManos Pitsidianakis         }
36037fdb2f5SManos Pitsidianakis 
36137fdb2f5SManos Pitsidianakis         /*
36237fdb2f5SManos Pitsidianakis          * Loopback software-driven modem control outputs to modem status inputs:
36337fdb2f5SManos Pitsidianakis          *   FR.RI  <= CR.Out2
36437fdb2f5SManos Pitsidianakis          *   FR.DCD <= CR.Out1
36537fdb2f5SManos Pitsidianakis          *   FR.CTS <= CR.RTS
36637fdb2f5SManos Pitsidianakis          *   FR.DSR <= CR.DTR
36737fdb2f5SManos Pitsidianakis          *
36837fdb2f5SManos Pitsidianakis          * The loopback happens immediately even if this call is triggered
36937fdb2f5SManos Pitsidianakis          * by setting only CR.LBE.
37037fdb2f5SManos Pitsidianakis          *
37137fdb2f5SManos Pitsidianakis          * CTS/RTS updates due to enabled hardware flow controls are not
37237fdb2f5SManos Pitsidianakis          * dealt with here.
37337fdb2f5SManos Pitsidianakis          */
37437fdb2f5SManos Pitsidianakis 
37537fdb2f5SManos Pitsidianakis         self.flags.set_ring_indicator(self.control.out_2());
37637fdb2f5SManos Pitsidianakis         self.flags.set_data_carrier_detect(self.control.out_1());
37737fdb2f5SManos Pitsidianakis         self.flags.set_clear_to_send(self.control.request_to_send());
37837fdb2f5SManos Pitsidianakis         self.flags
37937fdb2f5SManos Pitsidianakis             .set_data_set_ready(self.control.data_transmit_ready());
38037fdb2f5SManos Pitsidianakis 
38137fdb2f5SManos Pitsidianakis         // Change interrupts based on updated FR
38237fdb2f5SManos Pitsidianakis         let mut il = self.int_level;
38337fdb2f5SManos Pitsidianakis 
38437fdb2f5SManos Pitsidianakis         il &= !Interrupt::MS;
38537fdb2f5SManos Pitsidianakis 
38637fdb2f5SManos Pitsidianakis         if self.flags.data_set_ready() {
38737fdb2f5SManos Pitsidianakis             il |= Interrupt::DSR as u32;
38837fdb2f5SManos Pitsidianakis         }
38937fdb2f5SManos Pitsidianakis         if self.flags.data_carrier_detect() {
39037fdb2f5SManos Pitsidianakis             il |= Interrupt::DCD as u32;
39137fdb2f5SManos Pitsidianakis         }
39237fdb2f5SManos Pitsidianakis         if self.flags.clear_to_send() {
39337fdb2f5SManos Pitsidianakis             il |= Interrupt::CTS as u32;
39437fdb2f5SManos Pitsidianakis         }
39537fdb2f5SManos Pitsidianakis         if self.flags.ring_indicator() {
39637fdb2f5SManos Pitsidianakis             il |= Interrupt::RI as u32;
39737fdb2f5SManos Pitsidianakis         }
39837fdb2f5SManos Pitsidianakis         self.int_level = il;
39937fdb2f5SManos Pitsidianakis         self.update();
40037fdb2f5SManos Pitsidianakis     }
40137fdb2f5SManos Pitsidianakis 
40237fdb2f5SManos Pitsidianakis     fn loopback_break(&mut self, enable: bool) {
40337fdb2f5SManos Pitsidianakis         if enable {
404e1f93533SPaolo Bonzini             self.loopback_tx(registers::Data::BREAK.into());
40537fdb2f5SManos Pitsidianakis         }
40637fdb2f5SManos Pitsidianakis     }
40737fdb2f5SManos Pitsidianakis 
40837fdb2f5SManos Pitsidianakis     fn set_read_trigger(&mut self) {
40937fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
41037fdb2f5SManos Pitsidianakis     }
41137fdb2f5SManos Pitsidianakis 
41237fdb2f5SManos Pitsidianakis     pub fn realize(&mut self) {
41337fdb2f5SManos Pitsidianakis         // SAFETY: self.char_backend has the correct size and alignment for a
41437fdb2f5SManos Pitsidianakis         // CharBackend object, and its callbacks are of the correct types.
41537fdb2f5SManos Pitsidianakis         unsafe {
41637fdb2f5SManos Pitsidianakis             qemu_chr_fe_set_handlers(
41737fdb2f5SManos Pitsidianakis                 addr_of_mut!(self.char_backend),
41837fdb2f5SManos Pitsidianakis                 Some(pl011_can_receive),
41937fdb2f5SManos Pitsidianakis                 Some(pl011_receive),
42037fdb2f5SManos Pitsidianakis                 Some(pl011_event),
42137fdb2f5SManos Pitsidianakis                 None,
42237fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<c_void>(),
42337fdb2f5SManos Pitsidianakis                 core::ptr::null_mut(),
42437fdb2f5SManos Pitsidianakis                 true,
42537fdb2f5SManos Pitsidianakis             );
42637fdb2f5SManos Pitsidianakis         }
42737fdb2f5SManos Pitsidianakis     }
42837fdb2f5SManos Pitsidianakis 
42937fdb2f5SManos Pitsidianakis     pub fn reset(&mut self) {
43037fdb2f5SManos Pitsidianakis         self.line_control.reset();
43137fdb2f5SManos Pitsidianakis         self.receive_status_error_clear.reset();
43237fdb2f5SManos Pitsidianakis         self.dmacr = 0;
43337fdb2f5SManos Pitsidianakis         self.int_enabled = 0;
43437fdb2f5SManos Pitsidianakis         self.int_level = 0;
43537fdb2f5SManos Pitsidianakis         self.ilpr = 0;
43637fdb2f5SManos Pitsidianakis         self.ibrd = 0;
43737fdb2f5SManos Pitsidianakis         self.fbrd = 0;
43837fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
43937fdb2f5SManos Pitsidianakis         self.ifl = 0x12;
44037fdb2f5SManos Pitsidianakis         self.control.reset();
441f65314bdSPaolo Bonzini         self.flags.reset();
442f65314bdSPaolo Bonzini         self.reset_rx_fifo();
443f65314bdSPaolo Bonzini         self.reset_tx_fifo();
44437fdb2f5SManos Pitsidianakis     }
44537fdb2f5SManos Pitsidianakis 
446f65314bdSPaolo Bonzini     pub fn reset_rx_fifo(&mut self) {
44737fdb2f5SManos Pitsidianakis         self.read_count = 0;
44837fdb2f5SManos Pitsidianakis         self.read_pos = 0;
44937fdb2f5SManos Pitsidianakis 
450f65314bdSPaolo Bonzini         // Reset FIFO flags
451f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_full(false);
452f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_empty(true);
453f65314bdSPaolo Bonzini     }
454f65314bdSPaolo Bonzini 
455f65314bdSPaolo Bonzini     pub fn reset_tx_fifo(&mut self) {
456f65314bdSPaolo Bonzini         // Reset FIFO flags
457f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_full(false);
458f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_empty(true);
45937fdb2f5SManos Pitsidianakis     }
46037fdb2f5SManos Pitsidianakis 
46137fdb2f5SManos Pitsidianakis     pub fn can_receive(&self) -> bool {
46237fdb2f5SManos Pitsidianakis         // trace_pl011_can_receive(s->lcr, s->read_count, r);
46337fdb2f5SManos Pitsidianakis         self.read_count < self.fifo_depth()
46437fdb2f5SManos Pitsidianakis     }
46537fdb2f5SManos Pitsidianakis 
46637fdb2f5SManos Pitsidianakis     pub fn event(&mut self, event: QEMUChrEvent) {
467ac096b0bSPaolo Bonzini         if event == bindings::QEMUChrEvent::CHR_EVENT_BREAK && !self.loopback_enabled() {
468e1f93533SPaolo Bonzini             self.put_fifo(registers::Data::BREAK.into());
46937fdb2f5SManos Pitsidianakis         }
47037fdb2f5SManos Pitsidianakis     }
47137fdb2f5SManos Pitsidianakis 
47237fdb2f5SManos Pitsidianakis     #[inline]
47337fdb2f5SManos Pitsidianakis     pub fn fifo_enabled(&self) -> bool {
47437fdb2f5SManos Pitsidianakis         matches!(self.line_control.fifos_enabled(), registers::Mode::FIFO)
47537fdb2f5SManos Pitsidianakis     }
47637fdb2f5SManos Pitsidianakis 
47737fdb2f5SManos Pitsidianakis     #[inline]
47837fdb2f5SManos Pitsidianakis     pub fn loopback_enabled(&self) -> bool {
47937fdb2f5SManos Pitsidianakis         self.control.enable_loopback()
48037fdb2f5SManos Pitsidianakis     }
48137fdb2f5SManos Pitsidianakis 
48237fdb2f5SManos Pitsidianakis     #[inline]
48337fdb2f5SManos Pitsidianakis     pub fn fifo_depth(&self) -> usize {
48437fdb2f5SManos Pitsidianakis         // Note: FIFO depth is expected to be power-of-2
48537fdb2f5SManos Pitsidianakis         if self.fifo_enabled() {
48637fdb2f5SManos Pitsidianakis             return PL011_FIFO_DEPTH;
48737fdb2f5SManos Pitsidianakis         }
48837fdb2f5SManos Pitsidianakis         1
48937fdb2f5SManos Pitsidianakis     }
49037fdb2f5SManos Pitsidianakis 
49137fdb2f5SManos Pitsidianakis     pub fn put_fifo(&mut self, value: c_uint) {
49237fdb2f5SManos Pitsidianakis         let depth = self.fifo_depth();
49337fdb2f5SManos Pitsidianakis         assert!(depth > 0);
49437fdb2f5SManos Pitsidianakis         let slot = (self.read_pos + self.read_count) & (depth - 1);
495e1f93533SPaolo Bonzini         self.read_fifo[slot] = registers::Data::from(value);
49637fdb2f5SManos Pitsidianakis         self.read_count += 1;
49737fdb2f5SManos Pitsidianakis         self.flags.set_receive_fifo_empty(false);
49837fdb2f5SManos Pitsidianakis         if self.read_count == depth {
49937fdb2f5SManos Pitsidianakis             self.flags.set_receive_fifo_full(true);
50037fdb2f5SManos Pitsidianakis         }
50137fdb2f5SManos Pitsidianakis 
50237fdb2f5SManos Pitsidianakis         if self.read_count == self.read_trigger {
50337fdb2f5SManos Pitsidianakis             self.int_level |= registers::INT_RX;
50437fdb2f5SManos Pitsidianakis             self.update();
50537fdb2f5SManos Pitsidianakis         }
50637fdb2f5SManos Pitsidianakis     }
50737fdb2f5SManos Pitsidianakis 
50837fdb2f5SManos Pitsidianakis     pub fn update(&self) {
50937fdb2f5SManos Pitsidianakis         let flags = self.int_level & self.int_enabled;
51037fdb2f5SManos Pitsidianakis         for (irq, i) in self.interrupts.iter().zip(IRQMASK) {
5114ed4da16SPaolo Bonzini             irq.set(flags & i != 0);
51237fdb2f5SManos Pitsidianakis         }
51337fdb2f5SManos Pitsidianakis     }
51493243319SManos Pitsidianakis 
51593243319SManos Pitsidianakis     pub fn post_load(&mut self, _version_id: u32) -> Result<(), ()> {
51693243319SManos Pitsidianakis         /* Sanity-check input state */
51793243319SManos Pitsidianakis         if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() {
51893243319SManos Pitsidianakis             return Err(());
51993243319SManos Pitsidianakis         }
52093243319SManos Pitsidianakis 
52193243319SManos Pitsidianakis         if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 {
52293243319SManos Pitsidianakis             // Older versions of PL011 didn't ensure that the single
52393243319SManos Pitsidianakis             // character in the FIFO in FIFO-disabled mode is in
52493243319SManos Pitsidianakis             // element 0 of the array; convert to follow the current
52593243319SManos Pitsidianakis             // code's assumptions.
52693243319SManos Pitsidianakis             self.read_fifo[0] = self.read_fifo[self.read_pos];
52793243319SManos Pitsidianakis             self.read_pos = 0;
52893243319SManos Pitsidianakis         }
52993243319SManos Pitsidianakis 
53093243319SManos Pitsidianakis         self.ibrd &= IBRD_MASK;
53193243319SManos Pitsidianakis         self.fbrd &= FBRD_MASK;
53293243319SManos Pitsidianakis 
53393243319SManos Pitsidianakis         Ok(())
53493243319SManos Pitsidianakis     }
53537fdb2f5SManos Pitsidianakis }
53637fdb2f5SManos Pitsidianakis 
53737fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ?
53837fdb2f5SManos Pitsidianakis pub const IRQMASK: [u32; 6] = [
53937fdb2f5SManos Pitsidianakis     /* combined IRQ */
54037fdb2f5SManos Pitsidianakis     Interrupt::E
54137fdb2f5SManos Pitsidianakis         | Interrupt::MS
54237fdb2f5SManos Pitsidianakis         | Interrupt::RT as u32
54337fdb2f5SManos Pitsidianakis         | Interrupt::TX as u32
54437fdb2f5SManos Pitsidianakis         | Interrupt::RX as u32,
54537fdb2f5SManos Pitsidianakis     Interrupt::RX as u32,
54637fdb2f5SManos Pitsidianakis     Interrupt::TX as u32,
54737fdb2f5SManos Pitsidianakis     Interrupt::RT as u32,
54837fdb2f5SManos Pitsidianakis     Interrupt::MS,
54937fdb2f5SManos Pitsidianakis     Interrupt::E,
55037fdb2f5SManos Pitsidianakis ];
55137fdb2f5SManos Pitsidianakis 
55237fdb2f5SManos Pitsidianakis /// # Safety
55337fdb2f5SManos Pitsidianakis ///
55437fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
55537fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
55637fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
55737fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int {
55837fdb2f5SManos Pitsidianakis     unsafe {
55937fdb2f5SManos Pitsidianakis         debug_assert!(!opaque.is_null());
56037fdb2f5SManos Pitsidianakis         let state = NonNull::new_unchecked(opaque.cast::<PL011State>());
56137fdb2f5SManos Pitsidianakis         state.as_ref().can_receive().into()
56237fdb2f5SManos Pitsidianakis     }
56337fdb2f5SManos Pitsidianakis }
56437fdb2f5SManos Pitsidianakis 
56537fdb2f5SManos Pitsidianakis /// # Safety
56637fdb2f5SManos Pitsidianakis ///
56737fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
56837fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
56937fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
57037fdb2f5SManos Pitsidianakis ///
57137fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid.
5729f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) {
57337fdb2f5SManos Pitsidianakis     unsafe {
57437fdb2f5SManos Pitsidianakis         debug_assert!(!opaque.is_null());
57537fdb2f5SManos Pitsidianakis         let mut state = NonNull::new_unchecked(opaque.cast::<PL011State>());
57637fdb2f5SManos Pitsidianakis         if state.as_ref().loopback_enabled() {
57737fdb2f5SManos Pitsidianakis             return;
57837fdb2f5SManos Pitsidianakis         }
57937fdb2f5SManos Pitsidianakis         if size > 0 {
58037fdb2f5SManos Pitsidianakis             debug_assert!(!buf.is_null());
58137fdb2f5SManos Pitsidianakis             state.as_mut().put_fifo(c_uint::from(buf.read_volatile()))
58237fdb2f5SManos Pitsidianakis         }
58337fdb2f5SManos Pitsidianakis     }
58437fdb2f5SManos Pitsidianakis }
58537fdb2f5SManos Pitsidianakis 
58637fdb2f5SManos Pitsidianakis /// # Safety
58737fdb2f5SManos Pitsidianakis ///
58837fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
58937fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
59037fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
5919f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) {
59237fdb2f5SManos Pitsidianakis     unsafe {
59337fdb2f5SManos Pitsidianakis         debug_assert!(!opaque.is_null());
59437fdb2f5SManos Pitsidianakis         let mut state = NonNull::new_unchecked(opaque.cast::<PL011State>());
59537fdb2f5SManos Pitsidianakis         state.as_mut().event(event)
59637fdb2f5SManos Pitsidianakis     }
59737fdb2f5SManos Pitsidianakis }
59837fdb2f5SManos Pitsidianakis 
59937fdb2f5SManos Pitsidianakis /// # Safety
60037fdb2f5SManos Pitsidianakis ///
60137fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`.
60237fdb2f5SManos Pitsidianakis #[no_mangle]
60337fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create(
60437fdb2f5SManos Pitsidianakis     addr: u64,
60537fdb2f5SManos Pitsidianakis     irq: qemu_irq,
60637fdb2f5SManos Pitsidianakis     chr: *mut Chardev,
60737fdb2f5SManos Pitsidianakis ) -> *mut DeviceState {
60837fdb2f5SManos Pitsidianakis     unsafe {
6093701fb22SPaolo Bonzini         let dev: *mut DeviceState = qdev_new(PL011State::TYPE_NAME.as_ptr());
61037fdb2f5SManos Pitsidianakis         let sysbus: *mut SysBusDevice = dev.cast::<SysBusDevice>();
61137fdb2f5SManos Pitsidianakis 
612718e255fSPaolo Bonzini         qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr);
6137a35e2fbSPaolo Bonzini         sysbus_realize_and_unref(sysbus, addr_of_mut!(error_fatal));
61437fdb2f5SManos Pitsidianakis         sysbus_mmio_map(sysbus, 0, addr);
61537fdb2f5SManos Pitsidianakis         sysbus_connect_irq(sysbus, 0, irq);
61637fdb2f5SManos Pitsidianakis         dev
61737fdb2f5SManos Pitsidianakis     }
61837fdb2f5SManos Pitsidianakis }
61937fdb2f5SManos Pitsidianakis 
6202e06e72dSManos Pitsidianakis #[repr(C)]
6212e06e72dSManos Pitsidianakis #[derive(Debug, qemu_api_macros::Object)]
6222e06e72dSManos Pitsidianakis /// PL011 Luminary device model.
6232e06e72dSManos Pitsidianakis pub struct PL011Luminary {
6242e06e72dSManos Pitsidianakis     parent_obj: PL011State,
6252e06e72dSManos Pitsidianakis }
6262e06e72dSManos Pitsidianakis 
6271f9d52c9SPaolo Bonzini impl PL011Luminary {
6282e06e72dSManos Pitsidianakis     /// Initializes a pre-allocated, unitialized instance of `PL011Luminary`.
6292e06e72dSManos Pitsidianakis     ///
6302e06e72dSManos Pitsidianakis     /// # Safety
6312e06e72dSManos Pitsidianakis     ///
6321f9d52c9SPaolo Bonzini     /// We expect the FFI user of this function to pass a valid pointer, that
6331f9d52c9SPaolo Bonzini     /// has the same size as [`PL011Luminary`]. We also expect the device is
6342e06e72dSManos Pitsidianakis     /// readable/writeable from one thread at any time.
6351f9d52c9SPaolo Bonzini     unsafe fn init(&mut self) {
6361f9d52c9SPaolo Bonzini         self.parent_obj.device_id = DeviceId::Luminary;
6372e06e72dSManos Pitsidianakis     }
6382e06e72dSManos Pitsidianakis }
6392e06e72dSManos Pitsidianakis 
640f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object);
641f50cd85cSPaolo Bonzini 
6427bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary {
6436dd818fbSPaolo Bonzini     type Class = <PL011State as ObjectType>::Class;
6442e06e72dSManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY;
6457bd8e3efSPaolo Bonzini }
6467bd8e3efSPaolo Bonzini 
6477bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary {
648166e8a1fSPaolo Bonzini     type ParentType = PL011State;
649166e8a1fSPaolo Bonzini 
6501f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
6512e06e72dSManos Pitsidianakis }
6528c80c472SPaolo Bonzini 
6538c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {}
654