xref: /qemu/rust/hw/char/pl011/src/device.rs (revision cc3d262aa93a42e19c38f6acb6d0f6012a71eb4b)
137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited
237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org>
337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later
437fdb2f5SManos Pitsidianakis 
5*cc3d262aSPeter Maydell use std::{ffi::CStr, mem::size_of, ptr::addr_of_mut};
637fdb2f5SManos Pitsidianakis 
737fdb2f5SManos Pitsidianakis use qemu_api::{
89b642097SPaolo Bonzini     chardev::{CharBackend, Chardev, Event},
97630ca2aSPaolo Bonzini     impl_vmstate_forward,
107630ca2aSPaolo Bonzini     irq::{IRQState, InterruptSource},
11590faa03SPaolo Bonzini     memory::{hwaddr, MemoryRegion, MemoryRegionOps, MemoryRegionOpsBuilder},
127bd8e3efSPaolo Bonzini     prelude::*,
135472a38cSPaolo Bonzini     qdev::{Clock, ClockEvent, DeviceImpl, DeviceState, Property, ResetType, ResettablePhasesImpl},
14d556226dSPaolo Bonzini     qom::{ObjectImpl, Owned, ParentField},
15*cc3d262aSPeter Maydell     static_assert,
16d556226dSPaolo Bonzini     sysbus::{SysBusDevice, SysBusDeviceImpl},
1706a1cfb5SZhao Liu     vmstate::VMStateDescription,
1837fdb2f5SManos Pitsidianakis };
1937fdb2f5SManos Pitsidianakis 
2037fdb2f5SManos Pitsidianakis use crate::{
218c80c472SPaolo Bonzini     device_class,
22959fd759SPaolo Bonzini     registers::{self, Interrupt, RegisterOffset},
2337fdb2f5SManos Pitsidianakis };
2437fdb2f5SManos Pitsidianakis 
25959fd759SPaolo Bonzini // TODO: You must disable the UART before any of the control registers are
26959fd759SPaolo Bonzini // reprogrammed. When the UART is disabled in the middle of transmission or
27959fd759SPaolo Bonzini // reception, it completes the current character before stopping
28959fd759SPaolo Bonzini 
2993243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD`
30230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff;
3193243319SManos Pitsidianakis 
3293243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD`
33230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f;
3493243319SManos Pitsidianakis 
3537fdb2f5SManos Pitsidianakis /// QEMU sourced constant.
366b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16;
3737fdb2f5SManos Pitsidianakis 
38d9434f29SPaolo Bonzini #[derive(Clone, Copy)]
39d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]);
402e06e72dSManos Pitsidianakis 
412e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId {
42d9434f29SPaolo Bonzini     type Output = u8;
432e06e72dSManos Pitsidianakis 
442e06e72dSManos Pitsidianakis     fn index(&self, idx: hwaddr) -> &Self::Output {
45d9434f29SPaolo Bonzini         &self.0[idx as usize]
462e06e72dSManos Pitsidianakis     }
472e06e72dSManos Pitsidianakis }
482e06e72dSManos Pitsidianakis 
496b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with
506b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device.
516b4f7b07SPaolo Bonzini #[repr(transparent)]
526b4f7b07SPaolo Bonzini #[derive(Debug, Default)]
536b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]);
54b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo);
556b4f7b07SPaolo Bonzini 
566b4f7b07SPaolo Bonzini impl Fifo {
576b4f7b07SPaolo Bonzini     const fn len(&self) -> u32 {
586b4f7b07SPaolo Bonzini         self.0.len() as u32
596b4f7b07SPaolo Bonzini     }
606b4f7b07SPaolo Bonzini }
616b4f7b07SPaolo Bonzini 
626b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo {
636b4f7b07SPaolo Bonzini     fn index_mut(&mut self, idx: u32) -> &mut Self::Output {
646b4f7b07SPaolo Bonzini         &mut self.0[idx as usize]
656b4f7b07SPaolo Bonzini     }
666b4f7b07SPaolo Bonzini }
676b4f7b07SPaolo Bonzini 
686b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo {
696b4f7b07SPaolo Bonzini     type Output = registers::Data;
706b4f7b07SPaolo Bonzini 
716b4f7b07SPaolo Bonzini     fn index(&self, idx: u32) -> &Self::Output {
726b4f7b07SPaolo Bonzini         &self.0[idx as usize]
736b4f7b07SPaolo Bonzini     }
746b4f7b07SPaolo Bonzini }
756b4f7b07SPaolo Bonzini 
7637fdb2f5SManos Pitsidianakis #[repr(C)]
7749bfe63fSPaolo Bonzini #[derive(Debug, Default, qemu_api_macros::offsets)]
7849bfe63fSPaolo Bonzini pub struct PL011Registers {
7937fdb2f5SManos Pitsidianakis     #[doc(alias = "fr")]
8037fdb2f5SManos Pitsidianakis     pub flags: registers::Flags,
8137fdb2f5SManos Pitsidianakis     #[doc(alias = "lcr")]
8237fdb2f5SManos Pitsidianakis     pub line_control: registers::LineControl,
8337fdb2f5SManos Pitsidianakis     #[doc(alias = "rsr")]
8437fdb2f5SManos Pitsidianakis     pub receive_status_error_clear: registers::ReceiveStatusErrorClear,
8537fdb2f5SManos Pitsidianakis     #[doc(alias = "cr")]
8637fdb2f5SManos Pitsidianakis     pub control: registers::Control,
8737fdb2f5SManos Pitsidianakis     pub dmacr: u32,
8837fdb2f5SManos Pitsidianakis     pub int_enabled: u32,
8937fdb2f5SManos Pitsidianakis     pub int_level: u32,
906b4f7b07SPaolo Bonzini     pub read_fifo: Fifo,
9137fdb2f5SManos Pitsidianakis     pub ilpr: u32,
9237fdb2f5SManos Pitsidianakis     pub ibrd: u32,
9337fdb2f5SManos Pitsidianakis     pub fbrd: u32,
9437fdb2f5SManos Pitsidianakis     pub ifl: u32,
956b4f7b07SPaolo Bonzini     pub read_pos: u32,
966b4f7b07SPaolo Bonzini     pub read_count: u32,
976b4f7b07SPaolo Bonzini     pub read_trigger: u32,
9849bfe63fSPaolo Bonzini }
9949bfe63fSPaolo Bonzini 
10049bfe63fSPaolo Bonzini #[repr(C)]
101a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object, qemu_api_macros::offsets)]
10249bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU
10349bfe63fSPaolo Bonzini pub struct PL011State {
10449bfe63fSPaolo Bonzini     pub parent_obj: ParentField<SysBusDevice>,
10549bfe63fSPaolo Bonzini     pub iomem: MemoryRegion,
10637fdb2f5SManos Pitsidianakis     #[doc(alias = "chr")]
10737fdb2f5SManos Pitsidianakis     pub char_backend: CharBackend,
108a1ab4eedSPaolo Bonzini     pub regs: BqlRefCell<PL011Registers>,
10937fdb2f5SManos Pitsidianakis     /// QEMU interrupts
11037fdb2f5SManos Pitsidianakis     ///
11137fdb2f5SManos Pitsidianakis     /// ```text
11237fdb2f5SManos Pitsidianakis     ///  * sysbus MMIO region 0: device registers
11337fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 0: `UARTINTR` (combined interrupt line)
11437fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line)
11537fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line)
11637fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line)
11737fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line)
11837fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 5: `UARTEINTR` (error interrupt line)
11937fdb2f5SManos Pitsidianakis     /// ```
12037fdb2f5SManos Pitsidianakis     #[doc(alias = "irq")]
1214ed4da16SPaolo Bonzini     pub interrupts: [InterruptSource; IRQMASK.len()],
12237fdb2f5SManos Pitsidianakis     #[doc(alias = "clk")]
123201ef001SPaolo Bonzini     pub clock: Owned<Clock>,
12437fdb2f5SManos Pitsidianakis     #[doc(alias = "migrate_clk")]
12537fdb2f5SManos Pitsidianakis     pub migrate_clock: bool,
12637fdb2f5SManos Pitsidianakis }
12737fdb2f5SManos Pitsidianakis 
128*cc3d262aSPeter Maydell // Some C users of this device embed its state struct into their own
129*cc3d262aSPeter Maydell // structs, so the size of the Rust version must not be any larger
130*cc3d262aSPeter Maydell // than the size of the C one. If this assert triggers you need to
131*cc3d262aSPeter Maydell // expand the padding_for_rust[] array in the C PL011State struct.
132*cc3d262aSPeter Maydell static_assert!(size_of::<PL011State>() <= size_of::<qemu_api::bindings::PL011State>());
133*cc3d262aSPeter Maydell 
134f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object);
135f50cd85cSPaolo Bonzini 
1365faaac0aSPaolo Bonzini #[repr(C)]
137d9434f29SPaolo Bonzini pub struct PL011Class {
138d9434f29SPaolo Bonzini     parent_class: <SysBusDevice as ObjectType>::Class,
139d9434f29SPaolo Bonzini     /// The byte string that identifies the device.
140d9434f29SPaolo Bonzini     device_id: DeviceId,
141d9434f29SPaolo Bonzini }
142d9434f29SPaolo Bonzini 
143567c0c41SPaolo Bonzini trait PL011Impl: SysBusDeviceImpl + IsA<PL011State> {
144567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId;
145567c0c41SPaolo Bonzini }
146567c0c41SPaolo Bonzini 
147567c0c41SPaolo Bonzini impl PL011Class {
148567c0c41SPaolo Bonzini     fn class_init<T: PL011Impl>(&mut self) {
149567c0c41SPaolo Bonzini         self.device_id = T::DEVICE_ID;
150d556226dSPaolo Bonzini         self.parent_class.class_init::<T>();
151567c0c41SPaolo Bonzini     }
152567c0c41SPaolo Bonzini }
153567c0c41SPaolo Bonzini 
1547bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State {
155d9434f29SPaolo Bonzini     type Class = PL011Class;
15637fdb2f5SManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011;
1577bd8e3efSPaolo Bonzini }
1587bd8e3efSPaolo Bonzini 
159567c0c41SPaolo Bonzini impl PL011Impl for PL011State {
160567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]);
161d9434f29SPaolo Bonzini }
162d9434f29SPaolo Bonzini 
1637bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State {
164166e8a1fSPaolo Bonzini     type ParentType = SysBusDevice;
165166e8a1fSPaolo Bonzini 
1661f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
16722a18f0aSPaolo Bonzini     const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init);
168567c0c41SPaolo Bonzini     const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>;
16937fdb2f5SManos Pitsidianakis }
17037fdb2f5SManos Pitsidianakis 
1718c80c472SPaolo Bonzini impl DeviceImpl for PL011State {
1728c80c472SPaolo Bonzini     fn properties() -> &'static [Property] {
1738c80c472SPaolo Bonzini         &device_class::PL011_PROPERTIES
17437fdb2f5SManos Pitsidianakis     }
1758c80c472SPaolo Bonzini     fn vmsd() -> Option<&'static VMStateDescription> {
1768c80c472SPaolo Bonzini         Some(&device_class::VMSTATE_PL011)
1778c80c472SPaolo Bonzini     }
1780f9eb0ffSZhao Liu     const REALIZE: Option<fn(&Self)> = Some(Self::realize);
1795472a38cSPaolo Bonzini }
1805472a38cSPaolo Bonzini 
1815472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011State {
1825472a38cSPaolo Bonzini     const HOLD: Option<fn(&Self, ResetType)> = Some(Self::reset_hold);
1838c80c472SPaolo Bonzini }
1848c80c472SPaolo Bonzini 
1853212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011State {}
1863212da00SPaolo Bonzini 
18749bfe63fSPaolo Bonzini impl PL011Registers {
18820bcc96fSPaolo Bonzini     pub(self) fn read(&mut self, offset: RegisterOffset) -> (bool, u32) {
18937fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
19037fdb2f5SManos Pitsidianakis 
19120bcc96fSPaolo Bonzini         let mut update = false;
19220bcc96fSPaolo Bonzini         let result = match offset {
1936d314cc0SPaolo Bonzini             DR => {
19437fdb2f5SManos Pitsidianakis                 self.flags.set_receive_fifo_full(false);
19537fdb2f5SManos Pitsidianakis                 let c = self.read_fifo[self.read_pos];
19637fdb2f5SManos Pitsidianakis                 if self.read_count > 0 {
19737fdb2f5SManos Pitsidianakis                     self.read_count -= 1;
19837fdb2f5SManos Pitsidianakis                     self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1);
19937fdb2f5SManos Pitsidianakis                 }
20037fdb2f5SManos Pitsidianakis                 if self.read_count == 0 {
20137fdb2f5SManos Pitsidianakis                     self.flags.set_receive_fifo_empty(true);
20237fdb2f5SManos Pitsidianakis                 }
20337fdb2f5SManos Pitsidianakis                 if self.read_count + 1 == self.read_trigger {
204c44818a5SPaolo Bonzini                     self.int_level &= !Interrupt::RX.0;
20537fdb2f5SManos Pitsidianakis                 }
20637fdb2f5SManos Pitsidianakis                 // Update error bits.
207e1f93533SPaolo Bonzini                 self.receive_status_error_clear.set_from_data(c);
20820bcc96fSPaolo Bonzini                 // Must call qemu_chr_fe_accept_input
20920bcc96fSPaolo Bonzini                 update = true;
21020bcc96fSPaolo Bonzini                 u32::from(c)
21137fdb2f5SManos Pitsidianakis             }
2126d314cc0SPaolo Bonzini             RSR => u32::from(self.receive_status_error_clear),
2136d314cc0SPaolo Bonzini             FR => u32::from(self.flags),
2146d314cc0SPaolo Bonzini             FBRD => self.fbrd,
2156d314cc0SPaolo Bonzini             ILPR => self.ilpr,
2166d314cc0SPaolo Bonzini             IBRD => self.ibrd,
2176d314cc0SPaolo Bonzini             LCR_H => u32::from(self.line_control),
2186d314cc0SPaolo Bonzini             CR => u32::from(self.control),
2196d314cc0SPaolo Bonzini             FLS => self.ifl,
2206d314cc0SPaolo Bonzini             IMSC => self.int_enabled,
2216d314cc0SPaolo Bonzini             RIS => self.int_level,
2226d314cc0SPaolo Bonzini             MIS => self.int_level & self.int_enabled,
2236d314cc0SPaolo Bonzini             ICR => {
22437fdb2f5SManos Pitsidianakis                 // "The UARTICR Register is the interrupt clear register and is write-only"
22537fdb2f5SManos Pitsidianakis                 // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR
22637fdb2f5SManos Pitsidianakis                 0
22737fdb2f5SManos Pitsidianakis             }
2286d314cc0SPaolo Bonzini             DMACR => self.dmacr,
22920bcc96fSPaolo Bonzini         };
23020bcc96fSPaolo Bonzini         (update, result)
23137fdb2f5SManos Pitsidianakis     }
23237fdb2f5SManos Pitsidianakis 
23349bfe63fSPaolo Bonzini     pub(self) fn write(
23449bfe63fSPaolo Bonzini         &mut self,
23549bfe63fSPaolo Bonzini         offset: RegisterOffset,
23649bfe63fSPaolo Bonzini         value: u32,
2379b642097SPaolo Bonzini         char_backend: &CharBackend,
23849bfe63fSPaolo Bonzini     ) -> bool {
23937fdb2f5SManos Pitsidianakis         // eprintln!("write offset {offset} value {value}");
24037fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
2416d314cc0SPaolo Bonzini         match offset {
2426d314cc0SPaolo Bonzini             DR => {
243ab6b6a8aSPaolo Bonzini                 // interrupts always checked
244aa50bc4fSPaolo Bonzini                 let _ = self.loopback_tx(value.into());
245c44818a5SPaolo Bonzini                 self.int_level |= Interrupt::TX.0;
246ab6b6a8aSPaolo Bonzini                 return true;
24737fdb2f5SManos Pitsidianakis             }
2486d314cc0SPaolo Bonzini             RSR => {
2496d314cc0SPaolo Bonzini                 self.receive_status_error_clear = 0.into();
25037fdb2f5SManos Pitsidianakis             }
2516d314cc0SPaolo Bonzini             FR => {
25237fdb2f5SManos Pitsidianakis                 // flag writes are ignored
25337fdb2f5SManos Pitsidianakis             }
2546d314cc0SPaolo Bonzini             ILPR => {
25537fdb2f5SManos Pitsidianakis                 self.ilpr = value;
25637fdb2f5SManos Pitsidianakis             }
2576d314cc0SPaolo Bonzini             IBRD => {
25837fdb2f5SManos Pitsidianakis                 self.ibrd = value;
25937fdb2f5SManos Pitsidianakis             }
2606d314cc0SPaolo Bonzini             FBRD => {
26137fdb2f5SManos Pitsidianakis                 self.fbrd = value;
26237fdb2f5SManos Pitsidianakis             }
2636d314cc0SPaolo Bonzini             LCR_H => {
26437fdb2f5SManos Pitsidianakis                 let new_val: registers::LineControl = value.into();
26537fdb2f5SManos Pitsidianakis                 // Reset the FIFO state on FIFO enable or disable
266bf9987c0SPaolo Bonzini                 if self.line_control.fifos_enabled() != new_val.fifos_enabled() {
267f65314bdSPaolo Bonzini                     self.reset_rx_fifo();
268f65314bdSPaolo Bonzini                     self.reset_tx_fifo();
26937fdb2f5SManos Pitsidianakis                 }
270ab6b6a8aSPaolo Bonzini                 let update = (self.line_control.send_break() != new_val.send_break()) && {
2719b642097SPaolo Bonzini                     let break_enable = new_val.send_break();
2729b642097SPaolo Bonzini                     let _ = char_backend.send_break(break_enable);
2739b642097SPaolo Bonzini                     self.loopback_break(break_enable)
274ab6b6a8aSPaolo Bonzini                 };
27537fdb2f5SManos Pitsidianakis                 self.line_control = new_val;
27637fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
277ab6b6a8aSPaolo Bonzini                 return update;
27837fdb2f5SManos Pitsidianakis             }
2796d314cc0SPaolo Bonzini             CR => {
28037fdb2f5SManos Pitsidianakis                 // ??? Need to implement the enable bit.
28137fdb2f5SManos Pitsidianakis                 self.control = value.into();
282ab6b6a8aSPaolo Bonzini                 return self.loopback_mdmctrl();
28337fdb2f5SManos Pitsidianakis             }
2846d314cc0SPaolo Bonzini             FLS => {
28537fdb2f5SManos Pitsidianakis                 self.ifl = value;
28637fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
28737fdb2f5SManos Pitsidianakis             }
2886d314cc0SPaolo Bonzini             IMSC => {
28937fdb2f5SManos Pitsidianakis                 self.int_enabled = value;
290ab6b6a8aSPaolo Bonzini                 return true;
29137fdb2f5SManos Pitsidianakis             }
2926d314cc0SPaolo Bonzini             RIS => {}
2936d314cc0SPaolo Bonzini             MIS => {}
2946d314cc0SPaolo Bonzini             ICR => {
29537fdb2f5SManos Pitsidianakis                 self.int_level &= !value;
296ab6b6a8aSPaolo Bonzini                 return true;
29737fdb2f5SManos Pitsidianakis             }
2986d314cc0SPaolo Bonzini             DMACR => {
29937fdb2f5SManos Pitsidianakis                 self.dmacr = value;
30037fdb2f5SManos Pitsidianakis                 if value & 3 > 0 {
30137fdb2f5SManos Pitsidianakis                     // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n");
30237fdb2f5SManos Pitsidianakis                     eprintln!("pl011: DMA not implemented");
30337fdb2f5SManos Pitsidianakis                 }
30437fdb2f5SManos Pitsidianakis             }
30537fdb2f5SManos Pitsidianakis         }
306ab6b6a8aSPaolo Bonzini         false
30737fdb2f5SManos Pitsidianakis     }
30837fdb2f5SManos Pitsidianakis 
30937fdb2f5SManos Pitsidianakis     #[inline]
310ab6b6a8aSPaolo Bonzini     #[must_use]
311aa50bc4fSPaolo Bonzini     fn loopback_tx(&mut self, value: registers::Data) -> bool {
31237fdb2f5SManos Pitsidianakis         // Caveat:
31337fdb2f5SManos Pitsidianakis         //
31437fdb2f5SManos Pitsidianakis         // In real hardware, TX loopback happens at the serial-bit level
31537fdb2f5SManos Pitsidianakis         // and then reassembled by the RX logics back into bytes and placed
31637fdb2f5SManos Pitsidianakis         // into the RX fifo. That is, loopback happens after TX fifo.
31737fdb2f5SManos Pitsidianakis         //
31837fdb2f5SManos Pitsidianakis         // Because the real hardware TX fifo is time-drained at the frame
31937fdb2f5SManos Pitsidianakis         // rate governed by the configured serial format, some loopback
32037fdb2f5SManos Pitsidianakis         // bytes in TX fifo may still be able to get into the RX fifo
32137fdb2f5SManos Pitsidianakis         // that could be full at times while being drained at software
32237fdb2f5SManos Pitsidianakis         // pace.
32337fdb2f5SManos Pitsidianakis         //
32437fdb2f5SManos Pitsidianakis         // In such scenario, the RX draining pace is the major factor
32537fdb2f5SManos Pitsidianakis         // deciding which loopback bytes get into the RX fifo, unless
32637fdb2f5SManos Pitsidianakis         // hardware flow-control is enabled.
32737fdb2f5SManos Pitsidianakis         //
32837fdb2f5SManos Pitsidianakis         // For simplicity, the above described is not emulated.
329ab6b6a8aSPaolo Bonzini         self.loopback_enabled() && self.put_fifo(value)
33037fdb2f5SManos Pitsidianakis     }
33137fdb2f5SManos Pitsidianakis 
332ab6b6a8aSPaolo Bonzini     #[must_use]
333ab6b6a8aSPaolo Bonzini     fn loopback_mdmctrl(&mut self) -> bool {
33437fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
335ab6b6a8aSPaolo Bonzini             return false;
33637fdb2f5SManos Pitsidianakis         }
33737fdb2f5SManos Pitsidianakis 
33837fdb2f5SManos Pitsidianakis         /*
33937fdb2f5SManos Pitsidianakis          * Loopback software-driven modem control outputs to modem status inputs:
34037fdb2f5SManos Pitsidianakis          *   FR.RI  <= CR.Out2
34137fdb2f5SManos Pitsidianakis          *   FR.DCD <= CR.Out1
34237fdb2f5SManos Pitsidianakis          *   FR.CTS <= CR.RTS
34337fdb2f5SManos Pitsidianakis          *   FR.DSR <= CR.DTR
34437fdb2f5SManos Pitsidianakis          *
34537fdb2f5SManos Pitsidianakis          * The loopback happens immediately even if this call is triggered
34637fdb2f5SManos Pitsidianakis          * by setting only CR.LBE.
34737fdb2f5SManos Pitsidianakis          *
34837fdb2f5SManos Pitsidianakis          * CTS/RTS updates due to enabled hardware flow controls are not
34937fdb2f5SManos Pitsidianakis          * dealt with here.
35037fdb2f5SManos Pitsidianakis          */
35137fdb2f5SManos Pitsidianakis 
35237fdb2f5SManos Pitsidianakis         self.flags.set_ring_indicator(self.control.out_2());
35337fdb2f5SManos Pitsidianakis         self.flags.set_data_carrier_detect(self.control.out_1());
35437fdb2f5SManos Pitsidianakis         self.flags.set_clear_to_send(self.control.request_to_send());
35537fdb2f5SManos Pitsidianakis         self.flags
35637fdb2f5SManos Pitsidianakis             .set_data_set_ready(self.control.data_transmit_ready());
35737fdb2f5SManos Pitsidianakis 
35837fdb2f5SManos Pitsidianakis         // Change interrupts based on updated FR
35937fdb2f5SManos Pitsidianakis         let mut il = self.int_level;
36037fdb2f5SManos Pitsidianakis 
361c44818a5SPaolo Bonzini         il &= !Interrupt::MS.0;
36237fdb2f5SManos Pitsidianakis 
36337fdb2f5SManos Pitsidianakis         if self.flags.data_set_ready() {
364c44818a5SPaolo Bonzini             il |= Interrupt::DSR.0;
36537fdb2f5SManos Pitsidianakis         }
36637fdb2f5SManos Pitsidianakis         if self.flags.data_carrier_detect() {
367c44818a5SPaolo Bonzini             il |= Interrupt::DCD.0;
36837fdb2f5SManos Pitsidianakis         }
36937fdb2f5SManos Pitsidianakis         if self.flags.clear_to_send() {
370c44818a5SPaolo Bonzini             il |= Interrupt::CTS.0;
37137fdb2f5SManos Pitsidianakis         }
37237fdb2f5SManos Pitsidianakis         if self.flags.ring_indicator() {
373c44818a5SPaolo Bonzini             il |= Interrupt::RI.0;
37437fdb2f5SManos Pitsidianakis         }
37537fdb2f5SManos Pitsidianakis         self.int_level = il;
376ab6b6a8aSPaolo Bonzini         true
37737fdb2f5SManos Pitsidianakis     }
37837fdb2f5SManos Pitsidianakis 
379ab6b6a8aSPaolo Bonzini     fn loopback_break(&mut self, enable: bool) -> bool {
380aa50bc4fSPaolo Bonzini         enable && self.loopback_tx(registers::Data::BREAK)
38137fdb2f5SManos Pitsidianakis     }
38237fdb2f5SManos Pitsidianakis 
38337fdb2f5SManos Pitsidianakis     fn set_read_trigger(&mut self) {
38437fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
38537fdb2f5SManos Pitsidianakis     }
38637fdb2f5SManos Pitsidianakis 
38737fdb2f5SManos Pitsidianakis     pub fn reset(&mut self) {
38837fdb2f5SManos Pitsidianakis         self.line_control.reset();
38937fdb2f5SManos Pitsidianakis         self.receive_status_error_clear.reset();
39037fdb2f5SManos Pitsidianakis         self.dmacr = 0;
39137fdb2f5SManos Pitsidianakis         self.int_enabled = 0;
39237fdb2f5SManos Pitsidianakis         self.int_level = 0;
39337fdb2f5SManos Pitsidianakis         self.ilpr = 0;
39437fdb2f5SManos Pitsidianakis         self.ibrd = 0;
39537fdb2f5SManos Pitsidianakis         self.fbrd = 0;
39637fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
39737fdb2f5SManos Pitsidianakis         self.ifl = 0x12;
39837fdb2f5SManos Pitsidianakis         self.control.reset();
399f65314bdSPaolo Bonzini         self.flags.reset();
400f65314bdSPaolo Bonzini         self.reset_rx_fifo();
401f65314bdSPaolo Bonzini         self.reset_tx_fifo();
40237fdb2f5SManos Pitsidianakis     }
40337fdb2f5SManos Pitsidianakis 
404f65314bdSPaolo Bonzini     pub fn reset_rx_fifo(&mut self) {
40537fdb2f5SManos Pitsidianakis         self.read_count = 0;
40637fdb2f5SManos Pitsidianakis         self.read_pos = 0;
40737fdb2f5SManos Pitsidianakis 
408f65314bdSPaolo Bonzini         // Reset FIFO flags
409f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_full(false);
410f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_empty(true);
411f65314bdSPaolo Bonzini     }
412f65314bdSPaolo Bonzini 
413f65314bdSPaolo Bonzini     pub fn reset_tx_fifo(&mut self) {
414f65314bdSPaolo Bonzini         // Reset FIFO flags
415f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_full(false);
416f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_empty(true);
41737fdb2f5SManos Pitsidianakis     }
41837fdb2f5SManos Pitsidianakis 
41937fdb2f5SManos Pitsidianakis     #[inline]
42037fdb2f5SManos Pitsidianakis     pub fn fifo_enabled(&self) -> bool {
421bf9987c0SPaolo Bonzini         self.line_control.fifos_enabled() == registers::Mode::FIFO
42237fdb2f5SManos Pitsidianakis     }
42337fdb2f5SManos Pitsidianakis 
42437fdb2f5SManos Pitsidianakis     #[inline]
42537fdb2f5SManos Pitsidianakis     pub fn loopback_enabled(&self) -> bool {
42637fdb2f5SManos Pitsidianakis         self.control.enable_loopback()
42737fdb2f5SManos Pitsidianakis     }
42837fdb2f5SManos Pitsidianakis 
42937fdb2f5SManos Pitsidianakis     #[inline]
4306b4f7b07SPaolo Bonzini     pub fn fifo_depth(&self) -> u32 {
43137fdb2f5SManos Pitsidianakis         // Note: FIFO depth is expected to be power-of-2
43237fdb2f5SManos Pitsidianakis         if self.fifo_enabled() {
43337fdb2f5SManos Pitsidianakis             return PL011_FIFO_DEPTH;
43437fdb2f5SManos Pitsidianakis         }
43537fdb2f5SManos Pitsidianakis         1
43637fdb2f5SManos Pitsidianakis     }
43737fdb2f5SManos Pitsidianakis 
438ab6b6a8aSPaolo Bonzini     #[must_use]
439aa50bc4fSPaolo Bonzini     pub fn put_fifo(&mut self, value: registers::Data) -> bool {
44037fdb2f5SManos Pitsidianakis         let depth = self.fifo_depth();
44137fdb2f5SManos Pitsidianakis         assert!(depth > 0);
44237fdb2f5SManos Pitsidianakis         let slot = (self.read_pos + self.read_count) & (depth - 1);
443aa50bc4fSPaolo Bonzini         self.read_fifo[slot] = value;
44437fdb2f5SManos Pitsidianakis         self.read_count += 1;
44537fdb2f5SManos Pitsidianakis         self.flags.set_receive_fifo_empty(false);
44637fdb2f5SManos Pitsidianakis         if self.read_count == depth {
44737fdb2f5SManos Pitsidianakis             self.flags.set_receive_fifo_full(true);
44837fdb2f5SManos Pitsidianakis         }
44937fdb2f5SManos Pitsidianakis 
45037fdb2f5SManos Pitsidianakis         if self.read_count == self.read_trigger {
451c44818a5SPaolo Bonzini             self.int_level |= Interrupt::RX.0;
452ab6b6a8aSPaolo Bonzini             return true;
45337fdb2f5SManos Pitsidianakis         }
454ab6b6a8aSPaolo Bonzini         false
45537fdb2f5SManos Pitsidianakis     }
45637fdb2f5SManos Pitsidianakis 
45749bfe63fSPaolo Bonzini     pub fn post_load(&mut self) -> Result<(), ()> {
45893243319SManos Pitsidianakis         /* Sanity-check input state */
45993243319SManos Pitsidianakis         if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() {
46093243319SManos Pitsidianakis             return Err(());
46193243319SManos Pitsidianakis         }
46293243319SManos Pitsidianakis 
46393243319SManos Pitsidianakis         if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 {
46493243319SManos Pitsidianakis             // Older versions of PL011 didn't ensure that the single
46593243319SManos Pitsidianakis             // character in the FIFO in FIFO-disabled mode is in
46693243319SManos Pitsidianakis             // element 0 of the array; convert to follow the current
46793243319SManos Pitsidianakis             // code's assumptions.
46893243319SManos Pitsidianakis             self.read_fifo[0] = self.read_fifo[self.read_pos];
46993243319SManos Pitsidianakis             self.read_pos = 0;
47093243319SManos Pitsidianakis         }
47193243319SManos Pitsidianakis 
47293243319SManos Pitsidianakis         self.ibrd &= IBRD_MASK;
47393243319SManos Pitsidianakis         self.fbrd &= FBRD_MASK;
47493243319SManos Pitsidianakis 
47593243319SManos Pitsidianakis         Ok(())
47693243319SManos Pitsidianakis     }
47749bfe63fSPaolo Bonzini }
47849bfe63fSPaolo Bonzini 
47949bfe63fSPaolo Bonzini impl PL011State {
48049bfe63fSPaolo Bonzini     /// Initializes a pre-allocated, unitialized instance of `PL011State`.
48149bfe63fSPaolo Bonzini     ///
48249bfe63fSPaolo Bonzini     /// # Safety
48349bfe63fSPaolo Bonzini     ///
48449bfe63fSPaolo Bonzini     /// `self` must point to a correctly sized and aligned location for the
48549bfe63fSPaolo Bonzini     /// `PL011State` type. It must not be called more than once on the same
48649bfe63fSPaolo Bonzini     /// location/instance. All its fields are expected to hold unitialized
48749bfe63fSPaolo Bonzini     /// values with the sole exception of `parent_obj`.
48849bfe63fSPaolo Bonzini     unsafe fn init(&mut self) {
489590faa03SPaolo Bonzini         static PL011_OPS: MemoryRegionOps<PL011State> = MemoryRegionOpsBuilder::<PL011State>::new()
490590faa03SPaolo Bonzini             .read(&PL011State::read)
491590faa03SPaolo Bonzini             .write(&PL011State::write)
492590faa03SPaolo Bonzini             .native_endian()
493590faa03SPaolo Bonzini             .impl_sizes(4, 4)
494590faa03SPaolo Bonzini             .build();
495590faa03SPaolo Bonzini 
49649bfe63fSPaolo Bonzini         // SAFETY:
49749bfe63fSPaolo Bonzini         //
49849bfe63fSPaolo Bonzini         // self and self.iomem are guaranteed to be valid at this point since callers
49949bfe63fSPaolo Bonzini         // must make sure the `self` reference is valid.
500590faa03SPaolo Bonzini         MemoryRegion::init_io(
501590faa03SPaolo Bonzini             unsafe { &mut *addr_of_mut!(self.iomem) },
502590faa03SPaolo Bonzini             addr_of_mut!(*self),
50349bfe63fSPaolo Bonzini             &PL011_OPS,
504590faa03SPaolo Bonzini             "pl011",
50549bfe63fSPaolo Bonzini             0x1000,
50649bfe63fSPaolo Bonzini         );
50749bfe63fSPaolo Bonzini 
50849bfe63fSPaolo Bonzini         self.regs = Default::default();
50949bfe63fSPaolo Bonzini 
51049bfe63fSPaolo Bonzini         // SAFETY:
51149bfe63fSPaolo Bonzini         //
512201ef001SPaolo Bonzini         // self.clock is not initialized at this point; but since `Owned<_>` is
513201ef001SPaolo Bonzini         // not Drop, we can overwrite the undefined value without side effects;
514201ef001SPaolo Bonzini         // it's not sound but, because for all PL011State instances are created
515201ef001SPaolo Bonzini         // by QOM code which calls this function to initialize the fields, at
516201ef001SPaolo Bonzini         // leastno code is able to access an invalid self.clock value.
517201ef001SPaolo Bonzini         self.clock = self.init_clock_in("clk", &Self::clock_update, ClockEvent::ClockUpdate);
51849bfe63fSPaolo Bonzini     }
519201ef001SPaolo Bonzini 
520201ef001SPaolo Bonzini     const fn clock_update(&self, _event: ClockEvent) {
521201ef001SPaolo Bonzini         /* pl011_trace_baudrate_change(s); */
52249bfe63fSPaolo Bonzini     }
52349bfe63fSPaolo Bonzini 
52449bfe63fSPaolo Bonzini     fn post_init(&self) {
52549bfe63fSPaolo Bonzini         self.init_mmio(&self.iomem);
52649bfe63fSPaolo Bonzini         for irq in self.interrupts.iter() {
52749bfe63fSPaolo Bonzini             self.init_irq(irq);
52849bfe63fSPaolo Bonzini         }
52949bfe63fSPaolo Bonzini     }
5306d314cc0SPaolo Bonzini 
53187f5c138SPaolo Bonzini     fn read(&self, offset: hwaddr, _size: u32) -> u64 {
53220bcc96fSPaolo Bonzini         match RegisterOffset::try_from(offset) {
5336d314cc0SPaolo Bonzini             Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => {
5346d314cc0SPaolo Bonzini                 let device_id = self.get_class().device_id;
53520bcc96fSPaolo Bonzini                 u64::from(device_id[(offset - 0xfe0) >> 2])
5366d314cc0SPaolo Bonzini             }
5376d314cc0SPaolo Bonzini             Err(_) => {
5386d314cc0SPaolo Bonzini                 // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset);
539b3a29b3dSPaolo Bonzini                 0
5406d314cc0SPaolo Bonzini             }
54120bcc96fSPaolo Bonzini             Ok(field) => {
54220bcc96fSPaolo Bonzini                 let (update_irq, result) = self.regs.borrow_mut().read(field);
543ab6b6a8aSPaolo Bonzini                 if update_irq {
544ab6b6a8aSPaolo Bonzini                     self.update();
5459b642097SPaolo Bonzini                     self.char_backend.accept_input();
546b3a29b3dSPaolo Bonzini                 }
547b3a29b3dSPaolo Bonzini                 result.into()
5486d314cc0SPaolo Bonzini             }
54920bcc96fSPaolo Bonzini         }
55020bcc96fSPaolo Bonzini     }
5516d314cc0SPaolo Bonzini 
55287f5c138SPaolo Bonzini     fn write(&self, offset: hwaddr, value: u64, _size: u32) {
553ab6b6a8aSPaolo Bonzini         let mut update_irq = false;
5546d314cc0SPaolo Bonzini         if let Ok(field) = RegisterOffset::try_from(offset) {
5556d314cc0SPaolo Bonzini             // qemu_chr_fe_write_all() calls into the can_receive
5566d314cc0SPaolo Bonzini             // callback, so handle writes before entering PL011Registers.
5576d314cc0SPaolo Bonzini             if field == RegisterOffset::DR {
5586d314cc0SPaolo Bonzini                 // ??? Check if transmitter is enabled.
5599b642097SPaolo Bonzini                 let ch: [u8; 1] = [value as u8];
5606d314cc0SPaolo Bonzini                 // XXX this blocks entire thread. Rewrite to use
5616d314cc0SPaolo Bonzini                 // qemu_chr_fe_write and background I/O callbacks
5629b642097SPaolo Bonzini                 let _ = self.char_backend.write_all(&ch);
5636d314cc0SPaolo Bonzini             }
5646d314cc0SPaolo Bonzini 
5659b642097SPaolo Bonzini             update_irq = self
5669b642097SPaolo Bonzini                 .regs
5679b642097SPaolo Bonzini                 .borrow_mut()
5689b642097SPaolo Bonzini                 .write(field, value as u32, &self.char_backend);
5696d314cc0SPaolo Bonzini         } else {
5706d314cc0SPaolo Bonzini             eprintln!("write bad offset {offset} value {value}");
5716d314cc0SPaolo Bonzini         }
572ab6b6a8aSPaolo Bonzini         if update_irq {
573ab6b6a8aSPaolo Bonzini             self.update();
574ab6b6a8aSPaolo Bonzini         }
5756d314cc0SPaolo Bonzini     }
57649bfe63fSPaolo Bonzini 
5779b642097SPaolo Bonzini     fn can_receive(&self) -> u32 {
578a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
5799b642097SPaolo Bonzini         // trace_pl011_can_receive(s->lcr, s->read_count, r);
5809b642097SPaolo Bonzini         u32::from(regs.read_count < regs.fifo_depth())
58149bfe63fSPaolo Bonzini     }
58249bfe63fSPaolo Bonzini 
5839b642097SPaolo Bonzini     fn receive(&self, buf: &[u8]) {
5849b642097SPaolo Bonzini         if buf.is_empty() {
5859b642097SPaolo Bonzini             return;
5869b642097SPaolo Bonzini         }
587a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
588aa50bc4fSPaolo Bonzini         let c: u32 = buf[0].into();
589aa50bc4fSPaolo Bonzini         let update_irq = !regs.loopback_enabled() && regs.put_fifo(c.into());
590a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
591a1ab4eedSPaolo Bonzini         drop(regs);
592a1ab4eedSPaolo Bonzini 
59349bfe63fSPaolo Bonzini         if update_irq {
59449bfe63fSPaolo Bonzini             self.update();
59549bfe63fSPaolo Bonzini         }
59649bfe63fSPaolo Bonzini     }
59749bfe63fSPaolo Bonzini 
5989b642097SPaolo Bonzini     fn event(&self, event: Event) {
59949bfe63fSPaolo Bonzini         let mut update_irq = false;
600a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
6019b642097SPaolo Bonzini         if event == Event::CHR_EVENT_BREAK && !regs.loopback_enabled() {
602aa50bc4fSPaolo Bonzini             update_irq = regs.put_fifo(registers::Data::BREAK);
60349bfe63fSPaolo Bonzini         }
604a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
605a1ab4eedSPaolo Bonzini         drop(regs);
606a1ab4eedSPaolo Bonzini 
60749bfe63fSPaolo Bonzini         if update_irq {
60849bfe63fSPaolo Bonzini             self.update()
60949bfe63fSPaolo Bonzini         }
61049bfe63fSPaolo Bonzini     }
61149bfe63fSPaolo Bonzini 
61287f5c138SPaolo Bonzini     fn realize(&self) {
6139b642097SPaolo Bonzini         self.char_backend
6149b642097SPaolo Bonzini             .enable_handlers(self, Self::can_receive, Self::receive, Self::event);
61549bfe63fSPaolo Bonzini     }
61649bfe63fSPaolo Bonzini 
61787f5c138SPaolo Bonzini     fn reset_hold(&self, _type: ResetType) {
618a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().reset();
61949bfe63fSPaolo Bonzini     }
62049bfe63fSPaolo Bonzini 
62187f5c138SPaolo Bonzini     fn update(&self) {
622a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
62349bfe63fSPaolo Bonzini         let flags = regs.int_level & regs.int_enabled;
62449bfe63fSPaolo Bonzini         for (irq, i) in self.interrupts.iter().zip(IRQMASK) {
62549bfe63fSPaolo Bonzini             irq.set(flags & i != 0);
62649bfe63fSPaolo Bonzini         }
62749bfe63fSPaolo Bonzini     }
62849bfe63fSPaolo Bonzini 
629a1ab4eedSPaolo Bonzini     pub fn post_load(&self, _version_id: u32) -> Result<(), ()> {
630a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().post_load()
63149bfe63fSPaolo Bonzini     }
63237fdb2f5SManos Pitsidianakis }
63337fdb2f5SManos Pitsidianakis 
63437fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ?
635d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [
63637fdb2f5SManos Pitsidianakis     /* combined IRQ */
637c44818a5SPaolo Bonzini     Interrupt::E.0 | Interrupt::MS.0 | Interrupt::RT.0 | Interrupt::TX.0 | Interrupt::RX.0,
638c44818a5SPaolo Bonzini     Interrupt::RX.0,
639c44818a5SPaolo Bonzini     Interrupt::TX.0,
640c44818a5SPaolo Bonzini     Interrupt::RT.0,
641c44818a5SPaolo Bonzini     Interrupt::MS.0,
642c44818a5SPaolo Bonzini     Interrupt::E.0,
64337fdb2f5SManos Pitsidianakis ];
64437fdb2f5SManos Pitsidianakis 
64537fdb2f5SManos Pitsidianakis /// # Safety
64637fdb2f5SManos Pitsidianakis ///
6477630ca2aSPaolo Bonzini /// We expect the FFI user of this function to pass a valid pointer for `chr`
6487630ca2aSPaolo Bonzini /// and `irq`.
64937fdb2f5SManos Pitsidianakis #[no_mangle]
65037fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create(
65137fdb2f5SManos Pitsidianakis     addr: u64,
6527630ca2aSPaolo Bonzini     irq: *mut IRQState,
65337fdb2f5SManos Pitsidianakis     chr: *mut Chardev,
65437fdb2f5SManos Pitsidianakis ) -> *mut DeviceState {
6557630ca2aSPaolo Bonzini     // SAFETY: The callers promise that they have owned references.
6567630ca2aSPaolo Bonzini     // They do not gift them to pl011_create, so use `Owned::from`.
6577630ca2aSPaolo Bonzini     let irq = unsafe { Owned::<IRQState>::from(&*irq) };
658ec3eba98SPaolo Bonzini 
6597630ca2aSPaolo Bonzini     let dev = PL011State::new();
66081694536SPeter Maydell     if !chr.is_null() {
66181694536SPeter Maydell         let chr = unsafe { Owned::<Chardev>::from(&*chr) };
6627630ca2aSPaolo Bonzini         dev.prop_set_chr("chardev", &chr);
66381694536SPeter Maydell     }
6647630ca2aSPaolo Bonzini     dev.sysbus_realize();
6657630ca2aSPaolo Bonzini     dev.mmio_map(0, addr);
6667630ca2aSPaolo Bonzini     dev.connect_irq(0, &irq);
667ec3eba98SPaolo Bonzini 
6687630ca2aSPaolo Bonzini     // The pointer is kept alive by the QOM tree; drop the owned ref
6697630ca2aSPaolo Bonzini     dev.as_mut_ptr()
67037fdb2f5SManos Pitsidianakis }
67137fdb2f5SManos Pitsidianakis 
6722e06e72dSManos Pitsidianakis #[repr(C)]
673a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)]
6742e06e72dSManos Pitsidianakis /// PL011 Luminary device model.
6752e06e72dSManos Pitsidianakis pub struct PL011Luminary {
676ca0d60a6SPaolo Bonzini     parent_obj: ParentField<PL011State>,
6772e06e72dSManos Pitsidianakis }
6782e06e72dSManos Pitsidianakis 
679f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object);
680f50cd85cSPaolo Bonzini 
6817bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary {
6826dd818fbSPaolo Bonzini     type Class = <PL011State as ObjectType>::Class;
6832e06e72dSManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY;
6847bd8e3efSPaolo Bonzini }
6857bd8e3efSPaolo Bonzini 
6867bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary {
687166e8a1fSPaolo Bonzini     type ParentType = PL011State;
6884551f342SPaolo Bonzini 
689567c0c41SPaolo Bonzini     const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>;
690567c0c41SPaolo Bonzini }
691567c0c41SPaolo Bonzini 
692567c0c41SPaolo Bonzini impl PL011Impl for PL011Luminary {
693567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]);
6942e06e72dSManos Pitsidianakis }
6958c80c472SPaolo Bonzini 
6968c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {}
6975472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011Luminary {}
6983212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011Luminary {}
699