137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited 237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org> 337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later 437fdb2f5SManos Pitsidianakis 57a35e2fbSPaolo Bonzini use core::ptr::{addr_of_mut, NonNull}; 69f7d4520SPaolo Bonzini use std::{ 79f7d4520SPaolo Bonzini ffi::CStr, 89f7d4520SPaolo Bonzini os::raw::{c_int, c_uchar, c_uint, c_void}, 937fdb2f5SManos Pitsidianakis }; 1037fdb2f5SManos Pitsidianakis 1137fdb2f5SManos Pitsidianakis use qemu_api::{ 1237fdb2f5SManos Pitsidianakis bindings::{self, *}, 13718e255fSPaolo Bonzini c_str, 144ed4da16SPaolo Bonzini irq::InterruptSource, 157bd8e3efSPaolo Bonzini prelude::*, 164aed0296SPaolo Bonzini qdev::DeviceImpl, 17*ca0d60a6SPaolo Bonzini qom::{ObjectImpl, ParentField}, 1837fdb2f5SManos Pitsidianakis }; 1937fdb2f5SManos Pitsidianakis 2037fdb2f5SManos Pitsidianakis use crate::{ 218c80c472SPaolo Bonzini device_class, 2237fdb2f5SManos Pitsidianakis memory_ops::PL011_OPS, 2337fdb2f5SManos Pitsidianakis registers::{self, Interrupt}, 2437fdb2f5SManos Pitsidianakis RegisterOffset, 2537fdb2f5SManos Pitsidianakis }; 2637fdb2f5SManos Pitsidianakis 2793243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD` 28230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff; 2993243319SManos Pitsidianakis 3093243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD` 31230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f; 3293243319SManos Pitsidianakis 3337fdb2f5SManos Pitsidianakis /// QEMU sourced constant. 346b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16; 3537fdb2f5SManos Pitsidianakis 362e06e72dSManos Pitsidianakis #[derive(Clone, Copy, Debug)] 372e06e72dSManos Pitsidianakis enum DeviceId { 382e06e72dSManos Pitsidianakis #[allow(dead_code)] 392e06e72dSManos Pitsidianakis Arm = 0, 402e06e72dSManos Pitsidianakis Luminary, 412e06e72dSManos Pitsidianakis } 422e06e72dSManos Pitsidianakis 432e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId { 442e06e72dSManos Pitsidianakis type Output = c_uchar; 452e06e72dSManos Pitsidianakis 462e06e72dSManos Pitsidianakis fn index(&self, idx: hwaddr) -> &Self::Output { 472e06e72dSManos Pitsidianakis match self { 482e06e72dSManos Pitsidianakis Self::Arm => &Self::PL011_ID_ARM[idx as usize], 492e06e72dSManos Pitsidianakis Self::Luminary => &Self::PL011_ID_LUMINARY[idx as usize], 502e06e72dSManos Pitsidianakis } 512e06e72dSManos Pitsidianakis } 522e06e72dSManos Pitsidianakis } 532e06e72dSManos Pitsidianakis 542e06e72dSManos Pitsidianakis impl DeviceId { 552e06e72dSManos Pitsidianakis const PL011_ID_ARM: [c_uchar; 8] = [0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]; 562e06e72dSManos Pitsidianakis const PL011_ID_LUMINARY: [c_uchar; 8] = [0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]; 572e06e72dSManos Pitsidianakis } 582e06e72dSManos Pitsidianakis 596b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with 606b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device. 616b4f7b07SPaolo Bonzini #[repr(transparent)] 626b4f7b07SPaolo Bonzini #[derive(Debug, Default)] 636b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]); 646b4f7b07SPaolo Bonzini 656b4f7b07SPaolo Bonzini impl Fifo { 666b4f7b07SPaolo Bonzini const fn len(&self) -> u32 { 676b4f7b07SPaolo Bonzini self.0.len() as u32 686b4f7b07SPaolo Bonzini } 696b4f7b07SPaolo Bonzini } 706b4f7b07SPaolo Bonzini 716b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo { 726b4f7b07SPaolo Bonzini fn index_mut(&mut self, idx: u32) -> &mut Self::Output { 736b4f7b07SPaolo Bonzini &mut self.0[idx as usize] 746b4f7b07SPaolo Bonzini } 756b4f7b07SPaolo Bonzini } 766b4f7b07SPaolo Bonzini 776b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo { 786b4f7b07SPaolo Bonzini type Output = registers::Data; 796b4f7b07SPaolo Bonzini 806b4f7b07SPaolo Bonzini fn index(&self, idx: u32) -> &Self::Output { 816b4f7b07SPaolo Bonzini &self.0[idx as usize] 826b4f7b07SPaolo Bonzini } 836b4f7b07SPaolo Bonzini } 846b4f7b07SPaolo Bonzini 8537fdb2f5SManos Pitsidianakis #[repr(C)] 86f3518400SJunjie Mao #[derive(Debug, qemu_api_macros::Object, qemu_api_macros::offsets)] 8737fdb2f5SManos Pitsidianakis /// PL011 Device Model in QEMU 8837fdb2f5SManos Pitsidianakis pub struct PL011State { 89*ca0d60a6SPaolo Bonzini pub parent_obj: ParentField<SysBusDevice>, 9037fdb2f5SManos Pitsidianakis pub iomem: MemoryRegion, 9137fdb2f5SManos Pitsidianakis #[doc(alias = "fr")] 9237fdb2f5SManos Pitsidianakis pub flags: registers::Flags, 9337fdb2f5SManos Pitsidianakis #[doc(alias = "lcr")] 9437fdb2f5SManos Pitsidianakis pub line_control: registers::LineControl, 9537fdb2f5SManos Pitsidianakis #[doc(alias = "rsr")] 9637fdb2f5SManos Pitsidianakis pub receive_status_error_clear: registers::ReceiveStatusErrorClear, 9737fdb2f5SManos Pitsidianakis #[doc(alias = "cr")] 9837fdb2f5SManos Pitsidianakis pub control: registers::Control, 9937fdb2f5SManos Pitsidianakis pub dmacr: u32, 10037fdb2f5SManos Pitsidianakis pub int_enabled: u32, 10137fdb2f5SManos Pitsidianakis pub int_level: u32, 1026b4f7b07SPaolo Bonzini pub read_fifo: Fifo, 10337fdb2f5SManos Pitsidianakis pub ilpr: u32, 10437fdb2f5SManos Pitsidianakis pub ibrd: u32, 10537fdb2f5SManos Pitsidianakis pub fbrd: u32, 10637fdb2f5SManos Pitsidianakis pub ifl: u32, 1076b4f7b07SPaolo Bonzini pub read_pos: u32, 1086b4f7b07SPaolo Bonzini pub read_count: u32, 1096b4f7b07SPaolo Bonzini pub read_trigger: u32, 11037fdb2f5SManos Pitsidianakis #[doc(alias = "chr")] 11137fdb2f5SManos Pitsidianakis pub char_backend: CharBackend, 11237fdb2f5SManos Pitsidianakis /// QEMU interrupts 11337fdb2f5SManos Pitsidianakis /// 11437fdb2f5SManos Pitsidianakis /// ```text 11537fdb2f5SManos Pitsidianakis /// * sysbus MMIO region 0: device registers 11637fdb2f5SManos Pitsidianakis /// * sysbus IRQ 0: `UARTINTR` (combined interrupt line) 11737fdb2f5SManos Pitsidianakis /// * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line) 11837fdb2f5SManos Pitsidianakis /// * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line) 11937fdb2f5SManos Pitsidianakis /// * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line) 12037fdb2f5SManos Pitsidianakis /// * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line) 12137fdb2f5SManos Pitsidianakis /// * sysbus IRQ 5: `UARTEINTR` (error interrupt line) 12237fdb2f5SManos Pitsidianakis /// ``` 12337fdb2f5SManos Pitsidianakis #[doc(alias = "irq")] 1244ed4da16SPaolo Bonzini pub interrupts: [InterruptSource; IRQMASK.len()], 12537fdb2f5SManos Pitsidianakis #[doc(alias = "clk")] 12637fdb2f5SManos Pitsidianakis pub clock: NonNull<Clock>, 12737fdb2f5SManos Pitsidianakis #[doc(alias = "migrate_clk")] 12837fdb2f5SManos Pitsidianakis pub migrate_clock: bool, 1292e06e72dSManos Pitsidianakis /// The byte string that identifies the device. 1302e06e72dSManos Pitsidianakis device_id: DeviceId, 13137fdb2f5SManos Pitsidianakis } 13237fdb2f5SManos Pitsidianakis 133f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object); 134f50cd85cSPaolo Bonzini 1357bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State { 1366dd818fbSPaolo Bonzini type Class = <SysBusDevice as ObjectType>::Class; 13737fdb2f5SManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011; 1387bd8e3efSPaolo Bonzini } 1397bd8e3efSPaolo Bonzini 1407bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State { 141166e8a1fSPaolo Bonzini type ParentType = SysBusDevice; 142166e8a1fSPaolo Bonzini 1431f9d52c9SPaolo Bonzini const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init); 14437fdb2f5SManos Pitsidianakis } 14537fdb2f5SManos Pitsidianakis 1468c80c472SPaolo Bonzini impl DeviceImpl for PL011State { 1478c80c472SPaolo Bonzini fn properties() -> &'static [Property] { 1488c80c472SPaolo Bonzini &device_class::PL011_PROPERTIES 14937fdb2f5SManos Pitsidianakis } 1508c80c472SPaolo Bonzini fn vmsd() -> Option<&'static VMStateDescription> { 1518c80c472SPaolo Bonzini Some(&device_class::VMSTATE_PL011) 1528c80c472SPaolo Bonzini } 153f75fb90fSPaolo Bonzini const REALIZE: Option<fn(&mut Self)> = Some(Self::realize); 154f75fb90fSPaolo Bonzini const RESET: Option<fn(&mut Self)> = Some(Self::reset); 1558c80c472SPaolo Bonzini } 1568c80c472SPaolo Bonzini 15737fdb2f5SManos Pitsidianakis impl PL011State { 15837fdb2f5SManos Pitsidianakis /// Initializes a pre-allocated, unitialized instance of `PL011State`. 15937fdb2f5SManos Pitsidianakis /// 16037fdb2f5SManos Pitsidianakis /// # Safety 16137fdb2f5SManos Pitsidianakis /// 16237fdb2f5SManos Pitsidianakis /// `self` must point to a correctly sized and aligned location for the 16337fdb2f5SManos Pitsidianakis /// `PL011State` type. It must not be called more than once on the same 16437fdb2f5SManos Pitsidianakis /// location/instance. All its fields are expected to hold unitialized 16537fdb2f5SManos Pitsidianakis /// values with the sole exception of `parent_obj`. 1662e57bb6bSManos Pitsidianakis unsafe fn init(&mut self) { 167718e255fSPaolo Bonzini const CLK_NAME: &CStr = c_str!("clk"); 1682e57bb6bSManos Pitsidianakis 16937fdb2f5SManos Pitsidianakis // SAFETY: 17037fdb2f5SManos Pitsidianakis // 17137fdb2f5SManos Pitsidianakis // self and self.iomem are guaranteed to be valid at this point since callers 17237fdb2f5SManos Pitsidianakis // must make sure the `self` reference is valid. 17337fdb2f5SManos Pitsidianakis unsafe { 17437fdb2f5SManos Pitsidianakis memory_region_init_io( 17537fdb2f5SManos Pitsidianakis addr_of_mut!(self.iomem), 17637fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<Object>(), 17737fdb2f5SManos Pitsidianakis &PL011_OPS, 17837fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<c_void>(), 1793701fb22SPaolo Bonzini Self::TYPE_NAME.as_ptr(), 18037fdb2f5SManos Pitsidianakis 0x1000, 18137fdb2f5SManos Pitsidianakis ); 182f50cd85cSPaolo Bonzini 183f50cd85cSPaolo Bonzini let sbd: &mut SysBusDevice = self.upcast_mut(); 18437fdb2f5SManos Pitsidianakis sysbus_init_mmio(sbd, addr_of_mut!(self.iomem)); 18537fdb2f5SManos Pitsidianakis } 1864ed4da16SPaolo Bonzini 1874ed4da16SPaolo Bonzini for irq in self.interrupts.iter() { 188f50cd85cSPaolo Bonzini let sbd: &SysBusDevice = self.upcast(); 1894ed4da16SPaolo Bonzini sbd.init_irq(irq); 19037fdb2f5SManos Pitsidianakis } 1914ed4da16SPaolo Bonzini 19237fdb2f5SManos Pitsidianakis // SAFETY: 19337fdb2f5SManos Pitsidianakis // 19437fdb2f5SManos Pitsidianakis // self.clock is not initialized at this point; but since `NonNull<_>` is Copy, 19537fdb2f5SManos Pitsidianakis // we can overwrite the undefined value without side effects. This is 19637fdb2f5SManos Pitsidianakis // safe since all PL011State instances are created by QOM code which 19737fdb2f5SManos Pitsidianakis // calls this function to initialize the fields; therefore no code is 19837fdb2f5SManos Pitsidianakis // able to access an invalid self.clock value. 19937fdb2f5SManos Pitsidianakis unsafe { 200f50cd85cSPaolo Bonzini let dev: &mut DeviceState = self.upcast_mut(); 20137fdb2f5SManos Pitsidianakis self.clock = NonNull::new(qdev_init_clock_in( 20237fdb2f5SManos Pitsidianakis dev, 20337fdb2f5SManos Pitsidianakis CLK_NAME.as_ptr(), 20437fdb2f5SManos Pitsidianakis None, /* pl011_clock_update */ 20537fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<c_void>(), 20637fdb2f5SManos Pitsidianakis ClockEvent::ClockUpdate.0, 20737fdb2f5SManos Pitsidianakis )) 20837fdb2f5SManos Pitsidianakis .unwrap(); 20937fdb2f5SManos Pitsidianakis } 21037fdb2f5SManos Pitsidianakis } 21137fdb2f5SManos Pitsidianakis 2129f7d4520SPaolo Bonzini pub fn read(&mut self, offset: hwaddr, _size: c_uint) -> std::ops::ControlFlow<u64, u64> { 21337fdb2f5SManos Pitsidianakis use RegisterOffset::*; 21437fdb2f5SManos Pitsidianakis 215e2e0828eSPaolo Bonzini let value = match RegisterOffset::try_from(offset) { 216f7ceab1eSJunjie Mao Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => { 217e2e0828eSPaolo Bonzini u32::from(self.device_id[(offset - 0xfe0) >> 2]) 21837fdb2f5SManos Pitsidianakis } 21937fdb2f5SManos Pitsidianakis Err(_) => { 22037fdb2f5SManos Pitsidianakis // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset); 22137fdb2f5SManos Pitsidianakis 0 22237fdb2f5SManos Pitsidianakis } 22337fdb2f5SManos Pitsidianakis Ok(DR) => { 22437fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(false); 22537fdb2f5SManos Pitsidianakis let c = self.read_fifo[self.read_pos]; 22637fdb2f5SManos Pitsidianakis if self.read_count > 0 { 22737fdb2f5SManos Pitsidianakis self.read_count -= 1; 22837fdb2f5SManos Pitsidianakis self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1); 22937fdb2f5SManos Pitsidianakis } 23037fdb2f5SManos Pitsidianakis if self.read_count == 0 { 23137fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(true); 23237fdb2f5SManos Pitsidianakis } 23337fdb2f5SManos Pitsidianakis if self.read_count + 1 == self.read_trigger { 23437fdb2f5SManos Pitsidianakis self.int_level &= !registers::INT_RX; 23537fdb2f5SManos Pitsidianakis } 23637fdb2f5SManos Pitsidianakis // Update error bits. 237e1f93533SPaolo Bonzini self.receive_status_error_clear.set_from_data(c); 23837fdb2f5SManos Pitsidianakis self.update(); 23937fdb2f5SManos Pitsidianakis // Must call qemu_chr_fe_accept_input, so return Continue: 240e1f93533SPaolo Bonzini let c = u32::from(c); 241e1f93533SPaolo Bonzini return std::ops::ControlFlow::Continue(u64::from(c)); 24237fdb2f5SManos Pitsidianakis } 243e2e0828eSPaolo Bonzini Ok(RSR) => u32::from(self.receive_status_error_clear), 244e2e0828eSPaolo Bonzini Ok(FR) => u32::from(self.flags), 245e2e0828eSPaolo Bonzini Ok(FBRD) => self.fbrd, 246e2e0828eSPaolo Bonzini Ok(ILPR) => self.ilpr, 247e2e0828eSPaolo Bonzini Ok(IBRD) => self.ibrd, 248e2e0828eSPaolo Bonzini Ok(LCR_H) => u32::from(self.line_control), 249e2e0828eSPaolo Bonzini Ok(CR) => u32::from(self.control), 250e2e0828eSPaolo Bonzini Ok(FLS) => self.ifl, 251e2e0828eSPaolo Bonzini Ok(IMSC) => self.int_enabled, 252e2e0828eSPaolo Bonzini Ok(RIS) => self.int_level, 253e2e0828eSPaolo Bonzini Ok(MIS) => self.int_level & self.int_enabled, 25437fdb2f5SManos Pitsidianakis Ok(ICR) => { 25537fdb2f5SManos Pitsidianakis // "The UARTICR Register is the interrupt clear register and is write-only" 25637fdb2f5SManos Pitsidianakis // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR 25737fdb2f5SManos Pitsidianakis 0 25837fdb2f5SManos Pitsidianakis } 259e2e0828eSPaolo Bonzini Ok(DMACR) => self.dmacr, 260e2e0828eSPaolo Bonzini }; 261e2e0828eSPaolo Bonzini std::ops::ControlFlow::Break(value.into()) 26237fdb2f5SManos Pitsidianakis } 26337fdb2f5SManos Pitsidianakis 26437fdb2f5SManos Pitsidianakis pub fn write(&mut self, offset: hwaddr, value: u64) { 26537fdb2f5SManos Pitsidianakis // eprintln!("write offset {offset} value {value}"); 26637fdb2f5SManos Pitsidianakis use RegisterOffset::*; 26737fdb2f5SManos Pitsidianakis let value: u32 = value as u32; 26837fdb2f5SManos Pitsidianakis match RegisterOffset::try_from(offset) { 26937fdb2f5SManos Pitsidianakis Err(_bad_offset) => { 27037fdb2f5SManos Pitsidianakis eprintln!("write bad offset {offset} value {value}"); 27137fdb2f5SManos Pitsidianakis } 27237fdb2f5SManos Pitsidianakis Ok(DR) => { 27337fdb2f5SManos Pitsidianakis // ??? Check if transmitter is enabled. 27437fdb2f5SManos Pitsidianakis let ch: u8 = value as u8; 27537fdb2f5SManos Pitsidianakis // XXX this blocks entire thread. Rewrite to use 27637fdb2f5SManos Pitsidianakis // qemu_chr_fe_write and background I/O callbacks 27737fdb2f5SManos Pitsidianakis 27837fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend is a valid CharBackend instance after it's been 27937fdb2f5SManos Pitsidianakis // initialized in realize(). 28037fdb2f5SManos Pitsidianakis unsafe { 28137fdb2f5SManos Pitsidianakis qemu_chr_fe_write_all(addr_of_mut!(self.char_backend), &ch, 1); 28237fdb2f5SManos Pitsidianakis } 28337fdb2f5SManos Pitsidianakis self.loopback_tx(value); 28437fdb2f5SManos Pitsidianakis self.int_level |= registers::INT_TX; 28537fdb2f5SManos Pitsidianakis self.update(); 28637fdb2f5SManos Pitsidianakis } 28737fdb2f5SManos Pitsidianakis Ok(RSR) => { 288f65314bdSPaolo Bonzini self.receive_status_error_clear.reset(); 28937fdb2f5SManos Pitsidianakis } 29037fdb2f5SManos Pitsidianakis Ok(FR) => { 29137fdb2f5SManos Pitsidianakis // flag writes are ignored 29237fdb2f5SManos Pitsidianakis } 29337fdb2f5SManos Pitsidianakis Ok(ILPR) => { 29437fdb2f5SManos Pitsidianakis self.ilpr = value; 29537fdb2f5SManos Pitsidianakis } 29637fdb2f5SManos Pitsidianakis Ok(IBRD) => { 29737fdb2f5SManos Pitsidianakis self.ibrd = value; 29837fdb2f5SManos Pitsidianakis } 29937fdb2f5SManos Pitsidianakis Ok(FBRD) => { 30037fdb2f5SManos Pitsidianakis self.fbrd = value; 30137fdb2f5SManos Pitsidianakis } 30237fdb2f5SManos Pitsidianakis Ok(LCR_H) => { 30337fdb2f5SManos Pitsidianakis let new_val: registers::LineControl = value.into(); 30437fdb2f5SManos Pitsidianakis // Reset the FIFO state on FIFO enable or disable 305bf9987c0SPaolo Bonzini if self.line_control.fifos_enabled() != new_val.fifos_enabled() { 306f65314bdSPaolo Bonzini self.reset_rx_fifo(); 307f65314bdSPaolo Bonzini self.reset_tx_fifo(); 30837fdb2f5SManos Pitsidianakis } 30937fdb2f5SManos Pitsidianakis if self.line_control.send_break() ^ new_val.send_break() { 31037fdb2f5SManos Pitsidianakis let mut break_enable: c_int = new_val.send_break().into(); 31137fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend is a valid CharBackend instance after it's been 31237fdb2f5SManos Pitsidianakis // initialized in realize(). 31337fdb2f5SManos Pitsidianakis unsafe { 31437fdb2f5SManos Pitsidianakis qemu_chr_fe_ioctl( 31537fdb2f5SManos Pitsidianakis addr_of_mut!(self.char_backend), 31637fdb2f5SManos Pitsidianakis CHR_IOCTL_SERIAL_SET_BREAK as i32, 31737fdb2f5SManos Pitsidianakis addr_of_mut!(break_enable).cast::<c_void>(), 31837fdb2f5SManos Pitsidianakis ); 31937fdb2f5SManos Pitsidianakis } 32037fdb2f5SManos Pitsidianakis self.loopback_break(break_enable > 0); 32137fdb2f5SManos Pitsidianakis } 32237fdb2f5SManos Pitsidianakis self.line_control = new_val; 32337fdb2f5SManos Pitsidianakis self.set_read_trigger(); 32437fdb2f5SManos Pitsidianakis } 32537fdb2f5SManos Pitsidianakis Ok(CR) => { 32637fdb2f5SManos Pitsidianakis // ??? Need to implement the enable bit. 32737fdb2f5SManos Pitsidianakis self.control = value.into(); 32837fdb2f5SManos Pitsidianakis self.loopback_mdmctrl(); 32937fdb2f5SManos Pitsidianakis } 33037fdb2f5SManos Pitsidianakis Ok(FLS) => { 33137fdb2f5SManos Pitsidianakis self.ifl = value; 33237fdb2f5SManos Pitsidianakis self.set_read_trigger(); 33337fdb2f5SManos Pitsidianakis } 33437fdb2f5SManos Pitsidianakis Ok(IMSC) => { 33537fdb2f5SManos Pitsidianakis self.int_enabled = value; 33637fdb2f5SManos Pitsidianakis self.update(); 33737fdb2f5SManos Pitsidianakis } 33837fdb2f5SManos Pitsidianakis Ok(RIS) => {} 33937fdb2f5SManos Pitsidianakis Ok(MIS) => {} 34037fdb2f5SManos Pitsidianakis Ok(ICR) => { 34137fdb2f5SManos Pitsidianakis self.int_level &= !value; 34237fdb2f5SManos Pitsidianakis self.update(); 34337fdb2f5SManos Pitsidianakis } 34437fdb2f5SManos Pitsidianakis Ok(DMACR) => { 34537fdb2f5SManos Pitsidianakis self.dmacr = value; 34637fdb2f5SManos Pitsidianakis if value & 3 > 0 { 34737fdb2f5SManos Pitsidianakis // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n"); 34837fdb2f5SManos Pitsidianakis eprintln!("pl011: DMA not implemented"); 34937fdb2f5SManos Pitsidianakis } 35037fdb2f5SManos Pitsidianakis } 35137fdb2f5SManos Pitsidianakis } 35237fdb2f5SManos Pitsidianakis } 35337fdb2f5SManos Pitsidianakis 35437fdb2f5SManos Pitsidianakis #[inline] 35537fdb2f5SManos Pitsidianakis fn loopback_tx(&mut self, value: u32) { 35637fdb2f5SManos Pitsidianakis if !self.loopback_enabled() { 35737fdb2f5SManos Pitsidianakis return; 35837fdb2f5SManos Pitsidianakis } 35937fdb2f5SManos Pitsidianakis 36037fdb2f5SManos Pitsidianakis // Caveat: 36137fdb2f5SManos Pitsidianakis // 36237fdb2f5SManos Pitsidianakis // In real hardware, TX loopback happens at the serial-bit level 36337fdb2f5SManos Pitsidianakis // and then reassembled by the RX logics back into bytes and placed 36437fdb2f5SManos Pitsidianakis // into the RX fifo. That is, loopback happens after TX fifo. 36537fdb2f5SManos Pitsidianakis // 36637fdb2f5SManos Pitsidianakis // Because the real hardware TX fifo is time-drained at the frame 36737fdb2f5SManos Pitsidianakis // rate governed by the configured serial format, some loopback 36837fdb2f5SManos Pitsidianakis // bytes in TX fifo may still be able to get into the RX fifo 36937fdb2f5SManos Pitsidianakis // that could be full at times while being drained at software 37037fdb2f5SManos Pitsidianakis // pace. 37137fdb2f5SManos Pitsidianakis // 37237fdb2f5SManos Pitsidianakis // In such scenario, the RX draining pace is the major factor 37337fdb2f5SManos Pitsidianakis // deciding which loopback bytes get into the RX fifo, unless 37437fdb2f5SManos Pitsidianakis // hardware flow-control is enabled. 37537fdb2f5SManos Pitsidianakis // 37637fdb2f5SManos Pitsidianakis // For simplicity, the above described is not emulated. 37737fdb2f5SManos Pitsidianakis self.put_fifo(value); 37837fdb2f5SManos Pitsidianakis } 37937fdb2f5SManos Pitsidianakis 38037fdb2f5SManos Pitsidianakis fn loopback_mdmctrl(&mut self) { 38137fdb2f5SManos Pitsidianakis if !self.loopback_enabled() { 38237fdb2f5SManos Pitsidianakis return; 38337fdb2f5SManos Pitsidianakis } 38437fdb2f5SManos Pitsidianakis 38537fdb2f5SManos Pitsidianakis /* 38637fdb2f5SManos Pitsidianakis * Loopback software-driven modem control outputs to modem status inputs: 38737fdb2f5SManos Pitsidianakis * FR.RI <= CR.Out2 38837fdb2f5SManos Pitsidianakis * FR.DCD <= CR.Out1 38937fdb2f5SManos Pitsidianakis * FR.CTS <= CR.RTS 39037fdb2f5SManos Pitsidianakis * FR.DSR <= CR.DTR 39137fdb2f5SManos Pitsidianakis * 39237fdb2f5SManos Pitsidianakis * The loopback happens immediately even if this call is triggered 39337fdb2f5SManos Pitsidianakis * by setting only CR.LBE. 39437fdb2f5SManos Pitsidianakis * 39537fdb2f5SManos Pitsidianakis * CTS/RTS updates due to enabled hardware flow controls are not 39637fdb2f5SManos Pitsidianakis * dealt with here. 39737fdb2f5SManos Pitsidianakis */ 39837fdb2f5SManos Pitsidianakis 39937fdb2f5SManos Pitsidianakis self.flags.set_ring_indicator(self.control.out_2()); 40037fdb2f5SManos Pitsidianakis self.flags.set_data_carrier_detect(self.control.out_1()); 40137fdb2f5SManos Pitsidianakis self.flags.set_clear_to_send(self.control.request_to_send()); 40237fdb2f5SManos Pitsidianakis self.flags 40337fdb2f5SManos Pitsidianakis .set_data_set_ready(self.control.data_transmit_ready()); 40437fdb2f5SManos Pitsidianakis 40537fdb2f5SManos Pitsidianakis // Change interrupts based on updated FR 40637fdb2f5SManos Pitsidianakis let mut il = self.int_level; 40737fdb2f5SManos Pitsidianakis 40837fdb2f5SManos Pitsidianakis il &= !Interrupt::MS; 40937fdb2f5SManos Pitsidianakis 41037fdb2f5SManos Pitsidianakis if self.flags.data_set_ready() { 41137fdb2f5SManos Pitsidianakis il |= Interrupt::DSR as u32; 41237fdb2f5SManos Pitsidianakis } 41337fdb2f5SManos Pitsidianakis if self.flags.data_carrier_detect() { 41437fdb2f5SManos Pitsidianakis il |= Interrupt::DCD as u32; 41537fdb2f5SManos Pitsidianakis } 41637fdb2f5SManos Pitsidianakis if self.flags.clear_to_send() { 41737fdb2f5SManos Pitsidianakis il |= Interrupt::CTS as u32; 41837fdb2f5SManos Pitsidianakis } 41937fdb2f5SManos Pitsidianakis if self.flags.ring_indicator() { 42037fdb2f5SManos Pitsidianakis il |= Interrupt::RI as u32; 42137fdb2f5SManos Pitsidianakis } 42237fdb2f5SManos Pitsidianakis self.int_level = il; 42337fdb2f5SManos Pitsidianakis self.update(); 42437fdb2f5SManos Pitsidianakis } 42537fdb2f5SManos Pitsidianakis 42637fdb2f5SManos Pitsidianakis fn loopback_break(&mut self, enable: bool) { 42737fdb2f5SManos Pitsidianakis if enable { 428e1f93533SPaolo Bonzini self.loopback_tx(registers::Data::BREAK.into()); 42937fdb2f5SManos Pitsidianakis } 43037fdb2f5SManos Pitsidianakis } 43137fdb2f5SManos Pitsidianakis 43237fdb2f5SManos Pitsidianakis fn set_read_trigger(&mut self) { 43337fdb2f5SManos Pitsidianakis self.read_trigger = 1; 43437fdb2f5SManos Pitsidianakis } 43537fdb2f5SManos Pitsidianakis 43637fdb2f5SManos Pitsidianakis pub fn realize(&mut self) { 43737fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend has the correct size and alignment for a 43837fdb2f5SManos Pitsidianakis // CharBackend object, and its callbacks are of the correct types. 43937fdb2f5SManos Pitsidianakis unsafe { 44037fdb2f5SManos Pitsidianakis qemu_chr_fe_set_handlers( 44137fdb2f5SManos Pitsidianakis addr_of_mut!(self.char_backend), 44237fdb2f5SManos Pitsidianakis Some(pl011_can_receive), 44337fdb2f5SManos Pitsidianakis Some(pl011_receive), 44437fdb2f5SManos Pitsidianakis Some(pl011_event), 44537fdb2f5SManos Pitsidianakis None, 44637fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<c_void>(), 44737fdb2f5SManos Pitsidianakis core::ptr::null_mut(), 44837fdb2f5SManos Pitsidianakis true, 44937fdb2f5SManos Pitsidianakis ); 45037fdb2f5SManos Pitsidianakis } 45137fdb2f5SManos Pitsidianakis } 45237fdb2f5SManos Pitsidianakis 45337fdb2f5SManos Pitsidianakis pub fn reset(&mut self) { 45437fdb2f5SManos Pitsidianakis self.line_control.reset(); 45537fdb2f5SManos Pitsidianakis self.receive_status_error_clear.reset(); 45637fdb2f5SManos Pitsidianakis self.dmacr = 0; 45737fdb2f5SManos Pitsidianakis self.int_enabled = 0; 45837fdb2f5SManos Pitsidianakis self.int_level = 0; 45937fdb2f5SManos Pitsidianakis self.ilpr = 0; 46037fdb2f5SManos Pitsidianakis self.ibrd = 0; 46137fdb2f5SManos Pitsidianakis self.fbrd = 0; 46237fdb2f5SManos Pitsidianakis self.read_trigger = 1; 46337fdb2f5SManos Pitsidianakis self.ifl = 0x12; 46437fdb2f5SManos Pitsidianakis self.control.reset(); 465f65314bdSPaolo Bonzini self.flags.reset(); 466f65314bdSPaolo Bonzini self.reset_rx_fifo(); 467f65314bdSPaolo Bonzini self.reset_tx_fifo(); 46837fdb2f5SManos Pitsidianakis } 46937fdb2f5SManos Pitsidianakis 470f65314bdSPaolo Bonzini pub fn reset_rx_fifo(&mut self) { 47137fdb2f5SManos Pitsidianakis self.read_count = 0; 47237fdb2f5SManos Pitsidianakis self.read_pos = 0; 47337fdb2f5SManos Pitsidianakis 474f65314bdSPaolo Bonzini // Reset FIFO flags 475f65314bdSPaolo Bonzini self.flags.set_receive_fifo_full(false); 476f65314bdSPaolo Bonzini self.flags.set_receive_fifo_empty(true); 477f65314bdSPaolo Bonzini } 478f65314bdSPaolo Bonzini 479f65314bdSPaolo Bonzini pub fn reset_tx_fifo(&mut self) { 480f65314bdSPaolo Bonzini // Reset FIFO flags 481f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_full(false); 482f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_empty(true); 48337fdb2f5SManos Pitsidianakis } 48437fdb2f5SManos Pitsidianakis 48537fdb2f5SManos Pitsidianakis pub fn can_receive(&self) -> bool { 48637fdb2f5SManos Pitsidianakis // trace_pl011_can_receive(s->lcr, s->read_count, r); 48737fdb2f5SManos Pitsidianakis self.read_count < self.fifo_depth() 48837fdb2f5SManos Pitsidianakis } 48937fdb2f5SManos Pitsidianakis 49037fdb2f5SManos Pitsidianakis pub fn event(&mut self, event: QEMUChrEvent) { 491ac096b0bSPaolo Bonzini if event == bindings::QEMUChrEvent::CHR_EVENT_BREAK && !self.loopback_enabled() { 492e1f93533SPaolo Bonzini self.put_fifo(registers::Data::BREAK.into()); 49337fdb2f5SManos Pitsidianakis } 49437fdb2f5SManos Pitsidianakis } 49537fdb2f5SManos Pitsidianakis 49637fdb2f5SManos Pitsidianakis #[inline] 49737fdb2f5SManos Pitsidianakis pub fn fifo_enabled(&self) -> bool { 498bf9987c0SPaolo Bonzini self.line_control.fifos_enabled() == registers::Mode::FIFO 49937fdb2f5SManos Pitsidianakis } 50037fdb2f5SManos Pitsidianakis 50137fdb2f5SManos Pitsidianakis #[inline] 50237fdb2f5SManos Pitsidianakis pub fn loopback_enabled(&self) -> bool { 50337fdb2f5SManos Pitsidianakis self.control.enable_loopback() 50437fdb2f5SManos Pitsidianakis } 50537fdb2f5SManos Pitsidianakis 50637fdb2f5SManos Pitsidianakis #[inline] 5076b4f7b07SPaolo Bonzini pub fn fifo_depth(&self) -> u32 { 50837fdb2f5SManos Pitsidianakis // Note: FIFO depth is expected to be power-of-2 50937fdb2f5SManos Pitsidianakis if self.fifo_enabled() { 51037fdb2f5SManos Pitsidianakis return PL011_FIFO_DEPTH; 51137fdb2f5SManos Pitsidianakis } 51237fdb2f5SManos Pitsidianakis 1 51337fdb2f5SManos Pitsidianakis } 51437fdb2f5SManos Pitsidianakis 51537fdb2f5SManos Pitsidianakis pub fn put_fifo(&mut self, value: c_uint) { 51637fdb2f5SManos Pitsidianakis let depth = self.fifo_depth(); 51737fdb2f5SManos Pitsidianakis assert!(depth > 0); 51837fdb2f5SManos Pitsidianakis let slot = (self.read_pos + self.read_count) & (depth - 1); 519e1f93533SPaolo Bonzini self.read_fifo[slot] = registers::Data::from(value); 52037fdb2f5SManos Pitsidianakis self.read_count += 1; 52137fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(false); 52237fdb2f5SManos Pitsidianakis if self.read_count == depth { 52337fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(true); 52437fdb2f5SManos Pitsidianakis } 52537fdb2f5SManos Pitsidianakis 52637fdb2f5SManos Pitsidianakis if self.read_count == self.read_trigger { 52737fdb2f5SManos Pitsidianakis self.int_level |= registers::INT_RX; 52837fdb2f5SManos Pitsidianakis self.update(); 52937fdb2f5SManos Pitsidianakis } 53037fdb2f5SManos Pitsidianakis } 53137fdb2f5SManos Pitsidianakis 53237fdb2f5SManos Pitsidianakis pub fn update(&self) { 53337fdb2f5SManos Pitsidianakis let flags = self.int_level & self.int_enabled; 53437fdb2f5SManos Pitsidianakis for (irq, i) in self.interrupts.iter().zip(IRQMASK) { 5354ed4da16SPaolo Bonzini irq.set(flags & i != 0); 53637fdb2f5SManos Pitsidianakis } 53737fdb2f5SManos Pitsidianakis } 53893243319SManos Pitsidianakis 53993243319SManos Pitsidianakis pub fn post_load(&mut self, _version_id: u32) -> Result<(), ()> { 54093243319SManos Pitsidianakis /* Sanity-check input state */ 54193243319SManos Pitsidianakis if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() { 54293243319SManos Pitsidianakis return Err(()); 54393243319SManos Pitsidianakis } 54493243319SManos Pitsidianakis 54593243319SManos Pitsidianakis if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 { 54693243319SManos Pitsidianakis // Older versions of PL011 didn't ensure that the single 54793243319SManos Pitsidianakis // character in the FIFO in FIFO-disabled mode is in 54893243319SManos Pitsidianakis // element 0 of the array; convert to follow the current 54993243319SManos Pitsidianakis // code's assumptions. 55093243319SManos Pitsidianakis self.read_fifo[0] = self.read_fifo[self.read_pos]; 55193243319SManos Pitsidianakis self.read_pos = 0; 55293243319SManos Pitsidianakis } 55393243319SManos Pitsidianakis 55493243319SManos Pitsidianakis self.ibrd &= IBRD_MASK; 55593243319SManos Pitsidianakis self.fbrd &= FBRD_MASK; 55693243319SManos Pitsidianakis 55793243319SManos Pitsidianakis Ok(()) 55893243319SManos Pitsidianakis } 55937fdb2f5SManos Pitsidianakis } 56037fdb2f5SManos Pitsidianakis 56137fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ? 56237fdb2f5SManos Pitsidianakis pub const IRQMASK: [u32; 6] = [ 56337fdb2f5SManos Pitsidianakis /* combined IRQ */ 56437fdb2f5SManos Pitsidianakis Interrupt::E 56537fdb2f5SManos Pitsidianakis | Interrupt::MS 56637fdb2f5SManos Pitsidianakis | Interrupt::RT as u32 56737fdb2f5SManos Pitsidianakis | Interrupt::TX as u32 56837fdb2f5SManos Pitsidianakis | Interrupt::RX as u32, 56937fdb2f5SManos Pitsidianakis Interrupt::RX as u32, 57037fdb2f5SManos Pitsidianakis Interrupt::TX as u32, 57137fdb2f5SManos Pitsidianakis Interrupt::RT as u32, 57237fdb2f5SManos Pitsidianakis Interrupt::MS, 57337fdb2f5SManos Pitsidianakis Interrupt::E, 57437fdb2f5SManos Pitsidianakis ]; 57537fdb2f5SManos Pitsidianakis 57637fdb2f5SManos Pitsidianakis /// # Safety 57737fdb2f5SManos Pitsidianakis /// 57837fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 57937fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 58037fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 58137fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int { 58237fdb2f5SManos Pitsidianakis unsafe { 58337fdb2f5SManos Pitsidianakis debug_assert!(!opaque.is_null()); 58437fdb2f5SManos Pitsidianakis let state = NonNull::new_unchecked(opaque.cast::<PL011State>()); 58537fdb2f5SManos Pitsidianakis state.as_ref().can_receive().into() 58637fdb2f5SManos Pitsidianakis } 58737fdb2f5SManos Pitsidianakis } 58837fdb2f5SManos Pitsidianakis 58937fdb2f5SManos Pitsidianakis /// # Safety 59037fdb2f5SManos Pitsidianakis /// 59137fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 59237fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 59337fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 59437fdb2f5SManos Pitsidianakis /// 59537fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid. 5969f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) { 59737fdb2f5SManos Pitsidianakis unsafe { 59837fdb2f5SManos Pitsidianakis debug_assert!(!opaque.is_null()); 59937fdb2f5SManos Pitsidianakis let mut state = NonNull::new_unchecked(opaque.cast::<PL011State>()); 60037fdb2f5SManos Pitsidianakis if state.as_ref().loopback_enabled() { 60137fdb2f5SManos Pitsidianakis return; 60237fdb2f5SManos Pitsidianakis } 60337fdb2f5SManos Pitsidianakis if size > 0 { 60437fdb2f5SManos Pitsidianakis debug_assert!(!buf.is_null()); 60537fdb2f5SManos Pitsidianakis state.as_mut().put_fifo(c_uint::from(buf.read_volatile())) 60637fdb2f5SManos Pitsidianakis } 60737fdb2f5SManos Pitsidianakis } 60837fdb2f5SManos Pitsidianakis } 60937fdb2f5SManos Pitsidianakis 61037fdb2f5SManos Pitsidianakis /// # Safety 61137fdb2f5SManos Pitsidianakis /// 61237fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 61337fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 61437fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 6159f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) { 61637fdb2f5SManos Pitsidianakis unsafe { 61737fdb2f5SManos Pitsidianakis debug_assert!(!opaque.is_null()); 61837fdb2f5SManos Pitsidianakis let mut state = NonNull::new_unchecked(opaque.cast::<PL011State>()); 61937fdb2f5SManos Pitsidianakis state.as_mut().event(event) 62037fdb2f5SManos Pitsidianakis } 62137fdb2f5SManos Pitsidianakis } 62237fdb2f5SManos Pitsidianakis 62337fdb2f5SManos Pitsidianakis /// # Safety 62437fdb2f5SManos Pitsidianakis /// 62537fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`. 62637fdb2f5SManos Pitsidianakis #[no_mangle] 62737fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create( 62837fdb2f5SManos Pitsidianakis addr: u64, 62937fdb2f5SManos Pitsidianakis irq: qemu_irq, 63037fdb2f5SManos Pitsidianakis chr: *mut Chardev, 63137fdb2f5SManos Pitsidianakis ) -> *mut DeviceState { 63237fdb2f5SManos Pitsidianakis unsafe { 6333701fb22SPaolo Bonzini let dev: *mut DeviceState = qdev_new(PL011State::TYPE_NAME.as_ptr()); 63437fdb2f5SManos Pitsidianakis let sysbus: *mut SysBusDevice = dev.cast::<SysBusDevice>(); 63537fdb2f5SManos Pitsidianakis 636718e255fSPaolo Bonzini qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr); 6377a35e2fbSPaolo Bonzini sysbus_realize_and_unref(sysbus, addr_of_mut!(error_fatal)); 63837fdb2f5SManos Pitsidianakis sysbus_mmio_map(sysbus, 0, addr); 63937fdb2f5SManos Pitsidianakis sysbus_connect_irq(sysbus, 0, irq); 64037fdb2f5SManos Pitsidianakis dev 64137fdb2f5SManos Pitsidianakis } 64237fdb2f5SManos Pitsidianakis } 64337fdb2f5SManos Pitsidianakis 6442e06e72dSManos Pitsidianakis #[repr(C)] 6452e06e72dSManos Pitsidianakis #[derive(Debug, qemu_api_macros::Object)] 6462e06e72dSManos Pitsidianakis /// PL011 Luminary device model. 6472e06e72dSManos Pitsidianakis pub struct PL011Luminary { 648*ca0d60a6SPaolo Bonzini parent_obj: ParentField<PL011State>, 6492e06e72dSManos Pitsidianakis } 6502e06e72dSManos Pitsidianakis 6511f9d52c9SPaolo Bonzini impl PL011Luminary { 6522e06e72dSManos Pitsidianakis /// Initializes a pre-allocated, unitialized instance of `PL011Luminary`. 6532e06e72dSManos Pitsidianakis /// 6542e06e72dSManos Pitsidianakis /// # Safety 6552e06e72dSManos Pitsidianakis /// 6561f9d52c9SPaolo Bonzini /// We expect the FFI user of this function to pass a valid pointer, that 6571f9d52c9SPaolo Bonzini /// has the same size as [`PL011Luminary`]. We also expect the device is 6582e06e72dSManos Pitsidianakis /// readable/writeable from one thread at any time. 6591f9d52c9SPaolo Bonzini unsafe fn init(&mut self) { 6601f9d52c9SPaolo Bonzini self.parent_obj.device_id = DeviceId::Luminary; 6612e06e72dSManos Pitsidianakis } 6622e06e72dSManos Pitsidianakis } 6632e06e72dSManos Pitsidianakis 664f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object); 665f50cd85cSPaolo Bonzini 6667bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary { 6676dd818fbSPaolo Bonzini type Class = <PL011State as ObjectType>::Class; 6682e06e72dSManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY; 6697bd8e3efSPaolo Bonzini } 6707bd8e3efSPaolo Bonzini 6717bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary { 672166e8a1fSPaolo Bonzini type ParentType = PL011State; 673166e8a1fSPaolo Bonzini 6741f9d52c9SPaolo Bonzini const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init); 6752e06e72dSManos Pitsidianakis } 6768c80c472SPaolo Bonzini 6778c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {} 678