xref: /qemu/rust/hw/char/pl011/src/device.rs (revision b800a3132194014928cfbf9d79062da77ea70fee)
137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited
237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org>
337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later
437fdb2f5SManos Pitsidianakis 
50f9eb0ffSZhao Liu use core::ptr::{addr_of, addr_of_mut, NonNull};
69f7d4520SPaolo Bonzini use std::{
79f7d4520SPaolo Bonzini     ffi::CStr,
8d9434f29SPaolo Bonzini     os::raw::{c_int, c_uint, c_void},
937fdb2f5SManos Pitsidianakis };
1037fdb2f5SManos Pitsidianakis 
1137fdb2f5SManos Pitsidianakis use qemu_api::{
1206a1cfb5SZhao Liu     bindings::{
1306a1cfb5SZhao Liu         error_fatal, hwaddr, memory_region_init_io, qdev_init_clock_in, qdev_new,
1406a1cfb5SZhao Liu         qdev_prop_set_chr, qemu_chr_fe_ioctl, qemu_chr_fe_set_handlers, qemu_chr_fe_write_all,
1506a1cfb5SZhao Liu         qemu_irq, sysbus_connect_irq, sysbus_mmio_map, sysbus_realize_and_unref, CharBackend,
1606a1cfb5SZhao Liu         Chardev, Clock, ClockEvent, MemoryRegion, QEMUChrEvent, CHR_IOCTL_SERIAL_SET_BREAK,
1706a1cfb5SZhao Liu     },
18*b800a313SPaolo Bonzini     c_str, impl_vmstate_forward,
194ed4da16SPaolo Bonzini     irq::InterruptSource,
207bd8e3efSPaolo Bonzini     prelude::*,
2106a1cfb5SZhao Liu     qdev::{DeviceImpl, DeviceState, Property},
22d9434f29SPaolo Bonzini     qom::{ClassInitImpl, ObjectImpl, ParentField},
2306a1cfb5SZhao Liu     sysbus::{SysBusDevice, SysBusDeviceClass},
2406a1cfb5SZhao Liu     vmstate::VMStateDescription,
2537fdb2f5SManos Pitsidianakis };
2637fdb2f5SManos Pitsidianakis 
2737fdb2f5SManos Pitsidianakis use crate::{
288c80c472SPaolo Bonzini     device_class,
2937fdb2f5SManos Pitsidianakis     memory_ops::PL011_OPS,
3037fdb2f5SManos Pitsidianakis     registers::{self, Interrupt},
3137fdb2f5SManos Pitsidianakis     RegisterOffset,
3237fdb2f5SManos Pitsidianakis };
3337fdb2f5SManos Pitsidianakis 
3493243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD`
35230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff;
3693243319SManos Pitsidianakis 
3793243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD`
38230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f;
3993243319SManos Pitsidianakis 
4037fdb2f5SManos Pitsidianakis /// QEMU sourced constant.
416b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16;
4237fdb2f5SManos Pitsidianakis 
43d9434f29SPaolo Bonzini #[derive(Clone, Copy)]
44d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]);
452e06e72dSManos Pitsidianakis 
462e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId {
47d9434f29SPaolo Bonzini     type Output = u8;
482e06e72dSManos Pitsidianakis 
492e06e72dSManos Pitsidianakis     fn index(&self, idx: hwaddr) -> &Self::Output {
50d9434f29SPaolo Bonzini         &self.0[idx as usize]
512e06e72dSManos Pitsidianakis     }
522e06e72dSManos Pitsidianakis }
532e06e72dSManos Pitsidianakis 
542e06e72dSManos Pitsidianakis impl DeviceId {
55d9434f29SPaolo Bonzini     const ARM: Self = Self(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]);
56d9434f29SPaolo Bonzini     const LUMINARY: Self = Self(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]);
572e06e72dSManos Pitsidianakis }
582e06e72dSManos Pitsidianakis 
596b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with
606b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device.
616b4f7b07SPaolo Bonzini #[repr(transparent)]
626b4f7b07SPaolo Bonzini #[derive(Debug, Default)]
636b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]);
64*b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo);
656b4f7b07SPaolo Bonzini 
666b4f7b07SPaolo Bonzini impl Fifo {
676b4f7b07SPaolo Bonzini     const fn len(&self) -> u32 {
686b4f7b07SPaolo Bonzini         self.0.len() as u32
696b4f7b07SPaolo Bonzini     }
706b4f7b07SPaolo Bonzini }
716b4f7b07SPaolo Bonzini 
726b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo {
736b4f7b07SPaolo Bonzini     fn index_mut(&mut self, idx: u32) -> &mut Self::Output {
746b4f7b07SPaolo Bonzini         &mut self.0[idx as usize]
756b4f7b07SPaolo Bonzini     }
766b4f7b07SPaolo Bonzini }
776b4f7b07SPaolo Bonzini 
786b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo {
796b4f7b07SPaolo Bonzini     type Output = registers::Data;
806b4f7b07SPaolo Bonzini 
816b4f7b07SPaolo Bonzini     fn index(&self, idx: u32) -> &Self::Output {
826b4f7b07SPaolo Bonzini         &self.0[idx as usize]
836b4f7b07SPaolo Bonzini     }
846b4f7b07SPaolo Bonzini }
856b4f7b07SPaolo Bonzini 
8637fdb2f5SManos Pitsidianakis #[repr(C)]
87f3518400SJunjie Mao #[derive(Debug, qemu_api_macros::Object, qemu_api_macros::offsets)]
8837fdb2f5SManos Pitsidianakis /// PL011 Device Model in QEMU
8937fdb2f5SManos Pitsidianakis pub struct PL011State {
90ca0d60a6SPaolo Bonzini     pub parent_obj: ParentField<SysBusDevice>,
9137fdb2f5SManos Pitsidianakis     pub iomem: MemoryRegion,
9237fdb2f5SManos Pitsidianakis     #[doc(alias = "fr")]
9337fdb2f5SManos Pitsidianakis     pub flags: registers::Flags,
9437fdb2f5SManos Pitsidianakis     #[doc(alias = "lcr")]
9537fdb2f5SManos Pitsidianakis     pub line_control: registers::LineControl,
9637fdb2f5SManos Pitsidianakis     #[doc(alias = "rsr")]
9737fdb2f5SManos Pitsidianakis     pub receive_status_error_clear: registers::ReceiveStatusErrorClear,
9837fdb2f5SManos Pitsidianakis     #[doc(alias = "cr")]
9937fdb2f5SManos Pitsidianakis     pub control: registers::Control,
10037fdb2f5SManos Pitsidianakis     pub dmacr: u32,
10137fdb2f5SManos Pitsidianakis     pub int_enabled: u32,
10237fdb2f5SManos Pitsidianakis     pub int_level: u32,
1036b4f7b07SPaolo Bonzini     pub read_fifo: Fifo,
10437fdb2f5SManos Pitsidianakis     pub ilpr: u32,
10537fdb2f5SManos Pitsidianakis     pub ibrd: u32,
10637fdb2f5SManos Pitsidianakis     pub fbrd: u32,
10737fdb2f5SManos Pitsidianakis     pub ifl: u32,
1086b4f7b07SPaolo Bonzini     pub read_pos: u32,
1096b4f7b07SPaolo Bonzini     pub read_count: u32,
1106b4f7b07SPaolo Bonzini     pub read_trigger: u32,
11137fdb2f5SManos Pitsidianakis     #[doc(alias = "chr")]
11237fdb2f5SManos Pitsidianakis     pub char_backend: CharBackend,
11337fdb2f5SManos Pitsidianakis     /// QEMU interrupts
11437fdb2f5SManos Pitsidianakis     ///
11537fdb2f5SManos Pitsidianakis     /// ```text
11637fdb2f5SManos Pitsidianakis     ///  * sysbus MMIO region 0: device registers
11737fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 0: `UARTINTR` (combined interrupt line)
11837fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line)
11937fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line)
12037fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line)
12137fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line)
12237fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 5: `UARTEINTR` (error interrupt line)
12337fdb2f5SManos Pitsidianakis     /// ```
12437fdb2f5SManos Pitsidianakis     #[doc(alias = "irq")]
1254ed4da16SPaolo Bonzini     pub interrupts: [InterruptSource; IRQMASK.len()],
12637fdb2f5SManos Pitsidianakis     #[doc(alias = "clk")]
12737fdb2f5SManos Pitsidianakis     pub clock: NonNull<Clock>,
12837fdb2f5SManos Pitsidianakis     #[doc(alias = "migrate_clk")]
12937fdb2f5SManos Pitsidianakis     pub migrate_clock: bool,
13037fdb2f5SManos Pitsidianakis }
13137fdb2f5SManos Pitsidianakis 
132f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object);
133f50cd85cSPaolo Bonzini 
1345faaac0aSPaolo Bonzini #[repr(C)]
135d9434f29SPaolo Bonzini pub struct PL011Class {
136d9434f29SPaolo Bonzini     parent_class: <SysBusDevice as ObjectType>::Class,
137d9434f29SPaolo Bonzini     /// The byte string that identifies the device.
138d9434f29SPaolo Bonzini     device_id: DeviceId,
139d9434f29SPaolo Bonzini }
140d9434f29SPaolo Bonzini 
1417bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State {
142d9434f29SPaolo Bonzini     type Class = PL011Class;
14337fdb2f5SManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011;
1447bd8e3efSPaolo Bonzini }
1457bd8e3efSPaolo Bonzini 
146d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011State {
147d9434f29SPaolo Bonzini     fn class_init(klass: &mut PL011Class) {
148d9434f29SPaolo Bonzini         klass.device_id = DeviceId::ARM;
149d9434f29SPaolo Bonzini         <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class);
150d9434f29SPaolo Bonzini     }
151d9434f29SPaolo Bonzini }
152d9434f29SPaolo Bonzini 
1537bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State {
154166e8a1fSPaolo Bonzini     type ParentType = SysBusDevice;
155166e8a1fSPaolo Bonzini 
1561f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
15722a18f0aSPaolo Bonzini     const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init);
15837fdb2f5SManos Pitsidianakis }
15937fdb2f5SManos Pitsidianakis 
1608c80c472SPaolo Bonzini impl DeviceImpl for PL011State {
1618c80c472SPaolo Bonzini     fn properties() -> &'static [Property] {
1628c80c472SPaolo Bonzini         &device_class::PL011_PROPERTIES
16337fdb2f5SManos Pitsidianakis     }
1648c80c472SPaolo Bonzini     fn vmsd() -> Option<&'static VMStateDescription> {
1658c80c472SPaolo Bonzini         Some(&device_class::VMSTATE_PL011)
1668c80c472SPaolo Bonzini     }
1670f9eb0ffSZhao Liu     const REALIZE: Option<fn(&Self)> = Some(Self::realize);
168f75fb90fSPaolo Bonzini     const RESET: Option<fn(&mut Self)> = Some(Self::reset);
1698c80c472SPaolo Bonzini }
1708c80c472SPaolo Bonzini 
17137fdb2f5SManos Pitsidianakis impl PL011State {
17237fdb2f5SManos Pitsidianakis     /// Initializes a pre-allocated, unitialized instance of `PL011State`.
17337fdb2f5SManos Pitsidianakis     ///
17437fdb2f5SManos Pitsidianakis     /// # Safety
17537fdb2f5SManos Pitsidianakis     ///
17637fdb2f5SManos Pitsidianakis     /// `self` must point to a correctly sized and aligned location for the
17737fdb2f5SManos Pitsidianakis     /// `PL011State` type. It must not be called more than once on the same
17837fdb2f5SManos Pitsidianakis     /// location/instance. All its fields are expected to hold unitialized
17937fdb2f5SManos Pitsidianakis     /// values with the sole exception of `parent_obj`.
1802e57bb6bSManos Pitsidianakis     unsafe fn init(&mut self) {
181718e255fSPaolo Bonzini         const CLK_NAME: &CStr = c_str!("clk");
1822e57bb6bSManos Pitsidianakis 
18337fdb2f5SManos Pitsidianakis         // SAFETY:
18437fdb2f5SManos Pitsidianakis         //
18537fdb2f5SManos Pitsidianakis         // self and self.iomem are guaranteed to be valid at this point since callers
18637fdb2f5SManos Pitsidianakis         // must make sure the `self` reference is valid.
18737fdb2f5SManos Pitsidianakis         unsafe {
18837fdb2f5SManos Pitsidianakis             memory_region_init_io(
18937fdb2f5SManos Pitsidianakis                 addr_of_mut!(self.iomem),
19037fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<Object>(),
19137fdb2f5SManos Pitsidianakis                 &PL011_OPS,
19237fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<c_void>(),
1933701fb22SPaolo Bonzini                 Self::TYPE_NAME.as_ptr(),
19437fdb2f5SManos Pitsidianakis                 0x1000,
19537fdb2f5SManos Pitsidianakis             );
19637fdb2f5SManos Pitsidianakis         }
1974ed4da16SPaolo Bonzini 
19837fdb2f5SManos Pitsidianakis         // SAFETY:
19937fdb2f5SManos Pitsidianakis         //
20037fdb2f5SManos Pitsidianakis         // self.clock is not initialized at this point; but since `NonNull<_>` is Copy,
20137fdb2f5SManos Pitsidianakis         // we can overwrite the undefined value without side effects. This is
20237fdb2f5SManos Pitsidianakis         // safe since all PL011State instances are created by QOM code which
20337fdb2f5SManos Pitsidianakis         // calls this function to initialize the fields; therefore no code is
20437fdb2f5SManos Pitsidianakis         // able to access an invalid self.clock value.
20537fdb2f5SManos Pitsidianakis         unsafe {
206f50cd85cSPaolo Bonzini             let dev: &mut DeviceState = self.upcast_mut();
20737fdb2f5SManos Pitsidianakis             self.clock = NonNull::new(qdev_init_clock_in(
20837fdb2f5SManos Pitsidianakis                 dev,
20937fdb2f5SManos Pitsidianakis                 CLK_NAME.as_ptr(),
21037fdb2f5SManos Pitsidianakis                 None, /* pl011_clock_update */
21137fdb2f5SManos Pitsidianakis                 addr_of_mut!(*self).cast::<c_void>(),
21237fdb2f5SManos Pitsidianakis                 ClockEvent::ClockUpdate.0,
21337fdb2f5SManos Pitsidianakis             ))
21437fdb2f5SManos Pitsidianakis             .unwrap();
21537fdb2f5SManos Pitsidianakis         }
21637fdb2f5SManos Pitsidianakis     }
21737fdb2f5SManos Pitsidianakis 
21822a18f0aSPaolo Bonzini     fn post_init(&self) {
219559a779cSPaolo Bonzini         self.init_mmio(&self.iomem);
220af68b41dSPaolo Bonzini         for irq in self.interrupts.iter() {
221559a779cSPaolo Bonzini             self.init_irq(irq);
222af68b41dSPaolo Bonzini         }
223af68b41dSPaolo Bonzini     }
224af68b41dSPaolo Bonzini 
2259f7d4520SPaolo Bonzini     pub fn read(&mut self, offset: hwaddr, _size: c_uint) -> std::ops::ControlFlow<u64, u64> {
22637fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
22737fdb2f5SManos Pitsidianakis 
228e2e0828eSPaolo Bonzini         let value = match RegisterOffset::try_from(offset) {
229f7ceab1eSJunjie Mao             Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => {
230d9434f29SPaolo Bonzini                 let device_id = self.get_class().device_id;
231d9434f29SPaolo Bonzini                 u32::from(device_id[(offset - 0xfe0) >> 2])
23237fdb2f5SManos Pitsidianakis             }
23337fdb2f5SManos Pitsidianakis             Err(_) => {
23437fdb2f5SManos Pitsidianakis                 // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset);
23537fdb2f5SManos Pitsidianakis                 0
23637fdb2f5SManos Pitsidianakis             }
23737fdb2f5SManos Pitsidianakis             Ok(DR) => {
23837fdb2f5SManos Pitsidianakis                 self.flags.set_receive_fifo_full(false);
23937fdb2f5SManos Pitsidianakis                 let c = self.read_fifo[self.read_pos];
24037fdb2f5SManos Pitsidianakis                 if self.read_count > 0 {
24137fdb2f5SManos Pitsidianakis                     self.read_count -= 1;
24237fdb2f5SManos Pitsidianakis                     self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1);
24337fdb2f5SManos Pitsidianakis                 }
24437fdb2f5SManos Pitsidianakis                 if self.read_count == 0 {
24537fdb2f5SManos Pitsidianakis                     self.flags.set_receive_fifo_empty(true);
24637fdb2f5SManos Pitsidianakis                 }
24737fdb2f5SManos Pitsidianakis                 if self.read_count + 1 == self.read_trigger {
24837fdb2f5SManos Pitsidianakis                     self.int_level &= !registers::INT_RX;
24937fdb2f5SManos Pitsidianakis                 }
25037fdb2f5SManos Pitsidianakis                 // Update error bits.
251e1f93533SPaolo Bonzini                 self.receive_status_error_clear.set_from_data(c);
25237fdb2f5SManos Pitsidianakis                 self.update();
25337fdb2f5SManos Pitsidianakis                 // Must call qemu_chr_fe_accept_input, so return Continue:
254e1f93533SPaolo Bonzini                 let c = u32::from(c);
255e1f93533SPaolo Bonzini                 return std::ops::ControlFlow::Continue(u64::from(c));
25637fdb2f5SManos Pitsidianakis             }
257e2e0828eSPaolo Bonzini             Ok(RSR) => u32::from(self.receive_status_error_clear),
258e2e0828eSPaolo Bonzini             Ok(FR) => u32::from(self.flags),
259e2e0828eSPaolo Bonzini             Ok(FBRD) => self.fbrd,
260e2e0828eSPaolo Bonzini             Ok(ILPR) => self.ilpr,
261e2e0828eSPaolo Bonzini             Ok(IBRD) => self.ibrd,
262e2e0828eSPaolo Bonzini             Ok(LCR_H) => u32::from(self.line_control),
263e2e0828eSPaolo Bonzini             Ok(CR) => u32::from(self.control),
264e2e0828eSPaolo Bonzini             Ok(FLS) => self.ifl,
265e2e0828eSPaolo Bonzini             Ok(IMSC) => self.int_enabled,
266e2e0828eSPaolo Bonzini             Ok(RIS) => self.int_level,
267e2e0828eSPaolo Bonzini             Ok(MIS) => self.int_level & self.int_enabled,
26837fdb2f5SManos Pitsidianakis             Ok(ICR) => {
26937fdb2f5SManos Pitsidianakis                 // "The UARTICR Register is the interrupt clear register and is write-only"
27037fdb2f5SManos Pitsidianakis                 // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR
27137fdb2f5SManos Pitsidianakis                 0
27237fdb2f5SManos Pitsidianakis             }
273e2e0828eSPaolo Bonzini             Ok(DMACR) => self.dmacr,
274e2e0828eSPaolo Bonzini         };
275e2e0828eSPaolo Bonzini         std::ops::ControlFlow::Break(value.into())
27637fdb2f5SManos Pitsidianakis     }
27737fdb2f5SManos Pitsidianakis 
27837fdb2f5SManos Pitsidianakis     pub fn write(&mut self, offset: hwaddr, value: u64) {
27937fdb2f5SManos Pitsidianakis         // eprintln!("write offset {offset} value {value}");
28037fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
28137fdb2f5SManos Pitsidianakis         let value: u32 = value as u32;
28237fdb2f5SManos Pitsidianakis         match RegisterOffset::try_from(offset) {
28337fdb2f5SManos Pitsidianakis             Err(_bad_offset) => {
28437fdb2f5SManos Pitsidianakis                 eprintln!("write bad offset {offset} value {value}");
28537fdb2f5SManos Pitsidianakis             }
28637fdb2f5SManos Pitsidianakis             Ok(DR) => {
28737fdb2f5SManos Pitsidianakis                 // ??? Check if transmitter is enabled.
28837fdb2f5SManos Pitsidianakis                 let ch: u8 = value as u8;
28937fdb2f5SManos Pitsidianakis                 // XXX this blocks entire thread. Rewrite to use
29037fdb2f5SManos Pitsidianakis                 // qemu_chr_fe_write and background I/O callbacks
29137fdb2f5SManos Pitsidianakis 
29237fdb2f5SManos Pitsidianakis                 // SAFETY: self.char_backend is a valid CharBackend instance after it's been
29337fdb2f5SManos Pitsidianakis                 // initialized in realize().
29437fdb2f5SManos Pitsidianakis                 unsafe {
29537fdb2f5SManos Pitsidianakis                     qemu_chr_fe_write_all(addr_of_mut!(self.char_backend), &ch, 1);
29637fdb2f5SManos Pitsidianakis                 }
29737fdb2f5SManos Pitsidianakis                 self.loopback_tx(value);
29837fdb2f5SManos Pitsidianakis                 self.int_level |= registers::INT_TX;
29937fdb2f5SManos Pitsidianakis                 self.update();
30037fdb2f5SManos Pitsidianakis             }
30137fdb2f5SManos Pitsidianakis             Ok(RSR) => {
302f65314bdSPaolo Bonzini                 self.receive_status_error_clear.reset();
30337fdb2f5SManos Pitsidianakis             }
30437fdb2f5SManos Pitsidianakis             Ok(FR) => {
30537fdb2f5SManos Pitsidianakis                 // flag writes are ignored
30637fdb2f5SManos Pitsidianakis             }
30737fdb2f5SManos Pitsidianakis             Ok(ILPR) => {
30837fdb2f5SManos Pitsidianakis                 self.ilpr = value;
30937fdb2f5SManos Pitsidianakis             }
31037fdb2f5SManos Pitsidianakis             Ok(IBRD) => {
31137fdb2f5SManos Pitsidianakis                 self.ibrd = value;
31237fdb2f5SManos Pitsidianakis             }
31337fdb2f5SManos Pitsidianakis             Ok(FBRD) => {
31437fdb2f5SManos Pitsidianakis                 self.fbrd = value;
31537fdb2f5SManos Pitsidianakis             }
31637fdb2f5SManos Pitsidianakis             Ok(LCR_H) => {
31737fdb2f5SManos Pitsidianakis                 let new_val: registers::LineControl = value.into();
31837fdb2f5SManos Pitsidianakis                 // Reset the FIFO state on FIFO enable or disable
319bf9987c0SPaolo Bonzini                 if self.line_control.fifos_enabled() != new_val.fifos_enabled() {
320f65314bdSPaolo Bonzini                     self.reset_rx_fifo();
321f65314bdSPaolo Bonzini                     self.reset_tx_fifo();
32237fdb2f5SManos Pitsidianakis                 }
32337fdb2f5SManos Pitsidianakis                 if self.line_control.send_break() ^ new_val.send_break() {
32437fdb2f5SManos Pitsidianakis                     let mut break_enable: c_int = new_val.send_break().into();
32537fdb2f5SManos Pitsidianakis                     // SAFETY: self.char_backend is a valid CharBackend instance after it's been
32637fdb2f5SManos Pitsidianakis                     // initialized in realize().
32737fdb2f5SManos Pitsidianakis                     unsafe {
32837fdb2f5SManos Pitsidianakis                         qemu_chr_fe_ioctl(
32937fdb2f5SManos Pitsidianakis                             addr_of_mut!(self.char_backend),
33037fdb2f5SManos Pitsidianakis                             CHR_IOCTL_SERIAL_SET_BREAK as i32,
33137fdb2f5SManos Pitsidianakis                             addr_of_mut!(break_enable).cast::<c_void>(),
33237fdb2f5SManos Pitsidianakis                         );
33337fdb2f5SManos Pitsidianakis                     }
33437fdb2f5SManos Pitsidianakis                     self.loopback_break(break_enable > 0);
33537fdb2f5SManos Pitsidianakis                 }
33637fdb2f5SManos Pitsidianakis                 self.line_control = new_val;
33737fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
33837fdb2f5SManos Pitsidianakis             }
33937fdb2f5SManos Pitsidianakis             Ok(CR) => {
34037fdb2f5SManos Pitsidianakis                 // ??? Need to implement the enable bit.
34137fdb2f5SManos Pitsidianakis                 self.control = value.into();
34237fdb2f5SManos Pitsidianakis                 self.loopback_mdmctrl();
34337fdb2f5SManos Pitsidianakis             }
34437fdb2f5SManos Pitsidianakis             Ok(FLS) => {
34537fdb2f5SManos Pitsidianakis                 self.ifl = value;
34637fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
34737fdb2f5SManos Pitsidianakis             }
34837fdb2f5SManos Pitsidianakis             Ok(IMSC) => {
34937fdb2f5SManos Pitsidianakis                 self.int_enabled = value;
35037fdb2f5SManos Pitsidianakis                 self.update();
35137fdb2f5SManos Pitsidianakis             }
35237fdb2f5SManos Pitsidianakis             Ok(RIS) => {}
35337fdb2f5SManos Pitsidianakis             Ok(MIS) => {}
35437fdb2f5SManos Pitsidianakis             Ok(ICR) => {
35537fdb2f5SManos Pitsidianakis                 self.int_level &= !value;
35637fdb2f5SManos Pitsidianakis                 self.update();
35737fdb2f5SManos Pitsidianakis             }
35837fdb2f5SManos Pitsidianakis             Ok(DMACR) => {
35937fdb2f5SManos Pitsidianakis                 self.dmacr = value;
36037fdb2f5SManos Pitsidianakis                 if value & 3 > 0 {
36137fdb2f5SManos Pitsidianakis                     // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n");
36237fdb2f5SManos Pitsidianakis                     eprintln!("pl011: DMA not implemented");
36337fdb2f5SManos Pitsidianakis                 }
36437fdb2f5SManos Pitsidianakis             }
36537fdb2f5SManos Pitsidianakis         }
36637fdb2f5SManos Pitsidianakis     }
36737fdb2f5SManos Pitsidianakis 
36837fdb2f5SManos Pitsidianakis     #[inline]
36937fdb2f5SManos Pitsidianakis     fn loopback_tx(&mut self, value: u32) {
37037fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
37137fdb2f5SManos Pitsidianakis             return;
37237fdb2f5SManos Pitsidianakis         }
37337fdb2f5SManos Pitsidianakis 
37437fdb2f5SManos Pitsidianakis         // Caveat:
37537fdb2f5SManos Pitsidianakis         //
37637fdb2f5SManos Pitsidianakis         // In real hardware, TX loopback happens at the serial-bit level
37737fdb2f5SManos Pitsidianakis         // and then reassembled by the RX logics back into bytes and placed
37837fdb2f5SManos Pitsidianakis         // into the RX fifo. That is, loopback happens after TX fifo.
37937fdb2f5SManos Pitsidianakis         //
38037fdb2f5SManos Pitsidianakis         // Because the real hardware TX fifo is time-drained at the frame
38137fdb2f5SManos Pitsidianakis         // rate governed by the configured serial format, some loopback
38237fdb2f5SManos Pitsidianakis         // bytes in TX fifo may still be able to get into the RX fifo
38337fdb2f5SManos Pitsidianakis         // that could be full at times while being drained at software
38437fdb2f5SManos Pitsidianakis         // pace.
38537fdb2f5SManos Pitsidianakis         //
38637fdb2f5SManos Pitsidianakis         // In such scenario, the RX draining pace is the major factor
38737fdb2f5SManos Pitsidianakis         // deciding which loopback bytes get into the RX fifo, unless
38837fdb2f5SManos Pitsidianakis         // hardware flow-control is enabled.
38937fdb2f5SManos Pitsidianakis         //
39037fdb2f5SManos Pitsidianakis         // For simplicity, the above described is not emulated.
39137fdb2f5SManos Pitsidianakis         self.put_fifo(value);
39237fdb2f5SManos Pitsidianakis     }
39337fdb2f5SManos Pitsidianakis 
39437fdb2f5SManos Pitsidianakis     fn loopback_mdmctrl(&mut self) {
39537fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
39637fdb2f5SManos Pitsidianakis             return;
39737fdb2f5SManos Pitsidianakis         }
39837fdb2f5SManos Pitsidianakis 
39937fdb2f5SManos Pitsidianakis         /*
40037fdb2f5SManos Pitsidianakis          * Loopback software-driven modem control outputs to modem status inputs:
40137fdb2f5SManos Pitsidianakis          *   FR.RI  <= CR.Out2
40237fdb2f5SManos Pitsidianakis          *   FR.DCD <= CR.Out1
40337fdb2f5SManos Pitsidianakis          *   FR.CTS <= CR.RTS
40437fdb2f5SManos Pitsidianakis          *   FR.DSR <= CR.DTR
40537fdb2f5SManos Pitsidianakis          *
40637fdb2f5SManos Pitsidianakis          * The loopback happens immediately even if this call is triggered
40737fdb2f5SManos Pitsidianakis          * by setting only CR.LBE.
40837fdb2f5SManos Pitsidianakis          *
40937fdb2f5SManos Pitsidianakis          * CTS/RTS updates due to enabled hardware flow controls are not
41037fdb2f5SManos Pitsidianakis          * dealt with here.
41137fdb2f5SManos Pitsidianakis          */
41237fdb2f5SManos Pitsidianakis 
41337fdb2f5SManos Pitsidianakis         self.flags.set_ring_indicator(self.control.out_2());
41437fdb2f5SManos Pitsidianakis         self.flags.set_data_carrier_detect(self.control.out_1());
41537fdb2f5SManos Pitsidianakis         self.flags.set_clear_to_send(self.control.request_to_send());
41637fdb2f5SManos Pitsidianakis         self.flags
41737fdb2f5SManos Pitsidianakis             .set_data_set_ready(self.control.data_transmit_ready());
41837fdb2f5SManos Pitsidianakis 
41937fdb2f5SManos Pitsidianakis         // Change interrupts based on updated FR
42037fdb2f5SManos Pitsidianakis         let mut il = self.int_level;
42137fdb2f5SManos Pitsidianakis 
42237fdb2f5SManos Pitsidianakis         il &= !Interrupt::MS;
42337fdb2f5SManos Pitsidianakis 
42437fdb2f5SManos Pitsidianakis         if self.flags.data_set_ready() {
42537fdb2f5SManos Pitsidianakis             il |= Interrupt::DSR as u32;
42637fdb2f5SManos Pitsidianakis         }
42737fdb2f5SManos Pitsidianakis         if self.flags.data_carrier_detect() {
42837fdb2f5SManos Pitsidianakis             il |= Interrupt::DCD as u32;
42937fdb2f5SManos Pitsidianakis         }
43037fdb2f5SManos Pitsidianakis         if self.flags.clear_to_send() {
43137fdb2f5SManos Pitsidianakis             il |= Interrupt::CTS as u32;
43237fdb2f5SManos Pitsidianakis         }
43337fdb2f5SManos Pitsidianakis         if self.flags.ring_indicator() {
43437fdb2f5SManos Pitsidianakis             il |= Interrupt::RI as u32;
43537fdb2f5SManos Pitsidianakis         }
43637fdb2f5SManos Pitsidianakis         self.int_level = il;
43737fdb2f5SManos Pitsidianakis         self.update();
43837fdb2f5SManos Pitsidianakis     }
43937fdb2f5SManos Pitsidianakis 
44037fdb2f5SManos Pitsidianakis     fn loopback_break(&mut self, enable: bool) {
44137fdb2f5SManos Pitsidianakis         if enable {
442e1f93533SPaolo Bonzini             self.loopback_tx(registers::Data::BREAK.into());
44337fdb2f5SManos Pitsidianakis         }
44437fdb2f5SManos Pitsidianakis     }
44537fdb2f5SManos Pitsidianakis 
44637fdb2f5SManos Pitsidianakis     fn set_read_trigger(&mut self) {
44737fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
44837fdb2f5SManos Pitsidianakis     }
44937fdb2f5SManos Pitsidianakis 
4500f9eb0ffSZhao Liu     pub fn realize(&self) {
45137fdb2f5SManos Pitsidianakis         // SAFETY: self.char_backend has the correct size and alignment for a
45237fdb2f5SManos Pitsidianakis         // CharBackend object, and its callbacks are of the correct types.
45337fdb2f5SManos Pitsidianakis         unsafe {
45437fdb2f5SManos Pitsidianakis             qemu_chr_fe_set_handlers(
4550f9eb0ffSZhao Liu                 addr_of!(self.char_backend) as *mut CharBackend,
45637fdb2f5SManos Pitsidianakis                 Some(pl011_can_receive),
45737fdb2f5SManos Pitsidianakis                 Some(pl011_receive),
45837fdb2f5SManos Pitsidianakis                 Some(pl011_event),
45937fdb2f5SManos Pitsidianakis                 None,
4600f9eb0ffSZhao Liu                 addr_of!(*self).cast::<c_void>() as *mut c_void,
46137fdb2f5SManos Pitsidianakis                 core::ptr::null_mut(),
46237fdb2f5SManos Pitsidianakis                 true,
46337fdb2f5SManos Pitsidianakis             );
46437fdb2f5SManos Pitsidianakis         }
46537fdb2f5SManos Pitsidianakis     }
46637fdb2f5SManos Pitsidianakis 
46737fdb2f5SManos Pitsidianakis     pub fn reset(&mut self) {
46837fdb2f5SManos Pitsidianakis         self.line_control.reset();
46937fdb2f5SManos Pitsidianakis         self.receive_status_error_clear.reset();
47037fdb2f5SManos Pitsidianakis         self.dmacr = 0;
47137fdb2f5SManos Pitsidianakis         self.int_enabled = 0;
47237fdb2f5SManos Pitsidianakis         self.int_level = 0;
47337fdb2f5SManos Pitsidianakis         self.ilpr = 0;
47437fdb2f5SManos Pitsidianakis         self.ibrd = 0;
47537fdb2f5SManos Pitsidianakis         self.fbrd = 0;
47637fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
47737fdb2f5SManos Pitsidianakis         self.ifl = 0x12;
47837fdb2f5SManos Pitsidianakis         self.control.reset();
479f65314bdSPaolo Bonzini         self.flags.reset();
480f65314bdSPaolo Bonzini         self.reset_rx_fifo();
481f65314bdSPaolo Bonzini         self.reset_tx_fifo();
48237fdb2f5SManos Pitsidianakis     }
48337fdb2f5SManos Pitsidianakis 
484f65314bdSPaolo Bonzini     pub fn reset_rx_fifo(&mut self) {
48537fdb2f5SManos Pitsidianakis         self.read_count = 0;
48637fdb2f5SManos Pitsidianakis         self.read_pos = 0;
48737fdb2f5SManos Pitsidianakis 
488f65314bdSPaolo Bonzini         // Reset FIFO flags
489f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_full(false);
490f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_empty(true);
491f65314bdSPaolo Bonzini     }
492f65314bdSPaolo Bonzini 
493f65314bdSPaolo Bonzini     pub fn reset_tx_fifo(&mut self) {
494f65314bdSPaolo Bonzini         // Reset FIFO flags
495f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_full(false);
496f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_empty(true);
49737fdb2f5SManos Pitsidianakis     }
49837fdb2f5SManos Pitsidianakis 
49937fdb2f5SManos Pitsidianakis     pub fn can_receive(&self) -> bool {
50037fdb2f5SManos Pitsidianakis         // trace_pl011_can_receive(s->lcr, s->read_count, r);
50137fdb2f5SManos Pitsidianakis         self.read_count < self.fifo_depth()
50237fdb2f5SManos Pitsidianakis     }
50337fdb2f5SManos Pitsidianakis 
50437fdb2f5SManos Pitsidianakis     pub fn event(&mut self, event: QEMUChrEvent) {
50506a1cfb5SZhao Liu         if event == QEMUChrEvent::CHR_EVENT_BREAK && !self.loopback_enabled() {
506e1f93533SPaolo Bonzini             self.put_fifo(registers::Data::BREAK.into());
50737fdb2f5SManos Pitsidianakis         }
50837fdb2f5SManos Pitsidianakis     }
50937fdb2f5SManos Pitsidianakis 
51037fdb2f5SManos Pitsidianakis     #[inline]
51137fdb2f5SManos Pitsidianakis     pub fn fifo_enabled(&self) -> bool {
512bf9987c0SPaolo Bonzini         self.line_control.fifos_enabled() == registers::Mode::FIFO
51337fdb2f5SManos Pitsidianakis     }
51437fdb2f5SManos Pitsidianakis 
51537fdb2f5SManos Pitsidianakis     #[inline]
51637fdb2f5SManos Pitsidianakis     pub fn loopback_enabled(&self) -> bool {
51737fdb2f5SManos Pitsidianakis         self.control.enable_loopback()
51837fdb2f5SManos Pitsidianakis     }
51937fdb2f5SManos Pitsidianakis 
52037fdb2f5SManos Pitsidianakis     #[inline]
5216b4f7b07SPaolo Bonzini     pub fn fifo_depth(&self) -> u32 {
52237fdb2f5SManos Pitsidianakis         // Note: FIFO depth is expected to be power-of-2
52337fdb2f5SManos Pitsidianakis         if self.fifo_enabled() {
52437fdb2f5SManos Pitsidianakis             return PL011_FIFO_DEPTH;
52537fdb2f5SManos Pitsidianakis         }
52637fdb2f5SManos Pitsidianakis         1
52737fdb2f5SManos Pitsidianakis     }
52837fdb2f5SManos Pitsidianakis 
52937fdb2f5SManos Pitsidianakis     pub fn put_fifo(&mut self, value: c_uint) {
53037fdb2f5SManos Pitsidianakis         let depth = self.fifo_depth();
53137fdb2f5SManos Pitsidianakis         assert!(depth > 0);
53237fdb2f5SManos Pitsidianakis         let slot = (self.read_pos + self.read_count) & (depth - 1);
533e1f93533SPaolo Bonzini         self.read_fifo[slot] = registers::Data::from(value);
53437fdb2f5SManos Pitsidianakis         self.read_count += 1;
53537fdb2f5SManos Pitsidianakis         self.flags.set_receive_fifo_empty(false);
53637fdb2f5SManos Pitsidianakis         if self.read_count == depth {
53737fdb2f5SManos Pitsidianakis             self.flags.set_receive_fifo_full(true);
53837fdb2f5SManos Pitsidianakis         }
53937fdb2f5SManos Pitsidianakis 
54037fdb2f5SManos Pitsidianakis         if self.read_count == self.read_trigger {
54137fdb2f5SManos Pitsidianakis             self.int_level |= registers::INT_RX;
54237fdb2f5SManos Pitsidianakis             self.update();
54337fdb2f5SManos Pitsidianakis         }
54437fdb2f5SManos Pitsidianakis     }
54537fdb2f5SManos Pitsidianakis 
54637fdb2f5SManos Pitsidianakis     pub fn update(&self) {
54737fdb2f5SManos Pitsidianakis         let flags = self.int_level & self.int_enabled;
54837fdb2f5SManos Pitsidianakis         for (irq, i) in self.interrupts.iter().zip(IRQMASK) {
5494ed4da16SPaolo Bonzini             irq.set(flags & i != 0);
55037fdb2f5SManos Pitsidianakis         }
55137fdb2f5SManos Pitsidianakis     }
55293243319SManos Pitsidianakis 
55393243319SManos Pitsidianakis     pub fn post_load(&mut self, _version_id: u32) -> Result<(), ()> {
55493243319SManos Pitsidianakis         /* Sanity-check input state */
55593243319SManos Pitsidianakis         if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() {
55693243319SManos Pitsidianakis             return Err(());
55793243319SManos Pitsidianakis         }
55893243319SManos Pitsidianakis 
55993243319SManos Pitsidianakis         if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 {
56093243319SManos Pitsidianakis             // Older versions of PL011 didn't ensure that the single
56193243319SManos Pitsidianakis             // character in the FIFO in FIFO-disabled mode is in
56293243319SManos Pitsidianakis             // element 0 of the array; convert to follow the current
56393243319SManos Pitsidianakis             // code's assumptions.
56493243319SManos Pitsidianakis             self.read_fifo[0] = self.read_fifo[self.read_pos];
56593243319SManos Pitsidianakis             self.read_pos = 0;
56693243319SManos Pitsidianakis         }
56793243319SManos Pitsidianakis 
56893243319SManos Pitsidianakis         self.ibrd &= IBRD_MASK;
56993243319SManos Pitsidianakis         self.fbrd &= FBRD_MASK;
57093243319SManos Pitsidianakis 
57193243319SManos Pitsidianakis         Ok(())
57293243319SManos Pitsidianakis     }
57337fdb2f5SManos Pitsidianakis }
57437fdb2f5SManos Pitsidianakis 
57537fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ?
57637fdb2f5SManos Pitsidianakis pub const IRQMASK: [u32; 6] = [
57737fdb2f5SManos Pitsidianakis     /* combined IRQ */
57837fdb2f5SManos Pitsidianakis     Interrupt::E
57937fdb2f5SManos Pitsidianakis         | Interrupt::MS
58037fdb2f5SManos Pitsidianakis         | Interrupt::RT as u32
58137fdb2f5SManos Pitsidianakis         | Interrupt::TX as u32
58237fdb2f5SManos Pitsidianakis         | Interrupt::RX as u32,
58337fdb2f5SManos Pitsidianakis     Interrupt::RX as u32,
58437fdb2f5SManos Pitsidianakis     Interrupt::TX as u32,
58537fdb2f5SManos Pitsidianakis     Interrupt::RT as u32,
58637fdb2f5SManos Pitsidianakis     Interrupt::MS,
58737fdb2f5SManos Pitsidianakis     Interrupt::E,
58837fdb2f5SManos Pitsidianakis ];
58937fdb2f5SManos Pitsidianakis 
59037fdb2f5SManos Pitsidianakis /// # Safety
59137fdb2f5SManos Pitsidianakis ///
59237fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
59337fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
59437fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
59537fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int {
59637fdb2f5SManos Pitsidianakis     unsafe {
59737fdb2f5SManos Pitsidianakis         debug_assert!(!opaque.is_null());
59837fdb2f5SManos Pitsidianakis         let state = NonNull::new_unchecked(opaque.cast::<PL011State>());
59937fdb2f5SManos Pitsidianakis         state.as_ref().can_receive().into()
60037fdb2f5SManos Pitsidianakis     }
60137fdb2f5SManos Pitsidianakis }
60237fdb2f5SManos Pitsidianakis 
60337fdb2f5SManos Pitsidianakis /// # Safety
60437fdb2f5SManos Pitsidianakis ///
60537fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
60637fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
60737fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
60837fdb2f5SManos Pitsidianakis ///
60937fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid.
6109f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) {
61137fdb2f5SManos Pitsidianakis     unsafe {
61237fdb2f5SManos Pitsidianakis         debug_assert!(!opaque.is_null());
61337fdb2f5SManos Pitsidianakis         let mut state = NonNull::new_unchecked(opaque.cast::<PL011State>());
61437fdb2f5SManos Pitsidianakis         if state.as_ref().loopback_enabled() {
61537fdb2f5SManos Pitsidianakis             return;
61637fdb2f5SManos Pitsidianakis         }
61737fdb2f5SManos Pitsidianakis         if size > 0 {
61837fdb2f5SManos Pitsidianakis             debug_assert!(!buf.is_null());
61937fdb2f5SManos Pitsidianakis             state.as_mut().put_fifo(c_uint::from(buf.read_volatile()))
62037fdb2f5SManos Pitsidianakis         }
62137fdb2f5SManos Pitsidianakis     }
62237fdb2f5SManos Pitsidianakis }
62337fdb2f5SManos Pitsidianakis 
62437fdb2f5SManos Pitsidianakis /// # Safety
62537fdb2f5SManos Pitsidianakis ///
62637fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
62737fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
62837fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
6299f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) {
63037fdb2f5SManos Pitsidianakis     unsafe {
63137fdb2f5SManos Pitsidianakis         debug_assert!(!opaque.is_null());
63237fdb2f5SManos Pitsidianakis         let mut state = NonNull::new_unchecked(opaque.cast::<PL011State>());
63337fdb2f5SManos Pitsidianakis         state.as_mut().event(event)
63437fdb2f5SManos Pitsidianakis     }
63537fdb2f5SManos Pitsidianakis }
63637fdb2f5SManos Pitsidianakis 
63737fdb2f5SManos Pitsidianakis /// # Safety
63837fdb2f5SManos Pitsidianakis ///
63937fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`.
64037fdb2f5SManos Pitsidianakis #[no_mangle]
64137fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create(
64237fdb2f5SManos Pitsidianakis     addr: u64,
64337fdb2f5SManos Pitsidianakis     irq: qemu_irq,
64437fdb2f5SManos Pitsidianakis     chr: *mut Chardev,
64537fdb2f5SManos Pitsidianakis ) -> *mut DeviceState {
64637fdb2f5SManos Pitsidianakis     unsafe {
6473701fb22SPaolo Bonzini         let dev: *mut DeviceState = qdev_new(PL011State::TYPE_NAME.as_ptr());
64837fdb2f5SManos Pitsidianakis         let sysbus: *mut SysBusDevice = dev.cast::<SysBusDevice>();
64937fdb2f5SManos Pitsidianakis 
650718e255fSPaolo Bonzini         qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr);
6517a35e2fbSPaolo Bonzini         sysbus_realize_and_unref(sysbus, addr_of_mut!(error_fatal));
65237fdb2f5SManos Pitsidianakis         sysbus_mmio_map(sysbus, 0, addr);
65337fdb2f5SManos Pitsidianakis         sysbus_connect_irq(sysbus, 0, irq);
65437fdb2f5SManos Pitsidianakis         dev
65537fdb2f5SManos Pitsidianakis     }
65637fdb2f5SManos Pitsidianakis }
65737fdb2f5SManos Pitsidianakis 
6582e06e72dSManos Pitsidianakis #[repr(C)]
6592e06e72dSManos Pitsidianakis #[derive(Debug, qemu_api_macros::Object)]
6602e06e72dSManos Pitsidianakis /// PL011 Luminary device model.
6612e06e72dSManos Pitsidianakis pub struct PL011Luminary {
662ca0d60a6SPaolo Bonzini     parent_obj: ParentField<PL011State>,
6632e06e72dSManos Pitsidianakis }
6642e06e72dSManos Pitsidianakis 
665d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011Luminary {
666d9434f29SPaolo Bonzini     fn class_init(klass: &mut PL011Class) {
667d9434f29SPaolo Bonzini         klass.device_id = DeviceId::LUMINARY;
668d9434f29SPaolo Bonzini         <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class);
6692e06e72dSManos Pitsidianakis     }
6702e06e72dSManos Pitsidianakis }
6712e06e72dSManos Pitsidianakis 
672f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object);
673f50cd85cSPaolo Bonzini 
6747bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary {
6756dd818fbSPaolo Bonzini     type Class = <PL011State as ObjectType>::Class;
6762e06e72dSManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY;
6777bd8e3efSPaolo Bonzini }
6787bd8e3efSPaolo Bonzini 
6797bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary {
680166e8a1fSPaolo Bonzini     type ParentType = PL011State;
6812e06e72dSManos Pitsidianakis }
6828c80c472SPaolo Bonzini 
6838c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {}
684