137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited 237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org> 337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later 437fdb2f5SManos Pitsidianakis 50f9eb0ffSZhao Liu use core::ptr::{addr_of, addr_of_mut, NonNull}; 69f7d4520SPaolo Bonzini use std::{ 79f7d4520SPaolo Bonzini ffi::CStr, 86d314cc0SPaolo Bonzini ops::ControlFlow, 913761277SPaolo Bonzini os::raw::{c_int, c_void}, 1037fdb2f5SManos Pitsidianakis }; 1137fdb2f5SManos Pitsidianakis 1237fdb2f5SManos Pitsidianakis use qemu_api::{ 1306a1cfb5SZhao Liu bindings::{ 1406a1cfb5SZhao Liu error_fatal, hwaddr, memory_region_init_io, qdev_init_clock_in, qdev_new, 15*b3a29b3dSPaolo Bonzini qdev_prop_set_chr, qemu_chr_fe_accept_input, qemu_chr_fe_ioctl, qemu_chr_fe_set_handlers, 16*b3a29b3dSPaolo Bonzini qemu_chr_fe_write_all, qemu_irq, sysbus_connect_irq, sysbus_mmio_map, 17*b3a29b3dSPaolo Bonzini sysbus_realize_and_unref, CharBackend, Chardev, Clock, ClockEvent, MemoryRegion, 18*b3a29b3dSPaolo Bonzini QEMUChrEvent, CHR_IOCTL_SERIAL_SET_BREAK, 1906a1cfb5SZhao Liu }, 20b800a313SPaolo Bonzini c_str, impl_vmstate_forward, 214ed4da16SPaolo Bonzini irq::InterruptSource, 227bd8e3efSPaolo Bonzini prelude::*, 2306a1cfb5SZhao Liu qdev::{DeviceImpl, DeviceState, Property}, 24d9434f29SPaolo Bonzini qom::{ClassInitImpl, ObjectImpl, ParentField}, 2506a1cfb5SZhao Liu sysbus::{SysBusDevice, SysBusDeviceClass}, 2606a1cfb5SZhao Liu vmstate::VMStateDescription, 2737fdb2f5SManos Pitsidianakis }; 2837fdb2f5SManos Pitsidianakis 2937fdb2f5SManos Pitsidianakis use crate::{ 308c80c472SPaolo Bonzini device_class, 3137fdb2f5SManos Pitsidianakis memory_ops::PL011_OPS, 3237fdb2f5SManos Pitsidianakis registers::{self, Interrupt}, 3337fdb2f5SManos Pitsidianakis RegisterOffset, 3437fdb2f5SManos Pitsidianakis }; 3537fdb2f5SManos Pitsidianakis 3693243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD` 37230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff; 3893243319SManos Pitsidianakis 3993243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD` 40230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f; 4193243319SManos Pitsidianakis 4237fdb2f5SManos Pitsidianakis /// QEMU sourced constant. 436b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16; 4437fdb2f5SManos Pitsidianakis 45d9434f29SPaolo Bonzini #[derive(Clone, Copy)] 46d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]); 472e06e72dSManos Pitsidianakis 482e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId { 49d9434f29SPaolo Bonzini type Output = u8; 502e06e72dSManos Pitsidianakis 512e06e72dSManos Pitsidianakis fn index(&self, idx: hwaddr) -> &Self::Output { 52d9434f29SPaolo Bonzini &self.0[idx as usize] 532e06e72dSManos Pitsidianakis } 542e06e72dSManos Pitsidianakis } 552e06e72dSManos Pitsidianakis 562e06e72dSManos Pitsidianakis impl DeviceId { 57d9434f29SPaolo Bonzini const ARM: Self = Self(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]); 58d9434f29SPaolo Bonzini const LUMINARY: Self = Self(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]); 592e06e72dSManos Pitsidianakis } 602e06e72dSManos Pitsidianakis 616b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with 626b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device. 636b4f7b07SPaolo Bonzini #[repr(transparent)] 646b4f7b07SPaolo Bonzini #[derive(Debug, Default)] 656b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]); 66b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo); 676b4f7b07SPaolo Bonzini 686b4f7b07SPaolo Bonzini impl Fifo { 696b4f7b07SPaolo Bonzini const fn len(&self) -> u32 { 706b4f7b07SPaolo Bonzini self.0.len() as u32 716b4f7b07SPaolo Bonzini } 726b4f7b07SPaolo Bonzini } 736b4f7b07SPaolo Bonzini 746b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo { 756b4f7b07SPaolo Bonzini fn index_mut(&mut self, idx: u32) -> &mut Self::Output { 766b4f7b07SPaolo Bonzini &mut self.0[idx as usize] 776b4f7b07SPaolo Bonzini } 786b4f7b07SPaolo Bonzini } 796b4f7b07SPaolo Bonzini 806b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo { 816b4f7b07SPaolo Bonzini type Output = registers::Data; 826b4f7b07SPaolo Bonzini 836b4f7b07SPaolo Bonzini fn index(&self, idx: u32) -> &Self::Output { 846b4f7b07SPaolo Bonzini &self.0[idx as usize] 856b4f7b07SPaolo Bonzini } 866b4f7b07SPaolo Bonzini } 876b4f7b07SPaolo Bonzini 8837fdb2f5SManos Pitsidianakis #[repr(C)] 8949bfe63fSPaolo Bonzini #[derive(Debug, Default, qemu_api_macros::offsets)] 9049bfe63fSPaolo Bonzini pub struct PL011Registers { 9137fdb2f5SManos Pitsidianakis #[doc(alias = "fr")] 9237fdb2f5SManos Pitsidianakis pub flags: registers::Flags, 9337fdb2f5SManos Pitsidianakis #[doc(alias = "lcr")] 9437fdb2f5SManos Pitsidianakis pub line_control: registers::LineControl, 9537fdb2f5SManos Pitsidianakis #[doc(alias = "rsr")] 9637fdb2f5SManos Pitsidianakis pub receive_status_error_clear: registers::ReceiveStatusErrorClear, 9737fdb2f5SManos Pitsidianakis #[doc(alias = "cr")] 9837fdb2f5SManos Pitsidianakis pub control: registers::Control, 9937fdb2f5SManos Pitsidianakis pub dmacr: u32, 10037fdb2f5SManos Pitsidianakis pub int_enabled: u32, 10137fdb2f5SManos Pitsidianakis pub int_level: u32, 1026b4f7b07SPaolo Bonzini pub read_fifo: Fifo, 10337fdb2f5SManos Pitsidianakis pub ilpr: u32, 10437fdb2f5SManos Pitsidianakis pub ibrd: u32, 10537fdb2f5SManos Pitsidianakis pub fbrd: u32, 10637fdb2f5SManos Pitsidianakis pub ifl: u32, 1076b4f7b07SPaolo Bonzini pub read_pos: u32, 1086b4f7b07SPaolo Bonzini pub read_count: u32, 1096b4f7b07SPaolo Bonzini pub read_trigger: u32, 11049bfe63fSPaolo Bonzini } 11149bfe63fSPaolo Bonzini 11249bfe63fSPaolo Bonzini #[repr(C)] 113a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object, qemu_api_macros::offsets)] 11449bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU 11549bfe63fSPaolo Bonzini pub struct PL011State { 11649bfe63fSPaolo Bonzini pub parent_obj: ParentField<SysBusDevice>, 11749bfe63fSPaolo Bonzini pub iomem: MemoryRegion, 11837fdb2f5SManos Pitsidianakis #[doc(alias = "chr")] 11937fdb2f5SManos Pitsidianakis pub char_backend: CharBackend, 120a1ab4eedSPaolo Bonzini pub regs: BqlRefCell<PL011Registers>, 12137fdb2f5SManos Pitsidianakis /// QEMU interrupts 12237fdb2f5SManos Pitsidianakis /// 12337fdb2f5SManos Pitsidianakis /// ```text 12437fdb2f5SManos Pitsidianakis /// * sysbus MMIO region 0: device registers 12537fdb2f5SManos Pitsidianakis /// * sysbus IRQ 0: `UARTINTR` (combined interrupt line) 12637fdb2f5SManos Pitsidianakis /// * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line) 12737fdb2f5SManos Pitsidianakis /// * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line) 12837fdb2f5SManos Pitsidianakis /// * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line) 12937fdb2f5SManos Pitsidianakis /// * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line) 13037fdb2f5SManos Pitsidianakis /// * sysbus IRQ 5: `UARTEINTR` (error interrupt line) 13137fdb2f5SManos Pitsidianakis /// ``` 13237fdb2f5SManos Pitsidianakis #[doc(alias = "irq")] 1334ed4da16SPaolo Bonzini pub interrupts: [InterruptSource; IRQMASK.len()], 13437fdb2f5SManos Pitsidianakis #[doc(alias = "clk")] 13537fdb2f5SManos Pitsidianakis pub clock: NonNull<Clock>, 13637fdb2f5SManos Pitsidianakis #[doc(alias = "migrate_clk")] 13737fdb2f5SManos Pitsidianakis pub migrate_clock: bool, 13837fdb2f5SManos Pitsidianakis } 13937fdb2f5SManos Pitsidianakis 140f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object); 141f50cd85cSPaolo Bonzini 1425faaac0aSPaolo Bonzini #[repr(C)] 143d9434f29SPaolo Bonzini pub struct PL011Class { 144d9434f29SPaolo Bonzini parent_class: <SysBusDevice as ObjectType>::Class, 145d9434f29SPaolo Bonzini /// The byte string that identifies the device. 146d9434f29SPaolo Bonzini device_id: DeviceId, 147d9434f29SPaolo Bonzini } 148d9434f29SPaolo Bonzini 1497bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State { 150d9434f29SPaolo Bonzini type Class = PL011Class; 15137fdb2f5SManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011; 1527bd8e3efSPaolo Bonzini } 1537bd8e3efSPaolo Bonzini 154d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011State { 155d9434f29SPaolo Bonzini fn class_init(klass: &mut PL011Class) { 156d9434f29SPaolo Bonzini klass.device_id = DeviceId::ARM; 157d9434f29SPaolo Bonzini <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class); 158d9434f29SPaolo Bonzini } 159d9434f29SPaolo Bonzini } 160d9434f29SPaolo Bonzini 1617bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State { 162166e8a1fSPaolo Bonzini type ParentType = SysBusDevice; 163166e8a1fSPaolo Bonzini 1641f9d52c9SPaolo Bonzini const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init); 16522a18f0aSPaolo Bonzini const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init); 16637fdb2f5SManos Pitsidianakis } 16737fdb2f5SManos Pitsidianakis 1688c80c472SPaolo Bonzini impl DeviceImpl for PL011State { 1698c80c472SPaolo Bonzini fn properties() -> &'static [Property] { 1708c80c472SPaolo Bonzini &device_class::PL011_PROPERTIES 17137fdb2f5SManos Pitsidianakis } 1728c80c472SPaolo Bonzini fn vmsd() -> Option<&'static VMStateDescription> { 1738c80c472SPaolo Bonzini Some(&device_class::VMSTATE_PL011) 1748c80c472SPaolo Bonzini } 1750f9eb0ffSZhao Liu const REALIZE: Option<fn(&Self)> = Some(Self::realize); 176f75fb90fSPaolo Bonzini const RESET: Option<fn(&mut Self)> = Some(Self::reset); 1778c80c472SPaolo Bonzini } 1788c80c472SPaolo Bonzini 17949bfe63fSPaolo Bonzini impl PL011Registers { 18049bfe63fSPaolo Bonzini pub(self) fn read(&mut self, offset: RegisterOffset) -> ControlFlow<u32, u32> { 18137fdb2f5SManos Pitsidianakis use RegisterOffset::*; 18237fdb2f5SManos Pitsidianakis 1836d314cc0SPaolo Bonzini ControlFlow::Break(match offset { 1846d314cc0SPaolo Bonzini DR => { 18537fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(false); 18637fdb2f5SManos Pitsidianakis let c = self.read_fifo[self.read_pos]; 18737fdb2f5SManos Pitsidianakis if self.read_count > 0 { 18837fdb2f5SManos Pitsidianakis self.read_count -= 1; 18937fdb2f5SManos Pitsidianakis self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1); 19037fdb2f5SManos Pitsidianakis } 19137fdb2f5SManos Pitsidianakis if self.read_count == 0 { 19237fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(true); 19337fdb2f5SManos Pitsidianakis } 19437fdb2f5SManos Pitsidianakis if self.read_count + 1 == self.read_trigger { 195c44818a5SPaolo Bonzini self.int_level &= !Interrupt::RX.0; 19637fdb2f5SManos Pitsidianakis } 19737fdb2f5SManos Pitsidianakis // Update error bits. 198e1f93533SPaolo Bonzini self.receive_status_error_clear.set_from_data(c); 19937fdb2f5SManos Pitsidianakis // Must call qemu_chr_fe_accept_input, so return Continue: 2006d314cc0SPaolo Bonzini return ControlFlow::Continue(u32::from(c)); 20137fdb2f5SManos Pitsidianakis } 2026d314cc0SPaolo Bonzini RSR => u32::from(self.receive_status_error_clear), 2036d314cc0SPaolo Bonzini FR => u32::from(self.flags), 2046d314cc0SPaolo Bonzini FBRD => self.fbrd, 2056d314cc0SPaolo Bonzini ILPR => self.ilpr, 2066d314cc0SPaolo Bonzini IBRD => self.ibrd, 2076d314cc0SPaolo Bonzini LCR_H => u32::from(self.line_control), 2086d314cc0SPaolo Bonzini CR => u32::from(self.control), 2096d314cc0SPaolo Bonzini FLS => self.ifl, 2106d314cc0SPaolo Bonzini IMSC => self.int_enabled, 2116d314cc0SPaolo Bonzini RIS => self.int_level, 2126d314cc0SPaolo Bonzini MIS => self.int_level & self.int_enabled, 2136d314cc0SPaolo Bonzini ICR => { 21437fdb2f5SManos Pitsidianakis // "The UARTICR Register is the interrupt clear register and is write-only" 21537fdb2f5SManos Pitsidianakis // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR 21637fdb2f5SManos Pitsidianakis 0 21737fdb2f5SManos Pitsidianakis } 2186d314cc0SPaolo Bonzini DMACR => self.dmacr, 2196d314cc0SPaolo Bonzini }) 22037fdb2f5SManos Pitsidianakis } 22137fdb2f5SManos Pitsidianakis 22249bfe63fSPaolo Bonzini pub(self) fn write( 22349bfe63fSPaolo Bonzini &mut self, 22449bfe63fSPaolo Bonzini offset: RegisterOffset, 22549bfe63fSPaolo Bonzini value: u32, 22649bfe63fSPaolo Bonzini char_backend: *mut CharBackend, 22749bfe63fSPaolo Bonzini ) -> bool { 22837fdb2f5SManos Pitsidianakis // eprintln!("write offset {offset} value {value}"); 22937fdb2f5SManos Pitsidianakis use RegisterOffset::*; 2306d314cc0SPaolo Bonzini match offset { 2316d314cc0SPaolo Bonzini DR => { 232ab6b6a8aSPaolo Bonzini // interrupts always checked 233ab6b6a8aSPaolo Bonzini let _ = self.loopback_tx(value); 234c44818a5SPaolo Bonzini self.int_level |= Interrupt::TX.0; 235ab6b6a8aSPaolo Bonzini return true; 23637fdb2f5SManos Pitsidianakis } 2376d314cc0SPaolo Bonzini RSR => { 2386d314cc0SPaolo Bonzini self.receive_status_error_clear = 0.into(); 23937fdb2f5SManos Pitsidianakis } 2406d314cc0SPaolo Bonzini FR => { 24137fdb2f5SManos Pitsidianakis // flag writes are ignored 24237fdb2f5SManos Pitsidianakis } 2436d314cc0SPaolo Bonzini ILPR => { 24437fdb2f5SManos Pitsidianakis self.ilpr = value; 24537fdb2f5SManos Pitsidianakis } 2466d314cc0SPaolo Bonzini IBRD => { 24737fdb2f5SManos Pitsidianakis self.ibrd = value; 24837fdb2f5SManos Pitsidianakis } 2496d314cc0SPaolo Bonzini FBRD => { 25037fdb2f5SManos Pitsidianakis self.fbrd = value; 25137fdb2f5SManos Pitsidianakis } 2526d314cc0SPaolo Bonzini LCR_H => { 25337fdb2f5SManos Pitsidianakis let new_val: registers::LineControl = value.into(); 25437fdb2f5SManos Pitsidianakis // Reset the FIFO state on FIFO enable or disable 255bf9987c0SPaolo Bonzini if self.line_control.fifos_enabled() != new_val.fifos_enabled() { 256f65314bdSPaolo Bonzini self.reset_rx_fifo(); 257f65314bdSPaolo Bonzini self.reset_tx_fifo(); 25837fdb2f5SManos Pitsidianakis } 259ab6b6a8aSPaolo Bonzini let update = (self.line_control.send_break() != new_val.send_break()) && { 26037fdb2f5SManos Pitsidianakis let mut break_enable: c_int = new_val.send_break().into(); 26137fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend is a valid CharBackend instance after it's been 26237fdb2f5SManos Pitsidianakis // initialized in realize(). 26337fdb2f5SManos Pitsidianakis unsafe { 26437fdb2f5SManos Pitsidianakis qemu_chr_fe_ioctl( 26549bfe63fSPaolo Bonzini char_backend, 26637fdb2f5SManos Pitsidianakis CHR_IOCTL_SERIAL_SET_BREAK as i32, 26737fdb2f5SManos Pitsidianakis addr_of_mut!(break_enable).cast::<c_void>(), 26837fdb2f5SManos Pitsidianakis ); 26937fdb2f5SManos Pitsidianakis } 270ab6b6a8aSPaolo Bonzini self.loopback_break(break_enable > 0) 271ab6b6a8aSPaolo Bonzini }; 27237fdb2f5SManos Pitsidianakis self.line_control = new_val; 27337fdb2f5SManos Pitsidianakis self.set_read_trigger(); 274ab6b6a8aSPaolo Bonzini return update; 27537fdb2f5SManos Pitsidianakis } 2766d314cc0SPaolo Bonzini CR => { 27737fdb2f5SManos Pitsidianakis // ??? Need to implement the enable bit. 27837fdb2f5SManos Pitsidianakis self.control = value.into(); 279ab6b6a8aSPaolo Bonzini return self.loopback_mdmctrl(); 28037fdb2f5SManos Pitsidianakis } 2816d314cc0SPaolo Bonzini FLS => { 28237fdb2f5SManos Pitsidianakis self.ifl = value; 28337fdb2f5SManos Pitsidianakis self.set_read_trigger(); 28437fdb2f5SManos Pitsidianakis } 2856d314cc0SPaolo Bonzini IMSC => { 28637fdb2f5SManos Pitsidianakis self.int_enabled = value; 287ab6b6a8aSPaolo Bonzini return true; 28837fdb2f5SManos Pitsidianakis } 2896d314cc0SPaolo Bonzini RIS => {} 2906d314cc0SPaolo Bonzini MIS => {} 2916d314cc0SPaolo Bonzini ICR => { 29237fdb2f5SManos Pitsidianakis self.int_level &= !value; 293ab6b6a8aSPaolo Bonzini return true; 29437fdb2f5SManos Pitsidianakis } 2956d314cc0SPaolo Bonzini DMACR => { 29637fdb2f5SManos Pitsidianakis self.dmacr = value; 29737fdb2f5SManos Pitsidianakis if value & 3 > 0 { 29837fdb2f5SManos Pitsidianakis // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n"); 29937fdb2f5SManos Pitsidianakis eprintln!("pl011: DMA not implemented"); 30037fdb2f5SManos Pitsidianakis } 30137fdb2f5SManos Pitsidianakis } 30237fdb2f5SManos Pitsidianakis } 303ab6b6a8aSPaolo Bonzini false 30437fdb2f5SManos Pitsidianakis } 30537fdb2f5SManos Pitsidianakis 30637fdb2f5SManos Pitsidianakis #[inline] 307ab6b6a8aSPaolo Bonzini #[must_use] 308ab6b6a8aSPaolo Bonzini fn loopback_tx(&mut self, value: u32) -> bool { 30937fdb2f5SManos Pitsidianakis // Caveat: 31037fdb2f5SManos Pitsidianakis // 31137fdb2f5SManos Pitsidianakis // In real hardware, TX loopback happens at the serial-bit level 31237fdb2f5SManos Pitsidianakis // and then reassembled by the RX logics back into bytes and placed 31337fdb2f5SManos Pitsidianakis // into the RX fifo. That is, loopback happens after TX fifo. 31437fdb2f5SManos Pitsidianakis // 31537fdb2f5SManos Pitsidianakis // Because the real hardware TX fifo is time-drained at the frame 31637fdb2f5SManos Pitsidianakis // rate governed by the configured serial format, some loopback 31737fdb2f5SManos Pitsidianakis // bytes in TX fifo may still be able to get into the RX fifo 31837fdb2f5SManos Pitsidianakis // that could be full at times while being drained at software 31937fdb2f5SManos Pitsidianakis // pace. 32037fdb2f5SManos Pitsidianakis // 32137fdb2f5SManos Pitsidianakis // In such scenario, the RX draining pace is the major factor 32237fdb2f5SManos Pitsidianakis // deciding which loopback bytes get into the RX fifo, unless 32337fdb2f5SManos Pitsidianakis // hardware flow-control is enabled. 32437fdb2f5SManos Pitsidianakis // 32537fdb2f5SManos Pitsidianakis // For simplicity, the above described is not emulated. 326ab6b6a8aSPaolo Bonzini self.loopback_enabled() && self.put_fifo(value) 32737fdb2f5SManos Pitsidianakis } 32837fdb2f5SManos Pitsidianakis 329ab6b6a8aSPaolo Bonzini #[must_use] 330ab6b6a8aSPaolo Bonzini fn loopback_mdmctrl(&mut self) -> bool { 33137fdb2f5SManos Pitsidianakis if !self.loopback_enabled() { 332ab6b6a8aSPaolo Bonzini return false; 33337fdb2f5SManos Pitsidianakis } 33437fdb2f5SManos Pitsidianakis 33537fdb2f5SManos Pitsidianakis /* 33637fdb2f5SManos Pitsidianakis * Loopback software-driven modem control outputs to modem status inputs: 33737fdb2f5SManos Pitsidianakis * FR.RI <= CR.Out2 33837fdb2f5SManos Pitsidianakis * FR.DCD <= CR.Out1 33937fdb2f5SManos Pitsidianakis * FR.CTS <= CR.RTS 34037fdb2f5SManos Pitsidianakis * FR.DSR <= CR.DTR 34137fdb2f5SManos Pitsidianakis * 34237fdb2f5SManos Pitsidianakis * The loopback happens immediately even if this call is triggered 34337fdb2f5SManos Pitsidianakis * by setting only CR.LBE. 34437fdb2f5SManos Pitsidianakis * 34537fdb2f5SManos Pitsidianakis * CTS/RTS updates due to enabled hardware flow controls are not 34637fdb2f5SManos Pitsidianakis * dealt with here. 34737fdb2f5SManos Pitsidianakis */ 34837fdb2f5SManos Pitsidianakis 34937fdb2f5SManos Pitsidianakis self.flags.set_ring_indicator(self.control.out_2()); 35037fdb2f5SManos Pitsidianakis self.flags.set_data_carrier_detect(self.control.out_1()); 35137fdb2f5SManos Pitsidianakis self.flags.set_clear_to_send(self.control.request_to_send()); 35237fdb2f5SManos Pitsidianakis self.flags 35337fdb2f5SManos Pitsidianakis .set_data_set_ready(self.control.data_transmit_ready()); 35437fdb2f5SManos Pitsidianakis 35537fdb2f5SManos Pitsidianakis // Change interrupts based on updated FR 35637fdb2f5SManos Pitsidianakis let mut il = self.int_level; 35737fdb2f5SManos Pitsidianakis 358c44818a5SPaolo Bonzini il &= !Interrupt::MS.0; 35937fdb2f5SManos Pitsidianakis 36037fdb2f5SManos Pitsidianakis if self.flags.data_set_ready() { 361c44818a5SPaolo Bonzini il |= Interrupt::DSR.0; 36237fdb2f5SManos Pitsidianakis } 36337fdb2f5SManos Pitsidianakis if self.flags.data_carrier_detect() { 364c44818a5SPaolo Bonzini il |= Interrupt::DCD.0; 36537fdb2f5SManos Pitsidianakis } 36637fdb2f5SManos Pitsidianakis if self.flags.clear_to_send() { 367c44818a5SPaolo Bonzini il |= Interrupt::CTS.0; 36837fdb2f5SManos Pitsidianakis } 36937fdb2f5SManos Pitsidianakis if self.flags.ring_indicator() { 370c44818a5SPaolo Bonzini il |= Interrupt::RI.0; 37137fdb2f5SManos Pitsidianakis } 37237fdb2f5SManos Pitsidianakis self.int_level = il; 373ab6b6a8aSPaolo Bonzini true 37437fdb2f5SManos Pitsidianakis } 37537fdb2f5SManos Pitsidianakis 376ab6b6a8aSPaolo Bonzini fn loopback_break(&mut self, enable: bool) -> bool { 377ab6b6a8aSPaolo Bonzini enable && self.loopback_tx(registers::Data::BREAK.into()) 37837fdb2f5SManos Pitsidianakis } 37937fdb2f5SManos Pitsidianakis 38037fdb2f5SManos Pitsidianakis fn set_read_trigger(&mut self) { 38137fdb2f5SManos Pitsidianakis self.read_trigger = 1; 38237fdb2f5SManos Pitsidianakis } 38337fdb2f5SManos Pitsidianakis 38437fdb2f5SManos Pitsidianakis pub fn reset(&mut self) { 38537fdb2f5SManos Pitsidianakis self.line_control.reset(); 38637fdb2f5SManos Pitsidianakis self.receive_status_error_clear.reset(); 38737fdb2f5SManos Pitsidianakis self.dmacr = 0; 38837fdb2f5SManos Pitsidianakis self.int_enabled = 0; 38937fdb2f5SManos Pitsidianakis self.int_level = 0; 39037fdb2f5SManos Pitsidianakis self.ilpr = 0; 39137fdb2f5SManos Pitsidianakis self.ibrd = 0; 39237fdb2f5SManos Pitsidianakis self.fbrd = 0; 39337fdb2f5SManos Pitsidianakis self.read_trigger = 1; 39437fdb2f5SManos Pitsidianakis self.ifl = 0x12; 39537fdb2f5SManos Pitsidianakis self.control.reset(); 396f65314bdSPaolo Bonzini self.flags.reset(); 397f65314bdSPaolo Bonzini self.reset_rx_fifo(); 398f65314bdSPaolo Bonzini self.reset_tx_fifo(); 39937fdb2f5SManos Pitsidianakis } 40037fdb2f5SManos Pitsidianakis 401f65314bdSPaolo Bonzini pub fn reset_rx_fifo(&mut self) { 40237fdb2f5SManos Pitsidianakis self.read_count = 0; 40337fdb2f5SManos Pitsidianakis self.read_pos = 0; 40437fdb2f5SManos Pitsidianakis 405f65314bdSPaolo Bonzini // Reset FIFO flags 406f65314bdSPaolo Bonzini self.flags.set_receive_fifo_full(false); 407f65314bdSPaolo Bonzini self.flags.set_receive_fifo_empty(true); 408f65314bdSPaolo Bonzini } 409f65314bdSPaolo Bonzini 410f65314bdSPaolo Bonzini pub fn reset_tx_fifo(&mut self) { 411f65314bdSPaolo Bonzini // Reset FIFO flags 412f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_full(false); 413f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_empty(true); 41437fdb2f5SManos Pitsidianakis } 41537fdb2f5SManos Pitsidianakis 41637fdb2f5SManos Pitsidianakis #[inline] 41737fdb2f5SManos Pitsidianakis pub fn fifo_enabled(&self) -> bool { 418bf9987c0SPaolo Bonzini self.line_control.fifos_enabled() == registers::Mode::FIFO 41937fdb2f5SManos Pitsidianakis } 42037fdb2f5SManos Pitsidianakis 42137fdb2f5SManos Pitsidianakis #[inline] 42237fdb2f5SManos Pitsidianakis pub fn loopback_enabled(&self) -> bool { 42337fdb2f5SManos Pitsidianakis self.control.enable_loopback() 42437fdb2f5SManos Pitsidianakis } 42537fdb2f5SManos Pitsidianakis 42637fdb2f5SManos Pitsidianakis #[inline] 4276b4f7b07SPaolo Bonzini pub fn fifo_depth(&self) -> u32 { 42837fdb2f5SManos Pitsidianakis // Note: FIFO depth is expected to be power-of-2 42937fdb2f5SManos Pitsidianakis if self.fifo_enabled() { 43037fdb2f5SManos Pitsidianakis return PL011_FIFO_DEPTH; 43137fdb2f5SManos Pitsidianakis } 43237fdb2f5SManos Pitsidianakis 1 43337fdb2f5SManos Pitsidianakis } 43437fdb2f5SManos Pitsidianakis 435ab6b6a8aSPaolo Bonzini #[must_use] 436ab6b6a8aSPaolo Bonzini pub fn put_fifo(&mut self, value: u32) -> bool { 43737fdb2f5SManos Pitsidianakis let depth = self.fifo_depth(); 43837fdb2f5SManos Pitsidianakis assert!(depth > 0); 43937fdb2f5SManos Pitsidianakis let slot = (self.read_pos + self.read_count) & (depth - 1); 440e1f93533SPaolo Bonzini self.read_fifo[slot] = registers::Data::from(value); 44137fdb2f5SManos Pitsidianakis self.read_count += 1; 44237fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(false); 44337fdb2f5SManos Pitsidianakis if self.read_count == depth { 44437fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(true); 44537fdb2f5SManos Pitsidianakis } 44637fdb2f5SManos Pitsidianakis 44737fdb2f5SManos Pitsidianakis if self.read_count == self.read_trigger { 448c44818a5SPaolo Bonzini self.int_level |= Interrupt::RX.0; 449ab6b6a8aSPaolo Bonzini return true; 45037fdb2f5SManos Pitsidianakis } 451ab6b6a8aSPaolo Bonzini false 45237fdb2f5SManos Pitsidianakis } 45337fdb2f5SManos Pitsidianakis 45449bfe63fSPaolo Bonzini pub fn post_load(&mut self) -> Result<(), ()> { 45593243319SManos Pitsidianakis /* Sanity-check input state */ 45693243319SManos Pitsidianakis if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() { 45793243319SManos Pitsidianakis return Err(()); 45893243319SManos Pitsidianakis } 45993243319SManos Pitsidianakis 46093243319SManos Pitsidianakis if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 { 46193243319SManos Pitsidianakis // Older versions of PL011 didn't ensure that the single 46293243319SManos Pitsidianakis // character in the FIFO in FIFO-disabled mode is in 46393243319SManos Pitsidianakis // element 0 of the array; convert to follow the current 46493243319SManos Pitsidianakis // code's assumptions. 46593243319SManos Pitsidianakis self.read_fifo[0] = self.read_fifo[self.read_pos]; 46693243319SManos Pitsidianakis self.read_pos = 0; 46793243319SManos Pitsidianakis } 46893243319SManos Pitsidianakis 46993243319SManos Pitsidianakis self.ibrd &= IBRD_MASK; 47093243319SManos Pitsidianakis self.fbrd &= FBRD_MASK; 47193243319SManos Pitsidianakis 47293243319SManos Pitsidianakis Ok(()) 47393243319SManos Pitsidianakis } 47449bfe63fSPaolo Bonzini } 47549bfe63fSPaolo Bonzini 47649bfe63fSPaolo Bonzini impl PL011State { 47749bfe63fSPaolo Bonzini /// Initializes a pre-allocated, unitialized instance of `PL011State`. 47849bfe63fSPaolo Bonzini /// 47949bfe63fSPaolo Bonzini /// # Safety 48049bfe63fSPaolo Bonzini /// 48149bfe63fSPaolo Bonzini /// `self` must point to a correctly sized and aligned location for the 48249bfe63fSPaolo Bonzini /// `PL011State` type. It must not be called more than once on the same 48349bfe63fSPaolo Bonzini /// location/instance. All its fields are expected to hold unitialized 48449bfe63fSPaolo Bonzini /// values with the sole exception of `parent_obj`. 48549bfe63fSPaolo Bonzini unsafe fn init(&mut self) { 48649bfe63fSPaolo Bonzini const CLK_NAME: &CStr = c_str!("clk"); 48749bfe63fSPaolo Bonzini 48849bfe63fSPaolo Bonzini // SAFETY: 48949bfe63fSPaolo Bonzini // 49049bfe63fSPaolo Bonzini // self and self.iomem are guaranteed to be valid at this point since callers 49149bfe63fSPaolo Bonzini // must make sure the `self` reference is valid. 49249bfe63fSPaolo Bonzini unsafe { 49349bfe63fSPaolo Bonzini memory_region_init_io( 49449bfe63fSPaolo Bonzini addr_of_mut!(self.iomem), 49549bfe63fSPaolo Bonzini addr_of_mut!(*self).cast::<Object>(), 49649bfe63fSPaolo Bonzini &PL011_OPS, 49749bfe63fSPaolo Bonzini addr_of_mut!(*self).cast::<c_void>(), 49849bfe63fSPaolo Bonzini Self::TYPE_NAME.as_ptr(), 49949bfe63fSPaolo Bonzini 0x1000, 50049bfe63fSPaolo Bonzini ); 50149bfe63fSPaolo Bonzini } 50249bfe63fSPaolo Bonzini 50349bfe63fSPaolo Bonzini self.regs = Default::default(); 50449bfe63fSPaolo Bonzini 50549bfe63fSPaolo Bonzini // SAFETY: 50649bfe63fSPaolo Bonzini // 50749bfe63fSPaolo Bonzini // self.clock is not initialized at this point; but since `NonNull<_>` is Copy, 50849bfe63fSPaolo Bonzini // we can overwrite the undefined value without side effects. This is 50949bfe63fSPaolo Bonzini // safe since all PL011State instances are created by QOM code which 51049bfe63fSPaolo Bonzini // calls this function to initialize the fields; therefore no code is 51149bfe63fSPaolo Bonzini // able to access an invalid self.clock value. 51249bfe63fSPaolo Bonzini unsafe { 51349bfe63fSPaolo Bonzini let dev: &mut DeviceState = self.upcast_mut(); 51449bfe63fSPaolo Bonzini self.clock = NonNull::new(qdev_init_clock_in( 51549bfe63fSPaolo Bonzini dev, 51649bfe63fSPaolo Bonzini CLK_NAME.as_ptr(), 51749bfe63fSPaolo Bonzini None, /* pl011_clock_update */ 51849bfe63fSPaolo Bonzini addr_of_mut!(*self).cast::<c_void>(), 51949bfe63fSPaolo Bonzini ClockEvent::ClockUpdate.0, 52049bfe63fSPaolo Bonzini )) 52149bfe63fSPaolo Bonzini .unwrap(); 52249bfe63fSPaolo Bonzini } 52349bfe63fSPaolo Bonzini } 52449bfe63fSPaolo Bonzini 52549bfe63fSPaolo Bonzini fn post_init(&self) { 52649bfe63fSPaolo Bonzini self.init_mmio(&self.iomem); 52749bfe63fSPaolo Bonzini for irq in self.interrupts.iter() { 52849bfe63fSPaolo Bonzini self.init_irq(irq); 52949bfe63fSPaolo Bonzini } 53049bfe63fSPaolo Bonzini } 5316d314cc0SPaolo Bonzini 532*b3a29b3dSPaolo Bonzini pub fn read(&mut self, offset: hwaddr, _size: u32) -> u64 { 533ab6b6a8aSPaolo Bonzini let mut update_irq = false; 534ab6b6a8aSPaolo Bonzini let result = match RegisterOffset::try_from(offset) { 5356d314cc0SPaolo Bonzini Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => { 5366d314cc0SPaolo Bonzini let device_id = self.get_class().device_id; 537*b3a29b3dSPaolo Bonzini u32::from(device_id[(offset - 0xfe0) >> 2]) 5386d314cc0SPaolo Bonzini } 5396d314cc0SPaolo Bonzini Err(_) => { 5406d314cc0SPaolo Bonzini // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset); 541*b3a29b3dSPaolo Bonzini 0 5426d314cc0SPaolo Bonzini } 543a1ab4eedSPaolo Bonzini Ok(field) => match self.regs.borrow_mut().read(field) { 544*b3a29b3dSPaolo Bonzini ControlFlow::Break(value) => value, 545ab6b6a8aSPaolo Bonzini ControlFlow::Continue(value) => { 546ab6b6a8aSPaolo Bonzini update_irq = true; 547*b3a29b3dSPaolo Bonzini value 5486d314cc0SPaolo Bonzini } 549ab6b6a8aSPaolo Bonzini }, 550ab6b6a8aSPaolo Bonzini }; 551ab6b6a8aSPaolo Bonzini if update_irq { 552ab6b6a8aSPaolo Bonzini self.update(); 553*b3a29b3dSPaolo Bonzini unsafe { 554*b3a29b3dSPaolo Bonzini qemu_chr_fe_accept_input(&mut self.char_backend); 5556d314cc0SPaolo Bonzini } 556*b3a29b3dSPaolo Bonzini } 557*b3a29b3dSPaolo Bonzini result.into() 5586d314cc0SPaolo Bonzini } 5596d314cc0SPaolo Bonzini 5606d314cc0SPaolo Bonzini pub fn write(&mut self, offset: hwaddr, value: u64) { 561ab6b6a8aSPaolo Bonzini let mut update_irq = false; 5626d314cc0SPaolo Bonzini if let Ok(field) = RegisterOffset::try_from(offset) { 5636d314cc0SPaolo Bonzini // qemu_chr_fe_write_all() calls into the can_receive 5646d314cc0SPaolo Bonzini // callback, so handle writes before entering PL011Registers. 5656d314cc0SPaolo Bonzini if field == RegisterOffset::DR { 5666d314cc0SPaolo Bonzini // ??? Check if transmitter is enabled. 5676d314cc0SPaolo Bonzini let ch: u8 = value as u8; 5686d314cc0SPaolo Bonzini // SAFETY: char_backend is a valid CharBackend instance after it's been 5696d314cc0SPaolo Bonzini // initialized in realize(). 5706d314cc0SPaolo Bonzini // XXX this blocks entire thread. Rewrite to use 5716d314cc0SPaolo Bonzini // qemu_chr_fe_write and background I/O callbacks 5726d314cc0SPaolo Bonzini unsafe { 5736d314cc0SPaolo Bonzini qemu_chr_fe_write_all(&mut self.char_backend, &ch, 1); 5746d314cc0SPaolo Bonzini } 5756d314cc0SPaolo Bonzini } 5766d314cc0SPaolo Bonzini 577a1ab4eedSPaolo Bonzini update_irq = self 578a1ab4eedSPaolo Bonzini .regs 579a1ab4eedSPaolo Bonzini .borrow_mut() 580a1ab4eedSPaolo Bonzini .write(field, value as u32, &mut self.char_backend); 5816d314cc0SPaolo Bonzini } else { 5826d314cc0SPaolo Bonzini eprintln!("write bad offset {offset} value {value}"); 5836d314cc0SPaolo Bonzini } 584ab6b6a8aSPaolo Bonzini if update_irq { 585ab6b6a8aSPaolo Bonzini self.update(); 586ab6b6a8aSPaolo Bonzini } 5876d314cc0SPaolo Bonzini } 58849bfe63fSPaolo Bonzini 58949bfe63fSPaolo Bonzini pub fn can_receive(&self) -> bool { 59049bfe63fSPaolo Bonzini // trace_pl011_can_receive(s->lcr, s->read_count, r); 591a1ab4eedSPaolo Bonzini let regs = self.regs.borrow(); 59249bfe63fSPaolo Bonzini regs.read_count < regs.fifo_depth() 59349bfe63fSPaolo Bonzini } 59449bfe63fSPaolo Bonzini 595a1ab4eedSPaolo Bonzini pub fn receive(&self, ch: u32) { 596a1ab4eedSPaolo Bonzini let mut regs = self.regs.borrow_mut(); 59749bfe63fSPaolo Bonzini let update_irq = !regs.loopback_enabled() && regs.put_fifo(ch); 598a1ab4eedSPaolo Bonzini // Release the BqlRefCell before calling self.update() 599a1ab4eedSPaolo Bonzini drop(regs); 600a1ab4eedSPaolo Bonzini 60149bfe63fSPaolo Bonzini if update_irq { 60249bfe63fSPaolo Bonzini self.update(); 60349bfe63fSPaolo Bonzini } 60449bfe63fSPaolo Bonzini } 60549bfe63fSPaolo Bonzini 606a1ab4eedSPaolo Bonzini pub fn event(&self, event: QEMUChrEvent) { 60749bfe63fSPaolo Bonzini let mut update_irq = false; 608a1ab4eedSPaolo Bonzini let mut regs = self.regs.borrow_mut(); 60949bfe63fSPaolo Bonzini if event == QEMUChrEvent::CHR_EVENT_BREAK && !regs.loopback_enabled() { 61049bfe63fSPaolo Bonzini update_irq = regs.put_fifo(registers::Data::BREAK.into()); 61149bfe63fSPaolo Bonzini } 612a1ab4eedSPaolo Bonzini // Release the BqlRefCell before calling self.update() 613a1ab4eedSPaolo Bonzini drop(regs); 614a1ab4eedSPaolo Bonzini 61549bfe63fSPaolo Bonzini if update_irq { 61649bfe63fSPaolo Bonzini self.update() 61749bfe63fSPaolo Bonzini } 61849bfe63fSPaolo Bonzini } 61949bfe63fSPaolo Bonzini 62049bfe63fSPaolo Bonzini pub fn realize(&self) { 62149bfe63fSPaolo Bonzini // SAFETY: self.char_backend has the correct size and alignment for a 62249bfe63fSPaolo Bonzini // CharBackend object, and its callbacks are of the correct types. 62349bfe63fSPaolo Bonzini unsafe { 62449bfe63fSPaolo Bonzini qemu_chr_fe_set_handlers( 62549bfe63fSPaolo Bonzini addr_of!(self.char_backend) as *mut CharBackend, 62649bfe63fSPaolo Bonzini Some(pl011_can_receive), 62749bfe63fSPaolo Bonzini Some(pl011_receive), 62849bfe63fSPaolo Bonzini Some(pl011_event), 62949bfe63fSPaolo Bonzini None, 63049bfe63fSPaolo Bonzini addr_of!(*self).cast::<c_void>() as *mut c_void, 63149bfe63fSPaolo Bonzini core::ptr::null_mut(), 63249bfe63fSPaolo Bonzini true, 63349bfe63fSPaolo Bonzini ); 63449bfe63fSPaolo Bonzini } 63549bfe63fSPaolo Bonzini } 63649bfe63fSPaolo Bonzini 63749bfe63fSPaolo Bonzini pub fn reset(&mut self) { 638a1ab4eedSPaolo Bonzini self.regs.borrow_mut().reset(); 63949bfe63fSPaolo Bonzini } 64049bfe63fSPaolo Bonzini 64149bfe63fSPaolo Bonzini pub fn update(&self) { 642a1ab4eedSPaolo Bonzini let regs = self.regs.borrow(); 64349bfe63fSPaolo Bonzini let flags = regs.int_level & regs.int_enabled; 64449bfe63fSPaolo Bonzini for (irq, i) in self.interrupts.iter().zip(IRQMASK) { 64549bfe63fSPaolo Bonzini irq.set(flags & i != 0); 64649bfe63fSPaolo Bonzini } 64749bfe63fSPaolo Bonzini } 64849bfe63fSPaolo Bonzini 649a1ab4eedSPaolo Bonzini pub fn post_load(&self, _version_id: u32) -> Result<(), ()> { 650a1ab4eedSPaolo Bonzini self.regs.borrow_mut().post_load() 65149bfe63fSPaolo Bonzini } 65237fdb2f5SManos Pitsidianakis } 65337fdb2f5SManos Pitsidianakis 65437fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ? 655d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [ 65637fdb2f5SManos Pitsidianakis /* combined IRQ */ 657c44818a5SPaolo Bonzini Interrupt::E.0 | Interrupt::MS.0 | Interrupt::RT.0 | Interrupt::TX.0 | Interrupt::RX.0, 658c44818a5SPaolo Bonzini Interrupt::RX.0, 659c44818a5SPaolo Bonzini Interrupt::TX.0, 660c44818a5SPaolo Bonzini Interrupt::RT.0, 661c44818a5SPaolo Bonzini Interrupt::MS.0, 662c44818a5SPaolo Bonzini Interrupt::E.0, 66337fdb2f5SManos Pitsidianakis ]; 66437fdb2f5SManos Pitsidianakis 66537fdb2f5SManos Pitsidianakis /// # Safety 66637fdb2f5SManos Pitsidianakis /// 66737fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 66837fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 66937fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 67037fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int { 6717d052039SPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 6727d052039SPaolo Bonzini unsafe { state.as_ref().can_receive().into() } 67337fdb2f5SManos Pitsidianakis } 67437fdb2f5SManos Pitsidianakis 67537fdb2f5SManos Pitsidianakis /// # Safety 67637fdb2f5SManos Pitsidianakis /// 67737fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 67837fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 67937fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 68037fdb2f5SManos Pitsidianakis /// 68137fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid. 6829f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) { 683a1ab4eedSPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 68437fdb2f5SManos Pitsidianakis unsafe { 68537fdb2f5SManos Pitsidianakis if size > 0 { 68637fdb2f5SManos Pitsidianakis debug_assert!(!buf.is_null()); 687a1ab4eedSPaolo Bonzini state.as_ref().receive(u32::from(buf.read_volatile())); 68837fdb2f5SManos Pitsidianakis } 68937fdb2f5SManos Pitsidianakis } 69037fdb2f5SManos Pitsidianakis } 69137fdb2f5SManos Pitsidianakis 69237fdb2f5SManos Pitsidianakis /// # Safety 69337fdb2f5SManos Pitsidianakis /// 69437fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 69537fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 69637fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 6979f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) { 698a1ab4eedSPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 699a1ab4eedSPaolo Bonzini unsafe { state.as_ref().event(event) } 70037fdb2f5SManos Pitsidianakis } 70137fdb2f5SManos Pitsidianakis 70237fdb2f5SManos Pitsidianakis /// # Safety 70337fdb2f5SManos Pitsidianakis /// 70437fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`. 70537fdb2f5SManos Pitsidianakis #[no_mangle] 70637fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create( 70737fdb2f5SManos Pitsidianakis addr: u64, 70837fdb2f5SManos Pitsidianakis irq: qemu_irq, 70937fdb2f5SManos Pitsidianakis chr: *mut Chardev, 71037fdb2f5SManos Pitsidianakis ) -> *mut DeviceState { 71137fdb2f5SManos Pitsidianakis unsafe { 7123701fb22SPaolo Bonzini let dev: *mut DeviceState = qdev_new(PL011State::TYPE_NAME.as_ptr()); 71337fdb2f5SManos Pitsidianakis let sysbus: *mut SysBusDevice = dev.cast::<SysBusDevice>(); 71437fdb2f5SManos Pitsidianakis 715718e255fSPaolo Bonzini qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr); 7167a35e2fbSPaolo Bonzini sysbus_realize_and_unref(sysbus, addr_of_mut!(error_fatal)); 71737fdb2f5SManos Pitsidianakis sysbus_mmio_map(sysbus, 0, addr); 71837fdb2f5SManos Pitsidianakis sysbus_connect_irq(sysbus, 0, irq); 71937fdb2f5SManos Pitsidianakis dev 72037fdb2f5SManos Pitsidianakis } 72137fdb2f5SManos Pitsidianakis } 72237fdb2f5SManos Pitsidianakis 7232e06e72dSManos Pitsidianakis #[repr(C)] 724a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)] 7252e06e72dSManos Pitsidianakis /// PL011 Luminary device model. 7262e06e72dSManos Pitsidianakis pub struct PL011Luminary { 727ca0d60a6SPaolo Bonzini parent_obj: ParentField<PL011State>, 7282e06e72dSManos Pitsidianakis } 7292e06e72dSManos Pitsidianakis 730d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011Luminary { 731d9434f29SPaolo Bonzini fn class_init(klass: &mut PL011Class) { 732d9434f29SPaolo Bonzini klass.device_id = DeviceId::LUMINARY; 733d9434f29SPaolo Bonzini <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class); 7342e06e72dSManos Pitsidianakis } 7352e06e72dSManos Pitsidianakis } 7362e06e72dSManos Pitsidianakis 737f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object); 738f50cd85cSPaolo Bonzini 7397bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary { 7406dd818fbSPaolo Bonzini type Class = <PL011State as ObjectType>::Class; 7412e06e72dSManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY; 7427bd8e3efSPaolo Bonzini } 7437bd8e3efSPaolo Bonzini 7447bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary { 745166e8a1fSPaolo Bonzini type ParentType = PL011State; 7462e06e72dSManos Pitsidianakis } 7478c80c472SPaolo Bonzini 7488c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {} 749