137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited 237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org> 337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later 437fdb2f5SManos Pitsidianakis 50f9eb0ffSZhao Liu use core::ptr::{addr_of, addr_of_mut, NonNull}; 69f7d4520SPaolo Bonzini use std::{ 79f7d4520SPaolo Bonzini ffi::CStr, 86d314cc0SPaolo Bonzini ops::ControlFlow, 913761277SPaolo Bonzini os::raw::{c_int, c_void}, 1037fdb2f5SManos Pitsidianakis }; 1137fdb2f5SManos Pitsidianakis 1237fdb2f5SManos Pitsidianakis use qemu_api::{ 1306a1cfb5SZhao Liu bindings::{ 1406a1cfb5SZhao Liu error_fatal, hwaddr, memory_region_init_io, qdev_init_clock_in, qdev_new, 1506a1cfb5SZhao Liu qdev_prop_set_chr, qemu_chr_fe_ioctl, qemu_chr_fe_set_handlers, qemu_chr_fe_write_all, 1606a1cfb5SZhao Liu qemu_irq, sysbus_connect_irq, sysbus_mmio_map, sysbus_realize_and_unref, CharBackend, 1706a1cfb5SZhao Liu Chardev, Clock, ClockEvent, MemoryRegion, QEMUChrEvent, CHR_IOCTL_SERIAL_SET_BREAK, 1806a1cfb5SZhao Liu }, 19b800a313SPaolo Bonzini c_str, impl_vmstate_forward, 204ed4da16SPaolo Bonzini irq::InterruptSource, 217bd8e3efSPaolo Bonzini prelude::*, 2206a1cfb5SZhao Liu qdev::{DeviceImpl, DeviceState, Property}, 23d9434f29SPaolo Bonzini qom::{ClassInitImpl, ObjectImpl, ParentField}, 2406a1cfb5SZhao Liu sysbus::{SysBusDevice, SysBusDeviceClass}, 2506a1cfb5SZhao Liu vmstate::VMStateDescription, 2637fdb2f5SManos Pitsidianakis }; 2737fdb2f5SManos Pitsidianakis 2837fdb2f5SManos Pitsidianakis use crate::{ 298c80c472SPaolo Bonzini device_class, 3037fdb2f5SManos Pitsidianakis memory_ops::PL011_OPS, 3137fdb2f5SManos Pitsidianakis registers::{self, Interrupt}, 3237fdb2f5SManos Pitsidianakis RegisterOffset, 3337fdb2f5SManos Pitsidianakis }; 3437fdb2f5SManos Pitsidianakis 3593243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD` 36230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff; 3793243319SManos Pitsidianakis 3893243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD` 39230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f; 4093243319SManos Pitsidianakis 4137fdb2f5SManos Pitsidianakis /// QEMU sourced constant. 426b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16; 4337fdb2f5SManos Pitsidianakis 44d9434f29SPaolo Bonzini #[derive(Clone, Copy)] 45d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]); 462e06e72dSManos Pitsidianakis 472e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId { 48d9434f29SPaolo Bonzini type Output = u8; 492e06e72dSManos Pitsidianakis 502e06e72dSManos Pitsidianakis fn index(&self, idx: hwaddr) -> &Self::Output { 51d9434f29SPaolo Bonzini &self.0[idx as usize] 522e06e72dSManos Pitsidianakis } 532e06e72dSManos Pitsidianakis } 542e06e72dSManos Pitsidianakis 552e06e72dSManos Pitsidianakis impl DeviceId { 56d9434f29SPaolo Bonzini const ARM: Self = Self(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]); 57d9434f29SPaolo Bonzini const LUMINARY: Self = Self(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]); 582e06e72dSManos Pitsidianakis } 592e06e72dSManos Pitsidianakis 606b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with 616b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device. 626b4f7b07SPaolo Bonzini #[repr(transparent)] 636b4f7b07SPaolo Bonzini #[derive(Debug, Default)] 646b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]); 65b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo); 666b4f7b07SPaolo Bonzini 676b4f7b07SPaolo Bonzini impl Fifo { 686b4f7b07SPaolo Bonzini const fn len(&self) -> u32 { 696b4f7b07SPaolo Bonzini self.0.len() as u32 706b4f7b07SPaolo Bonzini } 716b4f7b07SPaolo Bonzini } 726b4f7b07SPaolo Bonzini 736b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo { 746b4f7b07SPaolo Bonzini fn index_mut(&mut self, idx: u32) -> &mut Self::Output { 756b4f7b07SPaolo Bonzini &mut self.0[idx as usize] 766b4f7b07SPaolo Bonzini } 776b4f7b07SPaolo Bonzini } 786b4f7b07SPaolo Bonzini 796b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo { 806b4f7b07SPaolo Bonzini type Output = registers::Data; 816b4f7b07SPaolo Bonzini 826b4f7b07SPaolo Bonzini fn index(&self, idx: u32) -> &Self::Output { 836b4f7b07SPaolo Bonzini &self.0[idx as usize] 846b4f7b07SPaolo Bonzini } 856b4f7b07SPaolo Bonzini } 866b4f7b07SPaolo Bonzini 8737fdb2f5SManos Pitsidianakis #[repr(C)] 88f3518400SJunjie Mao #[derive(Debug, qemu_api_macros::Object, qemu_api_macros::offsets)] 8937fdb2f5SManos Pitsidianakis /// PL011 Device Model in QEMU 9037fdb2f5SManos Pitsidianakis pub struct PL011State { 91ca0d60a6SPaolo Bonzini pub parent_obj: ParentField<SysBusDevice>, 9237fdb2f5SManos Pitsidianakis pub iomem: MemoryRegion, 9337fdb2f5SManos Pitsidianakis #[doc(alias = "fr")] 9437fdb2f5SManos Pitsidianakis pub flags: registers::Flags, 9537fdb2f5SManos Pitsidianakis #[doc(alias = "lcr")] 9637fdb2f5SManos Pitsidianakis pub line_control: registers::LineControl, 9737fdb2f5SManos Pitsidianakis #[doc(alias = "rsr")] 9837fdb2f5SManos Pitsidianakis pub receive_status_error_clear: registers::ReceiveStatusErrorClear, 9937fdb2f5SManos Pitsidianakis #[doc(alias = "cr")] 10037fdb2f5SManos Pitsidianakis pub control: registers::Control, 10137fdb2f5SManos Pitsidianakis pub dmacr: u32, 10237fdb2f5SManos Pitsidianakis pub int_enabled: u32, 10337fdb2f5SManos Pitsidianakis pub int_level: u32, 1046b4f7b07SPaolo Bonzini pub read_fifo: Fifo, 10537fdb2f5SManos Pitsidianakis pub ilpr: u32, 10637fdb2f5SManos Pitsidianakis pub ibrd: u32, 10737fdb2f5SManos Pitsidianakis pub fbrd: u32, 10837fdb2f5SManos Pitsidianakis pub ifl: u32, 1096b4f7b07SPaolo Bonzini pub read_pos: u32, 1106b4f7b07SPaolo Bonzini pub read_count: u32, 1116b4f7b07SPaolo Bonzini pub read_trigger: u32, 11237fdb2f5SManos Pitsidianakis #[doc(alias = "chr")] 11337fdb2f5SManos Pitsidianakis pub char_backend: CharBackend, 11437fdb2f5SManos Pitsidianakis /// QEMU interrupts 11537fdb2f5SManos Pitsidianakis /// 11637fdb2f5SManos Pitsidianakis /// ```text 11737fdb2f5SManos Pitsidianakis /// * sysbus MMIO region 0: device registers 11837fdb2f5SManos Pitsidianakis /// * sysbus IRQ 0: `UARTINTR` (combined interrupt line) 11937fdb2f5SManos Pitsidianakis /// * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line) 12037fdb2f5SManos Pitsidianakis /// * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line) 12137fdb2f5SManos Pitsidianakis /// * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line) 12237fdb2f5SManos Pitsidianakis /// * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line) 12337fdb2f5SManos Pitsidianakis /// * sysbus IRQ 5: `UARTEINTR` (error interrupt line) 12437fdb2f5SManos Pitsidianakis /// ``` 12537fdb2f5SManos Pitsidianakis #[doc(alias = "irq")] 1264ed4da16SPaolo Bonzini pub interrupts: [InterruptSource; IRQMASK.len()], 12737fdb2f5SManos Pitsidianakis #[doc(alias = "clk")] 12837fdb2f5SManos Pitsidianakis pub clock: NonNull<Clock>, 12937fdb2f5SManos Pitsidianakis #[doc(alias = "migrate_clk")] 13037fdb2f5SManos Pitsidianakis pub migrate_clock: bool, 13137fdb2f5SManos Pitsidianakis } 13237fdb2f5SManos Pitsidianakis 133f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object); 134f50cd85cSPaolo Bonzini 1355faaac0aSPaolo Bonzini #[repr(C)] 136d9434f29SPaolo Bonzini pub struct PL011Class { 137d9434f29SPaolo Bonzini parent_class: <SysBusDevice as ObjectType>::Class, 138d9434f29SPaolo Bonzini /// The byte string that identifies the device. 139d9434f29SPaolo Bonzini device_id: DeviceId, 140d9434f29SPaolo Bonzini } 141d9434f29SPaolo Bonzini 1427bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State { 143d9434f29SPaolo Bonzini type Class = PL011Class; 14437fdb2f5SManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011; 1457bd8e3efSPaolo Bonzini } 1467bd8e3efSPaolo Bonzini 147d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011State { 148d9434f29SPaolo Bonzini fn class_init(klass: &mut PL011Class) { 149d9434f29SPaolo Bonzini klass.device_id = DeviceId::ARM; 150d9434f29SPaolo Bonzini <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class); 151d9434f29SPaolo Bonzini } 152d9434f29SPaolo Bonzini } 153d9434f29SPaolo Bonzini 1547bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State { 155166e8a1fSPaolo Bonzini type ParentType = SysBusDevice; 156166e8a1fSPaolo Bonzini 1571f9d52c9SPaolo Bonzini const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init); 15822a18f0aSPaolo Bonzini const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init); 15937fdb2f5SManos Pitsidianakis } 16037fdb2f5SManos Pitsidianakis 1618c80c472SPaolo Bonzini impl DeviceImpl for PL011State { 1628c80c472SPaolo Bonzini fn properties() -> &'static [Property] { 1638c80c472SPaolo Bonzini &device_class::PL011_PROPERTIES 16437fdb2f5SManos Pitsidianakis } 1658c80c472SPaolo Bonzini fn vmsd() -> Option<&'static VMStateDescription> { 1668c80c472SPaolo Bonzini Some(&device_class::VMSTATE_PL011) 1678c80c472SPaolo Bonzini } 1680f9eb0ffSZhao Liu const REALIZE: Option<fn(&Self)> = Some(Self::realize); 169f75fb90fSPaolo Bonzini const RESET: Option<fn(&mut Self)> = Some(Self::reset); 1708c80c472SPaolo Bonzini } 1718c80c472SPaolo Bonzini 17237fdb2f5SManos Pitsidianakis impl PL011State { 17337fdb2f5SManos Pitsidianakis /// Initializes a pre-allocated, unitialized instance of `PL011State`. 17437fdb2f5SManos Pitsidianakis /// 17537fdb2f5SManos Pitsidianakis /// # Safety 17637fdb2f5SManos Pitsidianakis /// 17737fdb2f5SManos Pitsidianakis /// `self` must point to a correctly sized and aligned location for the 17837fdb2f5SManos Pitsidianakis /// `PL011State` type. It must not be called more than once on the same 17937fdb2f5SManos Pitsidianakis /// location/instance. All its fields are expected to hold unitialized 18037fdb2f5SManos Pitsidianakis /// values with the sole exception of `parent_obj`. 1812e57bb6bSManos Pitsidianakis unsafe fn init(&mut self) { 182718e255fSPaolo Bonzini const CLK_NAME: &CStr = c_str!("clk"); 1832e57bb6bSManos Pitsidianakis 18437fdb2f5SManos Pitsidianakis // SAFETY: 18537fdb2f5SManos Pitsidianakis // 18637fdb2f5SManos Pitsidianakis // self and self.iomem are guaranteed to be valid at this point since callers 18737fdb2f5SManos Pitsidianakis // must make sure the `self` reference is valid. 18837fdb2f5SManos Pitsidianakis unsafe { 18937fdb2f5SManos Pitsidianakis memory_region_init_io( 19037fdb2f5SManos Pitsidianakis addr_of_mut!(self.iomem), 19137fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<Object>(), 19237fdb2f5SManos Pitsidianakis &PL011_OPS, 19337fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<c_void>(), 1943701fb22SPaolo Bonzini Self::TYPE_NAME.as_ptr(), 19537fdb2f5SManos Pitsidianakis 0x1000, 19637fdb2f5SManos Pitsidianakis ); 19737fdb2f5SManos Pitsidianakis } 1984ed4da16SPaolo Bonzini 19937fdb2f5SManos Pitsidianakis // SAFETY: 20037fdb2f5SManos Pitsidianakis // 20137fdb2f5SManos Pitsidianakis // self.clock is not initialized at this point; but since `NonNull<_>` is Copy, 20237fdb2f5SManos Pitsidianakis // we can overwrite the undefined value without side effects. This is 20337fdb2f5SManos Pitsidianakis // safe since all PL011State instances are created by QOM code which 20437fdb2f5SManos Pitsidianakis // calls this function to initialize the fields; therefore no code is 20537fdb2f5SManos Pitsidianakis // able to access an invalid self.clock value. 20637fdb2f5SManos Pitsidianakis unsafe { 207f50cd85cSPaolo Bonzini let dev: &mut DeviceState = self.upcast_mut(); 20837fdb2f5SManos Pitsidianakis self.clock = NonNull::new(qdev_init_clock_in( 20937fdb2f5SManos Pitsidianakis dev, 21037fdb2f5SManos Pitsidianakis CLK_NAME.as_ptr(), 21137fdb2f5SManos Pitsidianakis None, /* pl011_clock_update */ 21237fdb2f5SManos Pitsidianakis addr_of_mut!(*self).cast::<c_void>(), 21337fdb2f5SManos Pitsidianakis ClockEvent::ClockUpdate.0, 21437fdb2f5SManos Pitsidianakis )) 21537fdb2f5SManos Pitsidianakis .unwrap(); 21637fdb2f5SManos Pitsidianakis } 21737fdb2f5SManos Pitsidianakis } 21837fdb2f5SManos Pitsidianakis 21922a18f0aSPaolo Bonzini fn post_init(&self) { 220559a779cSPaolo Bonzini self.init_mmio(&self.iomem); 221af68b41dSPaolo Bonzini for irq in self.interrupts.iter() { 222559a779cSPaolo Bonzini self.init_irq(irq); 223af68b41dSPaolo Bonzini } 224af68b41dSPaolo Bonzini } 225af68b41dSPaolo Bonzini 2266d314cc0SPaolo Bonzini fn regs_read(&mut self, offset: RegisterOffset) -> ControlFlow<u32, u32> { 22737fdb2f5SManos Pitsidianakis use RegisterOffset::*; 22837fdb2f5SManos Pitsidianakis 2296d314cc0SPaolo Bonzini ControlFlow::Break(match offset { 2306d314cc0SPaolo Bonzini DR => { 23137fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(false); 23237fdb2f5SManos Pitsidianakis let c = self.read_fifo[self.read_pos]; 23337fdb2f5SManos Pitsidianakis if self.read_count > 0 { 23437fdb2f5SManos Pitsidianakis self.read_count -= 1; 23537fdb2f5SManos Pitsidianakis self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1); 23637fdb2f5SManos Pitsidianakis } 23737fdb2f5SManos Pitsidianakis if self.read_count == 0 { 23837fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(true); 23937fdb2f5SManos Pitsidianakis } 24037fdb2f5SManos Pitsidianakis if self.read_count + 1 == self.read_trigger { 24137fdb2f5SManos Pitsidianakis self.int_level &= !registers::INT_RX; 24237fdb2f5SManos Pitsidianakis } 24337fdb2f5SManos Pitsidianakis // Update error bits. 244e1f93533SPaolo Bonzini self.receive_status_error_clear.set_from_data(c); 24537fdb2f5SManos Pitsidianakis // Must call qemu_chr_fe_accept_input, so return Continue: 2466d314cc0SPaolo Bonzini return ControlFlow::Continue(u32::from(c)); 24737fdb2f5SManos Pitsidianakis } 2486d314cc0SPaolo Bonzini RSR => u32::from(self.receive_status_error_clear), 2496d314cc0SPaolo Bonzini FR => u32::from(self.flags), 2506d314cc0SPaolo Bonzini FBRD => self.fbrd, 2516d314cc0SPaolo Bonzini ILPR => self.ilpr, 2526d314cc0SPaolo Bonzini IBRD => self.ibrd, 2536d314cc0SPaolo Bonzini LCR_H => u32::from(self.line_control), 2546d314cc0SPaolo Bonzini CR => u32::from(self.control), 2556d314cc0SPaolo Bonzini FLS => self.ifl, 2566d314cc0SPaolo Bonzini IMSC => self.int_enabled, 2576d314cc0SPaolo Bonzini RIS => self.int_level, 2586d314cc0SPaolo Bonzini MIS => self.int_level & self.int_enabled, 2596d314cc0SPaolo Bonzini ICR => { 26037fdb2f5SManos Pitsidianakis // "The UARTICR Register is the interrupt clear register and is write-only" 26137fdb2f5SManos Pitsidianakis // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR 26237fdb2f5SManos Pitsidianakis 0 26337fdb2f5SManos Pitsidianakis } 2646d314cc0SPaolo Bonzini DMACR => self.dmacr, 2656d314cc0SPaolo Bonzini }) 26637fdb2f5SManos Pitsidianakis } 26737fdb2f5SManos Pitsidianakis 268*ab6b6a8aSPaolo Bonzini fn regs_write(&mut self, offset: RegisterOffset, value: u32) -> bool { 26937fdb2f5SManos Pitsidianakis // eprintln!("write offset {offset} value {value}"); 27037fdb2f5SManos Pitsidianakis use RegisterOffset::*; 2716d314cc0SPaolo Bonzini match offset { 2726d314cc0SPaolo Bonzini DR => { 273*ab6b6a8aSPaolo Bonzini // interrupts always checked 274*ab6b6a8aSPaolo Bonzini let _ = self.loopback_tx(value); 27537fdb2f5SManos Pitsidianakis self.int_level |= registers::INT_TX; 276*ab6b6a8aSPaolo Bonzini return true; 27737fdb2f5SManos Pitsidianakis } 2786d314cc0SPaolo Bonzini RSR => { 2796d314cc0SPaolo Bonzini self.receive_status_error_clear = 0.into(); 28037fdb2f5SManos Pitsidianakis } 2816d314cc0SPaolo Bonzini FR => { 28237fdb2f5SManos Pitsidianakis // flag writes are ignored 28337fdb2f5SManos Pitsidianakis } 2846d314cc0SPaolo Bonzini ILPR => { 28537fdb2f5SManos Pitsidianakis self.ilpr = value; 28637fdb2f5SManos Pitsidianakis } 2876d314cc0SPaolo Bonzini IBRD => { 28837fdb2f5SManos Pitsidianakis self.ibrd = value; 28937fdb2f5SManos Pitsidianakis } 2906d314cc0SPaolo Bonzini FBRD => { 29137fdb2f5SManos Pitsidianakis self.fbrd = value; 29237fdb2f5SManos Pitsidianakis } 2936d314cc0SPaolo Bonzini LCR_H => { 29437fdb2f5SManos Pitsidianakis let new_val: registers::LineControl = value.into(); 29537fdb2f5SManos Pitsidianakis // Reset the FIFO state on FIFO enable or disable 296bf9987c0SPaolo Bonzini if self.line_control.fifos_enabled() != new_val.fifos_enabled() { 297f65314bdSPaolo Bonzini self.reset_rx_fifo(); 298f65314bdSPaolo Bonzini self.reset_tx_fifo(); 29937fdb2f5SManos Pitsidianakis } 300*ab6b6a8aSPaolo Bonzini let update = (self.line_control.send_break() != new_val.send_break()) && { 30137fdb2f5SManos Pitsidianakis let mut break_enable: c_int = new_val.send_break().into(); 30237fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend is a valid CharBackend instance after it's been 30337fdb2f5SManos Pitsidianakis // initialized in realize(). 30437fdb2f5SManos Pitsidianakis unsafe { 30537fdb2f5SManos Pitsidianakis qemu_chr_fe_ioctl( 30637fdb2f5SManos Pitsidianakis addr_of_mut!(self.char_backend), 30737fdb2f5SManos Pitsidianakis CHR_IOCTL_SERIAL_SET_BREAK as i32, 30837fdb2f5SManos Pitsidianakis addr_of_mut!(break_enable).cast::<c_void>(), 30937fdb2f5SManos Pitsidianakis ); 31037fdb2f5SManos Pitsidianakis } 311*ab6b6a8aSPaolo Bonzini self.loopback_break(break_enable > 0) 312*ab6b6a8aSPaolo Bonzini }; 31337fdb2f5SManos Pitsidianakis self.line_control = new_val; 31437fdb2f5SManos Pitsidianakis self.set_read_trigger(); 315*ab6b6a8aSPaolo Bonzini return update; 31637fdb2f5SManos Pitsidianakis } 3176d314cc0SPaolo Bonzini CR => { 31837fdb2f5SManos Pitsidianakis // ??? Need to implement the enable bit. 31937fdb2f5SManos Pitsidianakis self.control = value.into(); 320*ab6b6a8aSPaolo Bonzini return self.loopback_mdmctrl(); 32137fdb2f5SManos Pitsidianakis } 3226d314cc0SPaolo Bonzini FLS => { 32337fdb2f5SManos Pitsidianakis self.ifl = value; 32437fdb2f5SManos Pitsidianakis self.set_read_trigger(); 32537fdb2f5SManos Pitsidianakis } 3266d314cc0SPaolo Bonzini IMSC => { 32737fdb2f5SManos Pitsidianakis self.int_enabled = value; 328*ab6b6a8aSPaolo Bonzini return true; 32937fdb2f5SManos Pitsidianakis } 3306d314cc0SPaolo Bonzini RIS => {} 3316d314cc0SPaolo Bonzini MIS => {} 3326d314cc0SPaolo Bonzini ICR => { 33337fdb2f5SManos Pitsidianakis self.int_level &= !value; 334*ab6b6a8aSPaolo Bonzini return true; 33537fdb2f5SManos Pitsidianakis } 3366d314cc0SPaolo Bonzini DMACR => { 33737fdb2f5SManos Pitsidianakis self.dmacr = value; 33837fdb2f5SManos Pitsidianakis if value & 3 > 0 { 33937fdb2f5SManos Pitsidianakis // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n"); 34037fdb2f5SManos Pitsidianakis eprintln!("pl011: DMA not implemented"); 34137fdb2f5SManos Pitsidianakis } 34237fdb2f5SManos Pitsidianakis } 34337fdb2f5SManos Pitsidianakis } 344*ab6b6a8aSPaolo Bonzini false 34537fdb2f5SManos Pitsidianakis } 34637fdb2f5SManos Pitsidianakis 34737fdb2f5SManos Pitsidianakis #[inline] 348*ab6b6a8aSPaolo Bonzini #[must_use] 349*ab6b6a8aSPaolo Bonzini fn loopback_tx(&mut self, value: u32) -> bool { 35037fdb2f5SManos Pitsidianakis // Caveat: 35137fdb2f5SManos Pitsidianakis // 35237fdb2f5SManos Pitsidianakis // In real hardware, TX loopback happens at the serial-bit level 35337fdb2f5SManos Pitsidianakis // and then reassembled by the RX logics back into bytes and placed 35437fdb2f5SManos Pitsidianakis // into the RX fifo. That is, loopback happens after TX fifo. 35537fdb2f5SManos Pitsidianakis // 35637fdb2f5SManos Pitsidianakis // Because the real hardware TX fifo is time-drained at the frame 35737fdb2f5SManos Pitsidianakis // rate governed by the configured serial format, some loopback 35837fdb2f5SManos Pitsidianakis // bytes in TX fifo may still be able to get into the RX fifo 35937fdb2f5SManos Pitsidianakis // that could be full at times while being drained at software 36037fdb2f5SManos Pitsidianakis // pace. 36137fdb2f5SManos Pitsidianakis // 36237fdb2f5SManos Pitsidianakis // In such scenario, the RX draining pace is the major factor 36337fdb2f5SManos Pitsidianakis // deciding which loopback bytes get into the RX fifo, unless 36437fdb2f5SManos Pitsidianakis // hardware flow-control is enabled. 36537fdb2f5SManos Pitsidianakis // 36637fdb2f5SManos Pitsidianakis // For simplicity, the above described is not emulated. 367*ab6b6a8aSPaolo Bonzini self.loopback_enabled() && self.put_fifo(value) 36837fdb2f5SManos Pitsidianakis } 36937fdb2f5SManos Pitsidianakis 370*ab6b6a8aSPaolo Bonzini #[must_use] 371*ab6b6a8aSPaolo Bonzini fn loopback_mdmctrl(&mut self) -> bool { 37237fdb2f5SManos Pitsidianakis if !self.loopback_enabled() { 373*ab6b6a8aSPaolo Bonzini return false; 37437fdb2f5SManos Pitsidianakis } 37537fdb2f5SManos Pitsidianakis 37637fdb2f5SManos Pitsidianakis /* 37737fdb2f5SManos Pitsidianakis * Loopback software-driven modem control outputs to modem status inputs: 37837fdb2f5SManos Pitsidianakis * FR.RI <= CR.Out2 37937fdb2f5SManos Pitsidianakis * FR.DCD <= CR.Out1 38037fdb2f5SManos Pitsidianakis * FR.CTS <= CR.RTS 38137fdb2f5SManos Pitsidianakis * FR.DSR <= CR.DTR 38237fdb2f5SManos Pitsidianakis * 38337fdb2f5SManos Pitsidianakis * The loopback happens immediately even if this call is triggered 38437fdb2f5SManos Pitsidianakis * by setting only CR.LBE. 38537fdb2f5SManos Pitsidianakis * 38637fdb2f5SManos Pitsidianakis * CTS/RTS updates due to enabled hardware flow controls are not 38737fdb2f5SManos Pitsidianakis * dealt with here. 38837fdb2f5SManos Pitsidianakis */ 38937fdb2f5SManos Pitsidianakis 39037fdb2f5SManos Pitsidianakis self.flags.set_ring_indicator(self.control.out_2()); 39137fdb2f5SManos Pitsidianakis self.flags.set_data_carrier_detect(self.control.out_1()); 39237fdb2f5SManos Pitsidianakis self.flags.set_clear_to_send(self.control.request_to_send()); 39337fdb2f5SManos Pitsidianakis self.flags 39437fdb2f5SManos Pitsidianakis .set_data_set_ready(self.control.data_transmit_ready()); 39537fdb2f5SManos Pitsidianakis 39637fdb2f5SManos Pitsidianakis // Change interrupts based on updated FR 39737fdb2f5SManos Pitsidianakis let mut il = self.int_level; 39837fdb2f5SManos Pitsidianakis 39937fdb2f5SManos Pitsidianakis il &= !Interrupt::MS; 40037fdb2f5SManos Pitsidianakis 40137fdb2f5SManos Pitsidianakis if self.flags.data_set_ready() { 40237fdb2f5SManos Pitsidianakis il |= Interrupt::DSR as u32; 40337fdb2f5SManos Pitsidianakis } 40437fdb2f5SManos Pitsidianakis if self.flags.data_carrier_detect() { 40537fdb2f5SManos Pitsidianakis il |= Interrupt::DCD as u32; 40637fdb2f5SManos Pitsidianakis } 40737fdb2f5SManos Pitsidianakis if self.flags.clear_to_send() { 40837fdb2f5SManos Pitsidianakis il |= Interrupt::CTS as u32; 40937fdb2f5SManos Pitsidianakis } 41037fdb2f5SManos Pitsidianakis if self.flags.ring_indicator() { 41137fdb2f5SManos Pitsidianakis il |= Interrupt::RI as u32; 41237fdb2f5SManos Pitsidianakis } 41337fdb2f5SManos Pitsidianakis self.int_level = il; 414*ab6b6a8aSPaolo Bonzini true 41537fdb2f5SManos Pitsidianakis } 41637fdb2f5SManos Pitsidianakis 417*ab6b6a8aSPaolo Bonzini fn loopback_break(&mut self, enable: bool) -> bool { 418*ab6b6a8aSPaolo Bonzini enable && self.loopback_tx(registers::Data::BREAK.into()) 41937fdb2f5SManos Pitsidianakis } 42037fdb2f5SManos Pitsidianakis 42137fdb2f5SManos Pitsidianakis fn set_read_trigger(&mut self) { 42237fdb2f5SManos Pitsidianakis self.read_trigger = 1; 42337fdb2f5SManos Pitsidianakis } 42437fdb2f5SManos Pitsidianakis 4250f9eb0ffSZhao Liu pub fn realize(&self) { 42637fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend has the correct size and alignment for a 42737fdb2f5SManos Pitsidianakis // CharBackend object, and its callbacks are of the correct types. 42837fdb2f5SManos Pitsidianakis unsafe { 42937fdb2f5SManos Pitsidianakis qemu_chr_fe_set_handlers( 4300f9eb0ffSZhao Liu addr_of!(self.char_backend) as *mut CharBackend, 43137fdb2f5SManos Pitsidianakis Some(pl011_can_receive), 43237fdb2f5SManos Pitsidianakis Some(pl011_receive), 43337fdb2f5SManos Pitsidianakis Some(pl011_event), 43437fdb2f5SManos Pitsidianakis None, 4350f9eb0ffSZhao Liu addr_of!(*self).cast::<c_void>() as *mut c_void, 43637fdb2f5SManos Pitsidianakis core::ptr::null_mut(), 43737fdb2f5SManos Pitsidianakis true, 43837fdb2f5SManos Pitsidianakis ); 43937fdb2f5SManos Pitsidianakis } 44037fdb2f5SManos Pitsidianakis } 44137fdb2f5SManos Pitsidianakis 44237fdb2f5SManos Pitsidianakis pub fn reset(&mut self) { 44337fdb2f5SManos Pitsidianakis self.line_control.reset(); 44437fdb2f5SManos Pitsidianakis self.receive_status_error_clear.reset(); 44537fdb2f5SManos Pitsidianakis self.dmacr = 0; 44637fdb2f5SManos Pitsidianakis self.int_enabled = 0; 44737fdb2f5SManos Pitsidianakis self.int_level = 0; 44837fdb2f5SManos Pitsidianakis self.ilpr = 0; 44937fdb2f5SManos Pitsidianakis self.ibrd = 0; 45037fdb2f5SManos Pitsidianakis self.fbrd = 0; 45137fdb2f5SManos Pitsidianakis self.read_trigger = 1; 45237fdb2f5SManos Pitsidianakis self.ifl = 0x12; 45337fdb2f5SManos Pitsidianakis self.control.reset(); 454f65314bdSPaolo Bonzini self.flags.reset(); 455f65314bdSPaolo Bonzini self.reset_rx_fifo(); 456f65314bdSPaolo Bonzini self.reset_tx_fifo(); 45737fdb2f5SManos Pitsidianakis } 45837fdb2f5SManos Pitsidianakis 459f65314bdSPaolo Bonzini pub fn reset_rx_fifo(&mut self) { 46037fdb2f5SManos Pitsidianakis self.read_count = 0; 46137fdb2f5SManos Pitsidianakis self.read_pos = 0; 46237fdb2f5SManos Pitsidianakis 463f65314bdSPaolo Bonzini // Reset FIFO flags 464f65314bdSPaolo Bonzini self.flags.set_receive_fifo_full(false); 465f65314bdSPaolo Bonzini self.flags.set_receive_fifo_empty(true); 466f65314bdSPaolo Bonzini } 467f65314bdSPaolo Bonzini 468f65314bdSPaolo Bonzini pub fn reset_tx_fifo(&mut self) { 469f65314bdSPaolo Bonzini // Reset FIFO flags 470f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_full(false); 471f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_empty(true); 47237fdb2f5SManos Pitsidianakis } 47337fdb2f5SManos Pitsidianakis 47437fdb2f5SManos Pitsidianakis pub fn can_receive(&self) -> bool { 47537fdb2f5SManos Pitsidianakis // trace_pl011_can_receive(s->lcr, s->read_count, r); 47637fdb2f5SManos Pitsidianakis self.read_count < self.fifo_depth() 47737fdb2f5SManos Pitsidianakis } 47837fdb2f5SManos Pitsidianakis 47913761277SPaolo Bonzini pub fn receive(&mut self, ch: u32) { 480*ab6b6a8aSPaolo Bonzini if !self.loopback_enabled() && self.put_fifo(ch) { 481*ab6b6a8aSPaolo Bonzini self.update(); 48213761277SPaolo Bonzini } 48313761277SPaolo Bonzini } 48413761277SPaolo Bonzini 48537fdb2f5SManos Pitsidianakis pub fn event(&mut self, event: QEMUChrEvent) { 48606a1cfb5SZhao Liu if event == QEMUChrEvent::CHR_EVENT_BREAK && !self.loopback_enabled() { 487*ab6b6a8aSPaolo Bonzini let update = self.put_fifo(registers::Data::BREAK.into()); 488*ab6b6a8aSPaolo Bonzini if update { 489*ab6b6a8aSPaolo Bonzini self.update(); 490*ab6b6a8aSPaolo Bonzini } 49137fdb2f5SManos Pitsidianakis } 49237fdb2f5SManos Pitsidianakis } 49337fdb2f5SManos Pitsidianakis 49437fdb2f5SManos Pitsidianakis #[inline] 49537fdb2f5SManos Pitsidianakis pub fn fifo_enabled(&self) -> bool { 496bf9987c0SPaolo Bonzini self.line_control.fifos_enabled() == registers::Mode::FIFO 49737fdb2f5SManos Pitsidianakis } 49837fdb2f5SManos Pitsidianakis 49937fdb2f5SManos Pitsidianakis #[inline] 50037fdb2f5SManos Pitsidianakis pub fn loopback_enabled(&self) -> bool { 50137fdb2f5SManos Pitsidianakis self.control.enable_loopback() 50237fdb2f5SManos Pitsidianakis } 50337fdb2f5SManos Pitsidianakis 50437fdb2f5SManos Pitsidianakis #[inline] 5056b4f7b07SPaolo Bonzini pub fn fifo_depth(&self) -> u32 { 50637fdb2f5SManos Pitsidianakis // Note: FIFO depth is expected to be power-of-2 50737fdb2f5SManos Pitsidianakis if self.fifo_enabled() { 50837fdb2f5SManos Pitsidianakis return PL011_FIFO_DEPTH; 50937fdb2f5SManos Pitsidianakis } 51037fdb2f5SManos Pitsidianakis 1 51137fdb2f5SManos Pitsidianakis } 51237fdb2f5SManos Pitsidianakis 513*ab6b6a8aSPaolo Bonzini #[must_use] 514*ab6b6a8aSPaolo Bonzini pub fn put_fifo(&mut self, value: u32) -> bool { 51537fdb2f5SManos Pitsidianakis let depth = self.fifo_depth(); 51637fdb2f5SManos Pitsidianakis assert!(depth > 0); 51737fdb2f5SManos Pitsidianakis let slot = (self.read_pos + self.read_count) & (depth - 1); 518e1f93533SPaolo Bonzini self.read_fifo[slot] = registers::Data::from(value); 51937fdb2f5SManos Pitsidianakis self.read_count += 1; 52037fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(false); 52137fdb2f5SManos Pitsidianakis if self.read_count == depth { 52237fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(true); 52337fdb2f5SManos Pitsidianakis } 52437fdb2f5SManos Pitsidianakis 52537fdb2f5SManos Pitsidianakis if self.read_count == self.read_trigger { 52637fdb2f5SManos Pitsidianakis self.int_level |= registers::INT_RX; 527*ab6b6a8aSPaolo Bonzini return true; 52837fdb2f5SManos Pitsidianakis } 529*ab6b6a8aSPaolo Bonzini false 53037fdb2f5SManos Pitsidianakis } 53137fdb2f5SManos Pitsidianakis 53237fdb2f5SManos Pitsidianakis pub fn update(&self) { 53337fdb2f5SManos Pitsidianakis let flags = self.int_level & self.int_enabled; 53437fdb2f5SManos Pitsidianakis for (irq, i) in self.interrupts.iter().zip(IRQMASK) { 5354ed4da16SPaolo Bonzini irq.set(flags & i != 0); 53637fdb2f5SManos Pitsidianakis } 53737fdb2f5SManos Pitsidianakis } 53893243319SManos Pitsidianakis 53993243319SManos Pitsidianakis pub fn post_load(&mut self, _version_id: u32) -> Result<(), ()> { 54093243319SManos Pitsidianakis /* Sanity-check input state */ 54193243319SManos Pitsidianakis if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() { 54293243319SManos Pitsidianakis return Err(()); 54393243319SManos Pitsidianakis } 54493243319SManos Pitsidianakis 54593243319SManos Pitsidianakis if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 { 54693243319SManos Pitsidianakis // Older versions of PL011 didn't ensure that the single 54793243319SManos Pitsidianakis // character in the FIFO in FIFO-disabled mode is in 54893243319SManos Pitsidianakis // element 0 of the array; convert to follow the current 54993243319SManos Pitsidianakis // code's assumptions. 55093243319SManos Pitsidianakis self.read_fifo[0] = self.read_fifo[self.read_pos]; 55193243319SManos Pitsidianakis self.read_pos = 0; 55293243319SManos Pitsidianakis } 55393243319SManos Pitsidianakis 55493243319SManos Pitsidianakis self.ibrd &= IBRD_MASK; 55593243319SManos Pitsidianakis self.fbrd &= FBRD_MASK; 55693243319SManos Pitsidianakis 55793243319SManos Pitsidianakis Ok(()) 55893243319SManos Pitsidianakis } 5596d314cc0SPaolo Bonzini 5606d314cc0SPaolo Bonzini pub fn read(&mut self, offset: hwaddr, _size: u32) -> ControlFlow<u64, u64> { 561*ab6b6a8aSPaolo Bonzini let mut update_irq = false; 562*ab6b6a8aSPaolo Bonzini let result = match RegisterOffset::try_from(offset) { 5636d314cc0SPaolo Bonzini Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => { 5646d314cc0SPaolo Bonzini let device_id = self.get_class().device_id; 5656d314cc0SPaolo Bonzini ControlFlow::Break(u64::from(device_id[(offset - 0xfe0) >> 2])) 5666d314cc0SPaolo Bonzini } 5676d314cc0SPaolo Bonzini Err(_) => { 5686d314cc0SPaolo Bonzini // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset); 5696d314cc0SPaolo Bonzini ControlFlow::Break(0) 5706d314cc0SPaolo Bonzini } 571*ab6b6a8aSPaolo Bonzini Ok(field) => match self.regs_read(field) { 5726d314cc0SPaolo Bonzini ControlFlow::Break(value) => ControlFlow::Break(value.into()), 573*ab6b6a8aSPaolo Bonzini ControlFlow::Continue(value) => { 574*ab6b6a8aSPaolo Bonzini update_irq = true; 575*ab6b6a8aSPaolo Bonzini ControlFlow::Continue(value.into()) 5766d314cc0SPaolo Bonzini } 577*ab6b6a8aSPaolo Bonzini }, 578*ab6b6a8aSPaolo Bonzini }; 579*ab6b6a8aSPaolo Bonzini if update_irq { 580*ab6b6a8aSPaolo Bonzini self.update(); 5816d314cc0SPaolo Bonzini } 582*ab6b6a8aSPaolo Bonzini result 5836d314cc0SPaolo Bonzini } 5846d314cc0SPaolo Bonzini 5856d314cc0SPaolo Bonzini pub fn write(&mut self, offset: hwaddr, value: u64) { 586*ab6b6a8aSPaolo Bonzini let mut update_irq = false; 5876d314cc0SPaolo Bonzini if let Ok(field) = RegisterOffset::try_from(offset) { 5886d314cc0SPaolo Bonzini // qemu_chr_fe_write_all() calls into the can_receive 5896d314cc0SPaolo Bonzini // callback, so handle writes before entering PL011Registers. 5906d314cc0SPaolo Bonzini if field == RegisterOffset::DR { 5916d314cc0SPaolo Bonzini // ??? Check if transmitter is enabled. 5926d314cc0SPaolo Bonzini let ch: u8 = value as u8; 5936d314cc0SPaolo Bonzini // SAFETY: char_backend is a valid CharBackend instance after it's been 5946d314cc0SPaolo Bonzini // initialized in realize(). 5956d314cc0SPaolo Bonzini // XXX this blocks entire thread. Rewrite to use 5966d314cc0SPaolo Bonzini // qemu_chr_fe_write and background I/O callbacks 5976d314cc0SPaolo Bonzini unsafe { 5986d314cc0SPaolo Bonzini qemu_chr_fe_write_all(&mut self.char_backend, &ch, 1); 5996d314cc0SPaolo Bonzini } 6006d314cc0SPaolo Bonzini } 6016d314cc0SPaolo Bonzini 602*ab6b6a8aSPaolo Bonzini update_irq = self.regs_write(field, value as u32); 6036d314cc0SPaolo Bonzini } else { 6046d314cc0SPaolo Bonzini eprintln!("write bad offset {offset} value {value}"); 6056d314cc0SPaolo Bonzini } 606*ab6b6a8aSPaolo Bonzini if update_irq { 607*ab6b6a8aSPaolo Bonzini self.update(); 608*ab6b6a8aSPaolo Bonzini } 6096d314cc0SPaolo Bonzini } 61037fdb2f5SManos Pitsidianakis } 61137fdb2f5SManos Pitsidianakis 61237fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ? 613d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [ 61437fdb2f5SManos Pitsidianakis /* combined IRQ */ 61537fdb2f5SManos Pitsidianakis Interrupt::E 61637fdb2f5SManos Pitsidianakis | Interrupt::MS 61737fdb2f5SManos Pitsidianakis | Interrupt::RT as u32 61837fdb2f5SManos Pitsidianakis | Interrupt::TX as u32 61937fdb2f5SManos Pitsidianakis | Interrupt::RX as u32, 62037fdb2f5SManos Pitsidianakis Interrupt::RX as u32, 62137fdb2f5SManos Pitsidianakis Interrupt::TX as u32, 62237fdb2f5SManos Pitsidianakis Interrupt::RT as u32, 62337fdb2f5SManos Pitsidianakis Interrupt::MS, 62437fdb2f5SManos Pitsidianakis Interrupt::E, 62537fdb2f5SManos Pitsidianakis ]; 62637fdb2f5SManos Pitsidianakis 62737fdb2f5SManos Pitsidianakis /// # Safety 62837fdb2f5SManos Pitsidianakis /// 62937fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 63037fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 63137fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 63237fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int { 6337d052039SPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 6347d052039SPaolo Bonzini unsafe { state.as_ref().can_receive().into() } 63537fdb2f5SManos Pitsidianakis } 63637fdb2f5SManos Pitsidianakis 63737fdb2f5SManos Pitsidianakis /// # Safety 63837fdb2f5SManos Pitsidianakis /// 63937fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 64037fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 64137fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 64237fdb2f5SManos Pitsidianakis /// 64337fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid. 6449f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) { 6457d052039SPaolo Bonzini let mut state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 64637fdb2f5SManos Pitsidianakis unsafe { 64737fdb2f5SManos Pitsidianakis if size > 0 { 64837fdb2f5SManos Pitsidianakis debug_assert!(!buf.is_null()); 64913761277SPaolo Bonzini state.as_mut().receive(u32::from(buf.read_volatile())); 65037fdb2f5SManos Pitsidianakis } 65137fdb2f5SManos Pitsidianakis } 65237fdb2f5SManos Pitsidianakis } 65337fdb2f5SManos Pitsidianakis 65437fdb2f5SManos Pitsidianakis /// # Safety 65537fdb2f5SManos Pitsidianakis /// 65637fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 65737fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 65837fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 6599f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) { 6607d052039SPaolo Bonzini let mut state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 6617d052039SPaolo Bonzini unsafe { state.as_mut().event(event) } 66237fdb2f5SManos Pitsidianakis } 66337fdb2f5SManos Pitsidianakis 66437fdb2f5SManos Pitsidianakis /// # Safety 66537fdb2f5SManos Pitsidianakis /// 66637fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`. 66737fdb2f5SManos Pitsidianakis #[no_mangle] 66837fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create( 66937fdb2f5SManos Pitsidianakis addr: u64, 67037fdb2f5SManos Pitsidianakis irq: qemu_irq, 67137fdb2f5SManos Pitsidianakis chr: *mut Chardev, 67237fdb2f5SManos Pitsidianakis ) -> *mut DeviceState { 67337fdb2f5SManos Pitsidianakis unsafe { 6743701fb22SPaolo Bonzini let dev: *mut DeviceState = qdev_new(PL011State::TYPE_NAME.as_ptr()); 67537fdb2f5SManos Pitsidianakis let sysbus: *mut SysBusDevice = dev.cast::<SysBusDevice>(); 67637fdb2f5SManos Pitsidianakis 677718e255fSPaolo Bonzini qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr); 6787a35e2fbSPaolo Bonzini sysbus_realize_and_unref(sysbus, addr_of_mut!(error_fatal)); 67937fdb2f5SManos Pitsidianakis sysbus_mmio_map(sysbus, 0, addr); 68037fdb2f5SManos Pitsidianakis sysbus_connect_irq(sysbus, 0, irq); 68137fdb2f5SManos Pitsidianakis dev 68237fdb2f5SManos Pitsidianakis } 68337fdb2f5SManos Pitsidianakis } 68437fdb2f5SManos Pitsidianakis 6852e06e72dSManos Pitsidianakis #[repr(C)] 6862e06e72dSManos Pitsidianakis #[derive(Debug, qemu_api_macros::Object)] 6872e06e72dSManos Pitsidianakis /// PL011 Luminary device model. 6882e06e72dSManos Pitsidianakis pub struct PL011Luminary { 689ca0d60a6SPaolo Bonzini parent_obj: ParentField<PL011State>, 6902e06e72dSManos Pitsidianakis } 6912e06e72dSManos Pitsidianakis 692d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011Luminary { 693d9434f29SPaolo Bonzini fn class_init(klass: &mut PL011Class) { 694d9434f29SPaolo Bonzini klass.device_id = DeviceId::LUMINARY; 695d9434f29SPaolo Bonzini <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class); 6962e06e72dSManos Pitsidianakis } 6972e06e72dSManos Pitsidianakis } 6982e06e72dSManos Pitsidianakis 699f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object); 700f50cd85cSPaolo Bonzini 7017bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary { 7026dd818fbSPaolo Bonzini type Class = <PL011State as ObjectType>::Class; 7032e06e72dSManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY; 7047bd8e3efSPaolo Bonzini } 7057bd8e3efSPaolo Bonzini 7067bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary { 707166e8a1fSPaolo Bonzini type ParentType = PL011State; 7082e06e72dSManos Pitsidianakis } 7098c80c472SPaolo Bonzini 7108c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {} 711