xref: /qemu/rust/hw/char/pl011/src/device.rs (revision 87f5c138363da28449835055299abbae57f39a19)
137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited
237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org>
337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later
437fdb2f5SManos Pitsidianakis 
59f7d4520SPaolo Bonzini use std::{
69f7d4520SPaolo Bonzini     ffi::CStr,
713761277SPaolo Bonzini     os::raw::{c_int, c_void},
8c48700e8SZhao Liu     ptr::{addr_of, addr_of_mut, NonNull},
937fdb2f5SManos Pitsidianakis };
1037fdb2f5SManos Pitsidianakis 
1137fdb2f5SManos Pitsidianakis use qemu_api::{
1206a1cfb5SZhao Liu     bindings::{
137630ca2aSPaolo Bonzini         qemu_chr_fe_accept_input, qemu_chr_fe_ioctl, qemu_chr_fe_set_handlers,
147630ca2aSPaolo Bonzini         qemu_chr_fe_write_all, CharBackend, QEMUChrEvent, CHR_IOCTL_SERIAL_SET_BREAK,
1506a1cfb5SZhao Liu     },
16a22bd55fSPaolo Bonzini     chardev::Chardev,
177630ca2aSPaolo Bonzini     impl_vmstate_forward,
187630ca2aSPaolo Bonzini     irq::{IRQState, InterruptSource},
19590faa03SPaolo Bonzini     memory::{hwaddr, MemoryRegion, MemoryRegionOps, MemoryRegionOpsBuilder},
207bd8e3efSPaolo Bonzini     prelude::*,
215472a38cSPaolo Bonzini     qdev::{Clock, ClockEvent, DeviceImpl, DeviceState, Property, ResetType, ResettablePhasesImpl},
22d556226dSPaolo Bonzini     qom::{ObjectImpl, Owned, ParentField},
23d556226dSPaolo Bonzini     sysbus::{SysBusDevice, SysBusDeviceImpl},
2406a1cfb5SZhao Liu     vmstate::VMStateDescription,
2537fdb2f5SManos Pitsidianakis };
2637fdb2f5SManos Pitsidianakis 
2737fdb2f5SManos Pitsidianakis use crate::{
288c80c472SPaolo Bonzini     device_class,
29959fd759SPaolo Bonzini     registers::{self, Interrupt, RegisterOffset},
3037fdb2f5SManos Pitsidianakis };
3137fdb2f5SManos Pitsidianakis 
32959fd759SPaolo Bonzini // TODO: You must disable the UART before any of the control registers are
33959fd759SPaolo Bonzini // reprogrammed. When the UART is disabled in the middle of transmission or
34959fd759SPaolo Bonzini // reception, it completes the current character before stopping
35959fd759SPaolo Bonzini 
3693243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD`
37230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff;
3893243319SManos Pitsidianakis 
3993243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD`
40230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f;
4193243319SManos Pitsidianakis 
4237fdb2f5SManos Pitsidianakis /// QEMU sourced constant.
436b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16;
4437fdb2f5SManos Pitsidianakis 
45d9434f29SPaolo Bonzini #[derive(Clone, Copy)]
46d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]);
472e06e72dSManos Pitsidianakis 
482e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId {
49d9434f29SPaolo Bonzini     type Output = u8;
502e06e72dSManos Pitsidianakis 
512e06e72dSManos Pitsidianakis     fn index(&self, idx: hwaddr) -> &Self::Output {
52d9434f29SPaolo Bonzini         &self.0[idx as usize]
532e06e72dSManos Pitsidianakis     }
542e06e72dSManos Pitsidianakis }
552e06e72dSManos Pitsidianakis 
566b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with
576b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device.
586b4f7b07SPaolo Bonzini #[repr(transparent)]
596b4f7b07SPaolo Bonzini #[derive(Debug, Default)]
606b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]);
61b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo);
626b4f7b07SPaolo Bonzini 
636b4f7b07SPaolo Bonzini impl Fifo {
646b4f7b07SPaolo Bonzini     const fn len(&self) -> u32 {
656b4f7b07SPaolo Bonzini         self.0.len() as u32
666b4f7b07SPaolo Bonzini     }
676b4f7b07SPaolo Bonzini }
686b4f7b07SPaolo Bonzini 
696b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo {
706b4f7b07SPaolo Bonzini     fn index_mut(&mut self, idx: u32) -> &mut Self::Output {
716b4f7b07SPaolo Bonzini         &mut self.0[idx as usize]
726b4f7b07SPaolo Bonzini     }
736b4f7b07SPaolo Bonzini }
746b4f7b07SPaolo Bonzini 
756b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo {
766b4f7b07SPaolo Bonzini     type Output = registers::Data;
776b4f7b07SPaolo Bonzini 
786b4f7b07SPaolo Bonzini     fn index(&self, idx: u32) -> &Self::Output {
796b4f7b07SPaolo Bonzini         &self.0[idx as usize]
806b4f7b07SPaolo Bonzini     }
816b4f7b07SPaolo Bonzini }
826b4f7b07SPaolo Bonzini 
8337fdb2f5SManos Pitsidianakis #[repr(C)]
8449bfe63fSPaolo Bonzini #[derive(Debug, Default, qemu_api_macros::offsets)]
8549bfe63fSPaolo Bonzini pub struct PL011Registers {
8637fdb2f5SManos Pitsidianakis     #[doc(alias = "fr")]
8737fdb2f5SManos Pitsidianakis     pub flags: registers::Flags,
8837fdb2f5SManos Pitsidianakis     #[doc(alias = "lcr")]
8937fdb2f5SManos Pitsidianakis     pub line_control: registers::LineControl,
9037fdb2f5SManos Pitsidianakis     #[doc(alias = "rsr")]
9137fdb2f5SManos Pitsidianakis     pub receive_status_error_clear: registers::ReceiveStatusErrorClear,
9237fdb2f5SManos Pitsidianakis     #[doc(alias = "cr")]
9337fdb2f5SManos Pitsidianakis     pub control: registers::Control,
9437fdb2f5SManos Pitsidianakis     pub dmacr: u32,
9537fdb2f5SManos Pitsidianakis     pub int_enabled: u32,
9637fdb2f5SManos Pitsidianakis     pub int_level: u32,
976b4f7b07SPaolo Bonzini     pub read_fifo: Fifo,
9837fdb2f5SManos Pitsidianakis     pub ilpr: u32,
9937fdb2f5SManos Pitsidianakis     pub ibrd: u32,
10037fdb2f5SManos Pitsidianakis     pub fbrd: u32,
10137fdb2f5SManos Pitsidianakis     pub ifl: u32,
1026b4f7b07SPaolo Bonzini     pub read_pos: u32,
1036b4f7b07SPaolo Bonzini     pub read_count: u32,
1046b4f7b07SPaolo Bonzini     pub read_trigger: u32,
10549bfe63fSPaolo Bonzini }
10649bfe63fSPaolo Bonzini 
10749bfe63fSPaolo Bonzini #[repr(C)]
108a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object, qemu_api_macros::offsets)]
10949bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU
11049bfe63fSPaolo Bonzini pub struct PL011State {
11149bfe63fSPaolo Bonzini     pub parent_obj: ParentField<SysBusDevice>,
11249bfe63fSPaolo Bonzini     pub iomem: MemoryRegion,
11337fdb2f5SManos Pitsidianakis     #[doc(alias = "chr")]
11437fdb2f5SManos Pitsidianakis     pub char_backend: CharBackend,
115a1ab4eedSPaolo Bonzini     pub regs: BqlRefCell<PL011Registers>,
11637fdb2f5SManos Pitsidianakis     /// QEMU interrupts
11737fdb2f5SManos Pitsidianakis     ///
11837fdb2f5SManos Pitsidianakis     /// ```text
11937fdb2f5SManos Pitsidianakis     ///  * sysbus MMIO region 0: device registers
12037fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 0: `UARTINTR` (combined interrupt line)
12137fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line)
12237fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line)
12337fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line)
12437fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line)
12537fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 5: `UARTEINTR` (error interrupt line)
12637fdb2f5SManos Pitsidianakis     /// ```
12737fdb2f5SManos Pitsidianakis     #[doc(alias = "irq")]
1284ed4da16SPaolo Bonzini     pub interrupts: [InterruptSource; IRQMASK.len()],
12937fdb2f5SManos Pitsidianakis     #[doc(alias = "clk")]
130201ef001SPaolo Bonzini     pub clock: Owned<Clock>,
13137fdb2f5SManos Pitsidianakis     #[doc(alias = "migrate_clk")]
13237fdb2f5SManos Pitsidianakis     pub migrate_clock: bool,
13337fdb2f5SManos Pitsidianakis }
13437fdb2f5SManos Pitsidianakis 
135f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object);
136f50cd85cSPaolo Bonzini 
1375faaac0aSPaolo Bonzini #[repr(C)]
138d9434f29SPaolo Bonzini pub struct PL011Class {
139d9434f29SPaolo Bonzini     parent_class: <SysBusDevice as ObjectType>::Class,
140d9434f29SPaolo Bonzini     /// The byte string that identifies the device.
141d9434f29SPaolo Bonzini     device_id: DeviceId,
142d9434f29SPaolo Bonzini }
143d9434f29SPaolo Bonzini 
144567c0c41SPaolo Bonzini trait PL011Impl: SysBusDeviceImpl + IsA<PL011State> {
145567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId;
146567c0c41SPaolo Bonzini }
147567c0c41SPaolo Bonzini 
148567c0c41SPaolo Bonzini impl PL011Class {
149567c0c41SPaolo Bonzini     fn class_init<T: PL011Impl>(&mut self) {
150567c0c41SPaolo Bonzini         self.device_id = T::DEVICE_ID;
151d556226dSPaolo Bonzini         self.parent_class.class_init::<T>();
152567c0c41SPaolo Bonzini     }
153567c0c41SPaolo Bonzini }
154567c0c41SPaolo Bonzini 
1557bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State {
156d9434f29SPaolo Bonzini     type Class = PL011Class;
15737fdb2f5SManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011;
1587bd8e3efSPaolo Bonzini }
1597bd8e3efSPaolo Bonzini 
160567c0c41SPaolo Bonzini impl PL011Impl for PL011State {
161567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]);
162d9434f29SPaolo Bonzini }
163d9434f29SPaolo Bonzini 
1647bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State {
165166e8a1fSPaolo Bonzini     type ParentType = SysBusDevice;
166166e8a1fSPaolo Bonzini 
1671f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
16822a18f0aSPaolo Bonzini     const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init);
169567c0c41SPaolo Bonzini     const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>;
17037fdb2f5SManos Pitsidianakis }
17137fdb2f5SManos Pitsidianakis 
1728c80c472SPaolo Bonzini impl DeviceImpl for PL011State {
1738c80c472SPaolo Bonzini     fn properties() -> &'static [Property] {
1748c80c472SPaolo Bonzini         &device_class::PL011_PROPERTIES
17537fdb2f5SManos Pitsidianakis     }
1768c80c472SPaolo Bonzini     fn vmsd() -> Option<&'static VMStateDescription> {
1778c80c472SPaolo Bonzini         Some(&device_class::VMSTATE_PL011)
1788c80c472SPaolo Bonzini     }
1790f9eb0ffSZhao Liu     const REALIZE: Option<fn(&Self)> = Some(Self::realize);
1805472a38cSPaolo Bonzini }
1815472a38cSPaolo Bonzini 
1825472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011State {
1835472a38cSPaolo Bonzini     const HOLD: Option<fn(&Self, ResetType)> = Some(Self::reset_hold);
1848c80c472SPaolo Bonzini }
1858c80c472SPaolo Bonzini 
1863212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011State {}
1873212da00SPaolo Bonzini 
18849bfe63fSPaolo Bonzini impl PL011Registers {
18920bcc96fSPaolo Bonzini     pub(self) fn read(&mut self, offset: RegisterOffset) -> (bool, u32) {
19037fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
19137fdb2f5SManos Pitsidianakis 
19220bcc96fSPaolo Bonzini         let mut update = false;
19320bcc96fSPaolo Bonzini         let result = match offset {
1946d314cc0SPaolo Bonzini             DR => {
19537fdb2f5SManos Pitsidianakis                 self.flags.set_receive_fifo_full(false);
19637fdb2f5SManos Pitsidianakis                 let c = self.read_fifo[self.read_pos];
19737fdb2f5SManos Pitsidianakis                 if self.read_count > 0 {
19837fdb2f5SManos Pitsidianakis                     self.read_count -= 1;
19937fdb2f5SManos Pitsidianakis                     self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1);
20037fdb2f5SManos Pitsidianakis                 }
20137fdb2f5SManos Pitsidianakis                 if self.read_count == 0 {
20237fdb2f5SManos Pitsidianakis                     self.flags.set_receive_fifo_empty(true);
20337fdb2f5SManos Pitsidianakis                 }
20437fdb2f5SManos Pitsidianakis                 if self.read_count + 1 == self.read_trigger {
205c44818a5SPaolo Bonzini                     self.int_level &= !Interrupt::RX.0;
20637fdb2f5SManos Pitsidianakis                 }
20737fdb2f5SManos Pitsidianakis                 // Update error bits.
208e1f93533SPaolo Bonzini                 self.receive_status_error_clear.set_from_data(c);
20920bcc96fSPaolo Bonzini                 // Must call qemu_chr_fe_accept_input
21020bcc96fSPaolo Bonzini                 update = true;
21120bcc96fSPaolo Bonzini                 u32::from(c)
21237fdb2f5SManos Pitsidianakis             }
2136d314cc0SPaolo Bonzini             RSR => u32::from(self.receive_status_error_clear),
2146d314cc0SPaolo Bonzini             FR => u32::from(self.flags),
2156d314cc0SPaolo Bonzini             FBRD => self.fbrd,
2166d314cc0SPaolo Bonzini             ILPR => self.ilpr,
2176d314cc0SPaolo Bonzini             IBRD => self.ibrd,
2186d314cc0SPaolo Bonzini             LCR_H => u32::from(self.line_control),
2196d314cc0SPaolo Bonzini             CR => u32::from(self.control),
2206d314cc0SPaolo Bonzini             FLS => self.ifl,
2216d314cc0SPaolo Bonzini             IMSC => self.int_enabled,
2226d314cc0SPaolo Bonzini             RIS => self.int_level,
2236d314cc0SPaolo Bonzini             MIS => self.int_level & self.int_enabled,
2246d314cc0SPaolo Bonzini             ICR => {
22537fdb2f5SManos Pitsidianakis                 // "The UARTICR Register is the interrupt clear register and is write-only"
22637fdb2f5SManos Pitsidianakis                 // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR
22737fdb2f5SManos Pitsidianakis                 0
22837fdb2f5SManos Pitsidianakis             }
2296d314cc0SPaolo Bonzini             DMACR => self.dmacr,
23020bcc96fSPaolo Bonzini         };
23120bcc96fSPaolo Bonzini         (update, result)
23237fdb2f5SManos Pitsidianakis     }
23337fdb2f5SManos Pitsidianakis 
23449bfe63fSPaolo Bonzini     pub(self) fn write(
23549bfe63fSPaolo Bonzini         &mut self,
23649bfe63fSPaolo Bonzini         offset: RegisterOffset,
23749bfe63fSPaolo Bonzini         value: u32,
23849bfe63fSPaolo Bonzini         char_backend: *mut CharBackend,
23949bfe63fSPaolo Bonzini     ) -> bool {
24037fdb2f5SManos Pitsidianakis         // eprintln!("write offset {offset} value {value}");
24137fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
2426d314cc0SPaolo Bonzini         match offset {
2436d314cc0SPaolo Bonzini             DR => {
244ab6b6a8aSPaolo Bonzini                 // interrupts always checked
245ab6b6a8aSPaolo Bonzini                 let _ = self.loopback_tx(value);
246c44818a5SPaolo Bonzini                 self.int_level |= Interrupt::TX.0;
247ab6b6a8aSPaolo Bonzini                 return true;
24837fdb2f5SManos Pitsidianakis             }
2496d314cc0SPaolo Bonzini             RSR => {
2506d314cc0SPaolo Bonzini                 self.receive_status_error_clear = 0.into();
25137fdb2f5SManos Pitsidianakis             }
2526d314cc0SPaolo Bonzini             FR => {
25337fdb2f5SManos Pitsidianakis                 // flag writes are ignored
25437fdb2f5SManos Pitsidianakis             }
2556d314cc0SPaolo Bonzini             ILPR => {
25637fdb2f5SManos Pitsidianakis                 self.ilpr = value;
25737fdb2f5SManos Pitsidianakis             }
2586d314cc0SPaolo Bonzini             IBRD => {
25937fdb2f5SManos Pitsidianakis                 self.ibrd = value;
26037fdb2f5SManos Pitsidianakis             }
2616d314cc0SPaolo Bonzini             FBRD => {
26237fdb2f5SManos Pitsidianakis                 self.fbrd = value;
26337fdb2f5SManos Pitsidianakis             }
2646d314cc0SPaolo Bonzini             LCR_H => {
26537fdb2f5SManos Pitsidianakis                 let new_val: registers::LineControl = value.into();
26637fdb2f5SManos Pitsidianakis                 // Reset the FIFO state on FIFO enable or disable
267bf9987c0SPaolo Bonzini                 if self.line_control.fifos_enabled() != new_val.fifos_enabled() {
268f65314bdSPaolo Bonzini                     self.reset_rx_fifo();
269f65314bdSPaolo Bonzini                     self.reset_tx_fifo();
27037fdb2f5SManos Pitsidianakis                 }
271ab6b6a8aSPaolo Bonzini                 let update = (self.line_control.send_break() != new_val.send_break()) && {
27237fdb2f5SManos Pitsidianakis                     let mut break_enable: c_int = new_val.send_break().into();
27337fdb2f5SManos Pitsidianakis                     // SAFETY: self.char_backend is a valid CharBackend instance after it's been
27437fdb2f5SManos Pitsidianakis                     // initialized in realize().
27537fdb2f5SManos Pitsidianakis                     unsafe {
27637fdb2f5SManos Pitsidianakis                         qemu_chr_fe_ioctl(
27749bfe63fSPaolo Bonzini                             char_backend,
27837fdb2f5SManos Pitsidianakis                             CHR_IOCTL_SERIAL_SET_BREAK as i32,
27937fdb2f5SManos Pitsidianakis                             addr_of_mut!(break_enable).cast::<c_void>(),
28037fdb2f5SManos Pitsidianakis                         );
28137fdb2f5SManos Pitsidianakis                     }
282ab6b6a8aSPaolo Bonzini                     self.loopback_break(break_enable > 0)
283ab6b6a8aSPaolo Bonzini                 };
28437fdb2f5SManos Pitsidianakis                 self.line_control = new_val;
28537fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
286ab6b6a8aSPaolo Bonzini                 return update;
28737fdb2f5SManos Pitsidianakis             }
2886d314cc0SPaolo Bonzini             CR => {
28937fdb2f5SManos Pitsidianakis                 // ??? Need to implement the enable bit.
29037fdb2f5SManos Pitsidianakis                 self.control = value.into();
291ab6b6a8aSPaolo Bonzini                 return self.loopback_mdmctrl();
29237fdb2f5SManos Pitsidianakis             }
2936d314cc0SPaolo Bonzini             FLS => {
29437fdb2f5SManos Pitsidianakis                 self.ifl = value;
29537fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
29637fdb2f5SManos Pitsidianakis             }
2976d314cc0SPaolo Bonzini             IMSC => {
29837fdb2f5SManos Pitsidianakis                 self.int_enabled = value;
299ab6b6a8aSPaolo Bonzini                 return true;
30037fdb2f5SManos Pitsidianakis             }
3016d314cc0SPaolo Bonzini             RIS => {}
3026d314cc0SPaolo Bonzini             MIS => {}
3036d314cc0SPaolo Bonzini             ICR => {
30437fdb2f5SManos Pitsidianakis                 self.int_level &= !value;
305ab6b6a8aSPaolo Bonzini                 return true;
30637fdb2f5SManos Pitsidianakis             }
3076d314cc0SPaolo Bonzini             DMACR => {
30837fdb2f5SManos Pitsidianakis                 self.dmacr = value;
30937fdb2f5SManos Pitsidianakis                 if value & 3 > 0 {
31037fdb2f5SManos Pitsidianakis                     // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n");
31137fdb2f5SManos Pitsidianakis                     eprintln!("pl011: DMA not implemented");
31237fdb2f5SManos Pitsidianakis                 }
31337fdb2f5SManos Pitsidianakis             }
31437fdb2f5SManos Pitsidianakis         }
315ab6b6a8aSPaolo Bonzini         false
31637fdb2f5SManos Pitsidianakis     }
31737fdb2f5SManos Pitsidianakis 
31837fdb2f5SManos Pitsidianakis     #[inline]
319ab6b6a8aSPaolo Bonzini     #[must_use]
320ab6b6a8aSPaolo Bonzini     fn loopback_tx(&mut self, value: u32) -> bool {
32137fdb2f5SManos Pitsidianakis         // Caveat:
32237fdb2f5SManos Pitsidianakis         //
32337fdb2f5SManos Pitsidianakis         // In real hardware, TX loopback happens at the serial-bit level
32437fdb2f5SManos Pitsidianakis         // and then reassembled by the RX logics back into bytes and placed
32537fdb2f5SManos Pitsidianakis         // into the RX fifo. That is, loopback happens after TX fifo.
32637fdb2f5SManos Pitsidianakis         //
32737fdb2f5SManos Pitsidianakis         // Because the real hardware TX fifo is time-drained at the frame
32837fdb2f5SManos Pitsidianakis         // rate governed by the configured serial format, some loopback
32937fdb2f5SManos Pitsidianakis         // bytes in TX fifo may still be able to get into the RX fifo
33037fdb2f5SManos Pitsidianakis         // that could be full at times while being drained at software
33137fdb2f5SManos Pitsidianakis         // pace.
33237fdb2f5SManos Pitsidianakis         //
33337fdb2f5SManos Pitsidianakis         // In such scenario, the RX draining pace is the major factor
33437fdb2f5SManos Pitsidianakis         // deciding which loopback bytes get into the RX fifo, unless
33537fdb2f5SManos Pitsidianakis         // hardware flow-control is enabled.
33637fdb2f5SManos Pitsidianakis         //
33737fdb2f5SManos Pitsidianakis         // For simplicity, the above described is not emulated.
338ab6b6a8aSPaolo Bonzini         self.loopback_enabled() && self.put_fifo(value)
33937fdb2f5SManos Pitsidianakis     }
34037fdb2f5SManos Pitsidianakis 
341ab6b6a8aSPaolo Bonzini     #[must_use]
342ab6b6a8aSPaolo Bonzini     fn loopback_mdmctrl(&mut self) -> bool {
34337fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
344ab6b6a8aSPaolo Bonzini             return false;
34537fdb2f5SManos Pitsidianakis         }
34637fdb2f5SManos Pitsidianakis 
34737fdb2f5SManos Pitsidianakis         /*
34837fdb2f5SManos Pitsidianakis          * Loopback software-driven modem control outputs to modem status inputs:
34937fdb2f5SManos Pitsidianakis          *   FR.RI  <= CR.Out2
35037fdb2f5SManos Pitsidianakis          *   FR.DCD <= CR.Out1
35137fdb2f5SManos Pitsidianakis          *   FR.CTS <= CR.RTS
35237fdb2f5SManos Pitsidianakis          *   FR.DSR <= CR.DTR
35337fdb2f5SManos Pitsidianakis          *
35437fdb2f5SManos Pitsidianakis          * The loopback happens immediately even if this call is triggered
35537fdb2f5SManos Pitsidianakis          * by setting only CR.LBE.
35637fdb2f5SManos Pitsidianakis          *
35737fdb2f5SManos Pitsidianakis          * CTS/RTS updates due to enabled hardware flow controls are not
35837fdb2f5SManos Pitsidianakis          * dealt with here.
35937fdb2f5SManos Pitsidianakis          */
36037fdb2f5SManos Pitsidianakis 
36137fdb2f5SManos Pitsidianakis         self.flags.set_ring_indicator(self.control.out_2());
36237fdb2f5SManos Pitsidianakis         self.flags.set_data_carrier_detect(self.control.out_1());
36337fdb2f5SManos Pitsidianakis         self.flags.set_clear_to_send(self.control.request_to_send());
36437fdb2f5SManos Pitsidianakis         self.flags
36537fdb2f5SManos Pitsidianakis             .set_data_set_ready(self.control.data_transmit_ready());
36637fdb2f5SManos Pitsidianakis 
36737fdb2f5SManos Pitsidianakis         // Change interrupts based on updated FR
36837fdb2f5SManos Pitsidianakis         let mut il = self.int_level;
36937fdb2f5SManos Pitsidianakis 
370c44818a5SPaolo Bonzini         il &= !Interrupt::MS.0;
37137fdb2f5SManos Pitsidianakis 
37237fdb2f5SManos Pitsidianakis         if self.flags.data_set_ready() {
373c44818a5SPaolo Bonzini             il |= Interrupt::DSR.0;
37437fdb2f5SManos Pitsidianakis         }
37537fdb2f5SManos Pitsidianakis         if self.flags.data_carrier_detect() {
376c44818a5SPaolo Bonzini             il |= Interrupt::DCD.0;
37737fdb2f5SManos Pitsidianakis         }
37837fdb2f5SManos Pitsidianakis         if self.flags.clear_to_send() {
379c44818a5SPaolo Bonzini             il |= Interrupt::CTS.0;
38037fdb2f5SManos Pitsidianakis         }
38137fdb2f5SManos Pitsidianakis         if self.flags.ring_indicator() {
382c44818a5SPaolo Bonzini             il |= Interrupt::RI.0;
38337fdb2f5SManos Pitsidianakis         }
38437fdb2f5SManos Pitsidianakis         self.int_level = il;
385ab6b6a8aSPaolo Bonzini         true
38637fdb2f5SManos Pitsidianakis     }
38737fdb2f5SManos Pitsidianakis 
388ab6b6a8aSPaolo Bonzini     fn loopback_break(&mut self, enable: bool) -> bool {
389ab6b6a8aSPaolo Bonzini         enable && self.loopback_tx(registers::Data::BREAK.into())
39037fdb2f5SManos Pitsidianakis     }
39137fdb2f5SManos Pitsidianakis 
39237fdb2f5SManos Pitsidianakis     fn set_read_trigger(&mut self) {
39337fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
39437fdb2f5SManos Pitsidianakis     }
39537fdb2f5SManos Pitsidianakis 
39637fdb2f5SManos Pitsidianakis     pub fn reset(&mut self) {
39737fdb2f5SManos Pitsidianakis         self.line_control.reset();
39837fdb2f5SManos Pitsidianakis         self.receive_status_error_clear.reset();
39937fdb2f5SManos Pitsidianakis         self.dmacr = 0;
40037fdb2f5SManos Pitsidianakis         self.int_enabled = 0;
40137fdb2f5SManos Pitsidianakis         self.int_level = 0;
40237fdb2f5SManos Pitsidianakis         self.ilpr = 0;
40337fdb2f5SManos Pitsidianakis         self.ibrd = 0;
40437fdb2f5SManos Pitsidianakis         self.fbrd = 0;
40537fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
40637fdb2f5SManos Pitsidianakis         self.ifl = 0x12;
40737fdb2f5SManos Pitsidianakis         self.control.reset();
408f65314bdSPaolo Bonzini         self.flags.reset();
409f65314bdSPaolo Bonzini         self.reset_rx_fifo();
410f65314bdSPaolo Bonzini         self.reset_tx_fifo();
41137fdb2f5SManos Pitsidianakis     }
41237fdb2f5SManos Pitsidianakis 
413f65314bdSPaolo Bonzini     pub fn reset_rx_fifo(&mut self) {
41437fdb2f5SManos Pitsidianakis         self.read_count = 0;
41537fdb2f5SManos Pitsidianakis         self.read_pos = 0;
41637fdb2f5SManos Pitsidianakis 
417f65314bdSPaolo Bonzini         // Reset FIFO flags
418f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_full(false);
419f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_empty(true);
420f65314bdSPaolo Bonzini     }
421f65314bdSPaolo Bonzini 
422f65314bdSPaolo Bonzini     pub fn reset_tx_fifo(&mut self) {
423f65314bdSPaolo Bonzini         // Reset FIFO flags
424f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_full(false);
425f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_empty(true);
42637fdb2f5SManos Pitsidianakis     }
42737fdb2f5SManos Pitsidianakis 
42837fdb2f5SManos Pitsidianakis     #[inline]
42937fdb2f5SManos Pitsidianakis     pub fn fifo_enabled(&self) -> bool {
430bf9987c0SPaolo Bonzini         self.line_control.fifos_enabled() == registers::Mode::FIFO
43137fdb2f5SManos Pitsidianakis     }
43237fdb2f5SManos Pitsidianakis 
43337fdb2f5SManos Pitsidianakis     #[inline]
43437fdb2f5SManos Pitsidianakis     pub fn loopback_enabled(&self) -> bool {
43537fdb2f5SManos Pitsidianakis         self.control.enable_loopback()
43637fdb2f5SManos Pitsidianakis     }
43737fdb2f5SManos Pitsidianakis 
43837fdb2f5SManos Pitsidianakis     #[inline]
4396b4f7b07SPaolo Bonzini     pub fn fifo_depth(&self) -> u32 {
44037fdb2f5SManos Pitsidianakis         // Note: FIFO depth is expected to be power-of-2
44137fdb2f5SManos Pitsidianakis         if self.fifo_enabled() {
44237fdb2f5SManos Pitsidianakis             return PL011_FIFO_DEPTH;
44337fdb2f5SManos Pitsidianakis         }
44437fdb2f5SManos Pitsidianakis         1
44537fdb2f5SManos Pitsidianakis     }
44637fdb2f5SManos Pitsidianakis 
447ab6b6a8aSPaolo Bonzini     #[must_use]
448ab6b6a8aSPaolo Bonzini     pub fn put_fifo(&mut self, value: u32) -> bool {
44937fdb2f5SManos Pitsidianakis         let depth = self.fifo_depth();
45037fdb2f5SManos Pitsidianakis         assert!(depth > 0);
45137fdb2f5SManos Pitsidianakis         let slot = (self.read_pos + self.read_count) & (depth - 1);
452e1f93533SPaolo Bonzini         self.read_fifo[slot] = registers::Data::from(value);
45337fdb2f5SManos Pitsidianakis         self.read_count += 1;
45437fdb2f5SManos Pitsidianakis         self.flags.set_receive_fifo_empty(false);
45537fdb2f5SManos Pitsidianakis         if self.read_count == depth {
45637fdb2f5SManos Pitsidianakis             self.flags.set_receive_fifo_full(true);
45737fdb2f5SManos Pitsidianakis         }
45837fdb2f5SManos Pitsidianakis 
45937fdb2f5SManos Pitsidianakis         if self.read_count == self.read_trigger {
460c44818a5SPaolo Bonzini             self.int_level |= Interrupt::RX.0;
461ab6b6a8aSPaolo Bonzini             return true;
46237fdb2f5SManos Pitsidianakis         }
463ab6b6a8aSPaolo Bonzini         false
46437fdb2f5SManos Pitsidianakis     }
46537fdb2f5SManos Pitsidianakis 
46649bfe63fSPaolo Bonzini     pub fn post_load(&mut self) -> Result<(), ()> {
46793243319SManos Pitsidianakis         /* Sanity-check input state */
46893243319SManos Pitsidianakis         if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() {
46993243319SManos Pitsidianakis             return Err(());
47093243319SManos Pitsidianakis         }
47193243319SManos Pitsidianakis 
47293243319SManos Pitsidianakis         if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 {
47393243319SManos Pitsidianakis             // Older versions of PL011 didn't ensure that the single
47493243319SManos Pitsidianakis             // character in the FIFO in FIFO-disabled mode is in
47593243319SManos Pitsidianakis             // element 0 of the array; convert to follow the current
47693243319SManos Pitsidianakis             // code's assumptions.
47793243319SManos Pitsidianakis             self.read_fifo[0] = self.read_fifo[self.read_pos];
47893243319SManos Pitsidianakis             self.read_pos = 0;
47993243319SManos Pitsidianakis         }
48093243319SManos Pitsidianakis 
48193243319SManos Pitsidianakis         self.ibrd &= IBRD_MASK;
48293243319SManos Pitsidianakis         self.fbrd &= FBRD_MASK;
48393243319SManos Pitsidianakis 
48493243319SManos Pitsidianakis         Ok(())
48593243319SManos Pitsidianakis     }
48649bfe63fSPaolo Bonzini }
48749bfe63fSPaolo Bonzini 
48849bfe63fSPaolo Bonzini impl PL011State {
48949bfe63fSPaolo Bonzini     /// Initializes a pre-allocated, unitialized instance of `PL011State`.
49049bfe63fSPaolo Bonzini     ///
49149bfe63fSPaolo Bonzini     /// # Safety
49249bfe63fSPaolo Bonzini     ///
49349bfe63fSPaolo Bonzini     /// `self` must point to a correctly sized and aligned location for the
49449bfe63fSPaolo Bonzini     /// `PL011State` type. It must not be called more than once on the same
49549bfe63fSPaolo Bonzini     /// location/instance. All its fields are expected to hold unitialized
49649bfe63fSPaolo Bonzini     /// values with the sole exception of `parent_obj`.
49749bfe63fSPaolo Bonzini     unsafe fn init(&mut self) {
498590faa03SPaolo Bonzini         static PL011_OPS: MemoryRegionOps<PL011State> = MemoryRegionOpsBuilder::<PL011State>::new()
499590faa03SPaolo Bonzini             .read(&PL011State::read)
500590faa03SPaolo Bonzini             .write(&PL011State::write)
501590faa03SPaolo Bonzini             .native_endian()
502590faa03SPaolo Bonzini             .impl_sizes(4, 4)
503590faa03SPaolo Bonzini             .build();
504590faa03SPaolo Bonzini 
50549bfe63fSPaolo Bonzini         // SAFETY:
50649bfe63fSPaolo Bonzini         //
50749bfe63fSPaolo Bonzini         // self and self.iomem are guaranteed to be valid at this point since callers
50849bfe63fSPaolo Bonzini         // must make sure the `self` reference is valid.
509590faa03SPaolo Bonzini         MemoryRegion::init_io(
510590faa03SPaolo Bonzini             unsafe { &mut *addr_of_mut!(self.iomem) },
511590faa03SPaolo Bonzini             addr_of_mut!(*self),
51249bfe63fSPaolo Bonzini             &PL011_OPS,
513590faa03SPaolo Bonzini             "pl011",
51449bfe63fSPaolo Bonzini             0x1000,
51549bfe63fSPaolo Bonzini         );
51649bfe63fSPaolo Bonzini 
51749bfe63fSPaolo Bonzini         self.regs = Default::default();
51849bfe63fSPaolo Bonzini 
51949bfe63fSPaolo Bonzini         // SAFETY:
52049bfe63fSPaolo Bonzini         //
521201ef001SPaolo Bonzini         // self.clock is not initialized at this point; but since `Owned<_>` is
522201ef001SPaolo Bonzini         // not Drop, we can overwrite the undefined value without side effects;
523201ef001SPaolo Bonzini         // it's not sound but, because for all PL011State instances are created
524201ef001SPaolo Bonzini         // by QOM code which calls this function to initialize the fields, at
525201ef001SPaolo Bonzini         // leastno code is able to access an invalid self.clock value.
526201ef001SPaolo Bonzini         self.clock = self.init_clock_in("clk", &Self::clock_update, ClockEvent::ClockUpdate);
52749bfe63fSPaolo Bonzini     }
528201ef001SPaolo Bonzini 
529201ef001SPaolo Bonzini     const fn clock_update(&self, _event: ClockEvent) {
530201ef001SPaolo Bonzini         /* pl011_trace_baudrate_change(s); */
53149bfe63fSPaolo Bonzini     }
53249bfe63fSPaolo Bonzini 
53349bfe63fSPaolo Bonzini     fn post_init(&self) {
53449bfe63fSPaolo Bonzini         self.init_mmio(&self.iomem);
53549bfe63fSPaolo Bonzini         for irq in self.interrupts.iter() {
53649bfe63fSPaolo Bonzini             self.init_irq(irq);
53749bfe63fSPaolo Bonzini         }
53849bfe63fSPaolo Bonzini     }
5396d314cc0SPaolo Bonzini 
540*87f5c138SPaolo Bonzini     fn read(&self, offset: hwaddr, _size: u32) -> u64 {
54120bcc96fSPaolo Bonzini         match RegisterOffset::try_from(offset) {
5426d314cc0SPaolo Bonzini             Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => {
5436d314cc0SPaolo Bonzini                 let device_id = self.get_class().device_id;
54420bcc96fSPaolo Bonzini                 u64::from(device_id[(offset - 0xfe0) >> 2])
5456d314cc0SPaolo Bonzini             }
5466d314cc0SPaolo Bonzini             Err(_) => {
5476d314cc0SPaolo Bonzini                 // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset);
548b3a29b3dSPaolo Bonzini                 0
5496d314cc0SPaolo Bonzini             }
55020bcc96fSPaolo Bonzini             Ok(field) => {
55120bcc96fSPaolo Bonzini                 let (update_irq, result) = self.regs.borrow_mut().read(field);
552ab6b6a8aSPaolo Bonzini                 if update_irq {
553ab6b6a8aSPaolo Bonzini                     self.update();
554b3a29b3dSPaolo Bonzini                     unsafe {
555590faa03SPaolo Bonzini                         qemu_chr_fe_accept_input(addr_of!(self.char_backend) as *mut _);
5566d314cc0SPaolo Bonzini                     }
557b3a29b3dSPaolo Bonzini                 }
558b3a29b3dSPaolo Bonzini                 result.into()
5596d314cc0SPaolo Bonzini             }
56020bcc96fSPaolo Bonzini         }
56120bcc96fSPaolo Bonzini     }
5626d314cc0SPaolo Bonzini 
563*87f5c138SPaolo Bonzini     fn write(&self, offset: hwaddr, value: u64, _size: u32) {
564ab6b6a8aSPaolo Bonzini         let mut update_irq = false;
5656d314cc0SPaolo Bonzini         if let Ok(field) = RegisterOffset::try_from(offset) {
5666d314cc0SPaolo Bonzini             // qemu_chr_fe_write_all() calls into the can_receive
5676d314cc0SPaolo Bonzini             // callback, so handle writes before entering PL011Registers.
5686d314cc0SPaolo Bonzini             if field == RegisterOffset::DR {
5696d314cc0SPaolo Bonzini                 // ??? Check if transmitter is enabled.
5706d314cc0SPaolo Bonzini                 let ch: u8 = value as u8;
5716d314cc0SPaolo Bonzini                 // SAFETY: char_backend is a valid CharBackend instance after it's been
5726d314cc0SPaolo Bonzini                 // initialized in realize().
5736d314cc0SPaolo Bonzini                 // XXX this blocks entire thread. Rewrite to use
5746d314cc0SPaolo Bonzini                 // qemu_chr_fe_write and background I/O callbacks
5756d314cc0SPaolo Bonzini                 unsafe {
576590faa03SPaolo Bonzini                     qemu_chr_fe_write_all(addr_of!(self.char_backend) as *mut _, &ch, 1);
5776d314cc0SPaolo Bonzini                 }
5786d314cc0SPaolo Bonzini             }
5796d314cc0SPaolo Bonzini 
580590faa03SPaolo Bonzini             update_irq = self.regs.borrow_mut().write(
581590faa03SPaolo Bonzini                 field,
582590faa03SPaolo Bonzini                 value as u32,
583590faa03SPaolo Bonzini                 addr_of!(self.char_backend) as *mut _,
584590faa03SPaolo Bonzini             );
5856d314cc0SPaolo Bonzini         } else {
5866d314cc0SPaolo Bonzini             eprintln!("write bad offset {offset} value {value}");
5876d314cc0SPaolo Bonzini         }
588ab6b6a8aSPaolo Bonzini         if update_irq {
589ab6b6a8aSPaolo Bonzini             self.update();
590ab6b6a8aSPaolo Bonzini         }
5916d314cc0SPaolo Bonzini     }
59249bfe63fSPaolo Bonzini 
59349bfe63fSPaolo Bonzini     pub fn can_receive(&self) -> bool {
59449bfe63fSPaolo Bonzini         // trace_pl011_can_receive(s->lcr, s->read_count, r);
595a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
59649bfe63fSPaolo Bonzini         regs.read_count < regs.fifo_depth()
59749bfe63fSPaolo Bonzini     }
59849bfe63fSPaolo Bonzini 
599a1ab4eedSPaolo Bonzini     pub fn receive(&self, ch: u32) {
600a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
60149bfe63fSPaolo Bonzini         let update_irq = !regs.loopback_enabled() && regs.put_fifo(ch);
602a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
603a1ab4eedSPaolo Bonzini         drop(regs);
604a1ab4eedSPaolo Bonzini 
60549bfe63fSPaolo Bonzini         if update_irq {
60649bfe63fSPaolo Bonzini             self.update();
60749bfe63fSPaolo Bonzini         }
60849bfe63fSPaolo Bonzini     }
60949bfe63fSPaolo Bonzini 
610a1ab4eedSPaolo Bonzini     pub fn event(&self, event: QEMUChrEvent) {
61149bfe63fSPaolo Bonzini         let mut update_irq = false;
612a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
61349bfe63fSPaolo Bonzini         if event == QEMUChrEvent::CHR_EVENT_BREAK && !regs.loopback_enabled() {
61449bfe63fSPaolo Bonzini             update_irq = regs.put_fifo(registers::Data::BREAK.into());
61549bfe63fSPaolo Bonzini         }
616a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
617a1ab4eedSPaolo Bonzini         drop(regs);
618a1ab4eedSPaolo Bonzini 
61949bfe63fSPaolo Bonzini         if update_irq {
62049bfe63fSPaolo Bonzini             self.update()
62149bfe63fSPaolo Bonzini         }
62249bfe63fSPaolo Bonzini     }
62349bfe63fSPaolo Bonzini 
624*87f5c138SPaolo Bonzini     fn realize(&self) {
62549bfe63fSPaolo Bonzini         // SAFETY: self.char_backend has the correct size and alignment for a
62649bfe63fSPaolo Bonzini         // CharBackend object, and its callbacks are of the correct types.
62749bfe63fSPaolo Bonzini         unsafe {
62849bfe63fSPaolo Bonzini             qemu_chr_fe_set_handlers(
62949bfe63fSPaolo Bonzini                 addr_of!(self.char_backend) as *mut CharBackend,
63049bfe63fSPaolo Bonzini                 Some(pl011_can_receive),
63149bfe63fSPaolo Bonzini                 Some(pl011_receive),
63249bfe63fSPaolo Bonzini                 Some(pl011_event),
63349bfe63fSPaolo Bonzini                 None,
63449bfe63fSPaolo Bonzini                 addr_of!(*self).cast::<c_void>() as *mut c_void,
63549bfe63fSPaolo Bonzini                 core::ptr::null_mut(),
63649bfe63fSPaolo Bonzini                 true,
63749bfe63fSPaolo Bonzini             );
63849bfe63fSPaolo Bonzini         }
63949bfe63fSPaolo Bonzini     }
64049bfe63fSPaolo Bonzini 
641*87f5c138SPaolo Bonzini     fn reset_hold(&self, _type: ResetType) {
642a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().reset();
64349bfe63fSPaolo Bonzini     }
64449bfe63fSPaolo Bonzini 
645*87f5c138SPaolo Bonzini     fn update(&self) {
646a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
64749bfe63fSPaolo Bonzini         let flags = regs.int_level & regs.int_enabled;
64849bfe63fSPaolo Bonzini         for (irq, i) in self.interrupts.iter().zip(IRQMASK) {
64949bfe63fSPaolo Bonzini             irq.set(flags & i != 0);
65049bfe63fSPaolo Bonzini         }
65149bfe63fSPaolo Bonzini     }
65249bfe63fSPaolo Bonzini 
653a1ab4eedSPaolo Bonzini     pub fn post_load(&self, _version_id: u32) -> Result<(), ()> {
654a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().post_load()
65549bfe63fSPaolo Bonzini     }
65637fdb2f5SManos Pitsidianakis }
65737fdb2f5SManos Pitsidianakis 
65837fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ?
659d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [
66037fdb2f5SManos Pitsidianakis     /* combined IRQ */
661c44818a5SPaolo Bonzini     Interrupt::E.0 | Interrupt::MS.0 | Interrupt::RT.0 | Interrupt::TX.0 | Interrupt::RX.0,
662c44818a5SPaolo Bonzini     Interrupt::RX.0,
663c44818a5SPaolo Bonzini     Interrupt::TX.0,
664c44818a5SPaolo Bonzini     Interrupt::RT.0,
665c44818a5SPaolo Bonzini     Interrupt::MS.0,
666c44818a5SPaolo Bonzini     Interrupt::E.0,
66737fdb2f5SManos Pitsidianakis ];
66837fdb2f5SManos Pitsidianakis 
66937fdb2f5SManos Pitsidianakis /// # Safety
67037fdb2f5SManos Pitsidianakis ///
67137fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
67237fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
67337fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
67437fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int {
6757d052039SPaolo Bonzini     let state = NonNull::new(opaque).unwrap().cast::<PL011State>();
6767d052039SPaolo Bonzini     unsafe { state.as_ref().can_receive().into() }
67737fdb2f5SManos Pitsidianakis }
67837fdb2f5SManos Pitsidianakis 
67937fdb2f5SManos Pitsidianakis /// # Safety
68037fdb2f5SManos Pitsidianakis ///
68137fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
68237fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
68337fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
68437fdb2f5SManos Pitsidianakis ///
68537fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid.
6869f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) {
687a1ab4eedSPaolo Bonzini     let state = NonNull::new(opaque).unwrap().cast::<PL011State>();
68837fdb2f5SManos Pitsidianakis     unsafe {
68937fdb2f5SManos Pitsidianakis         if size > 0 {
69037fdb2f5SManos Pitsidianakis             debug_assert!(!buf.is_null());
691a1ab4eedSPaolo Bonzini             state.as_ref().receive(u32::from(buf.read_volatile()));
69237fdb2f5SManos Pitsidianakis         }
69337fdb2f5SManos Pitsidianakis     }
69437fdb2f5SManos Pitsidianakis }
69537fdb2f5SManos Pitsidianakis 
69637fdb2f5SManos Pitsidianakis /// # Safety
69737fdb2f5SManos Pitsidianakis ///
69837fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
69937fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
70037fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
7019f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) {
702a1ab4eedSPaolo Bonzini     let state = NonNull::new(opaque).unwrap().cast::<PL011State>();
703a1ab4eedSPaolo Bonzini     unsafe { state.as_ref().event(event) }
70437fdb2f5SManos Pitsidianakis }
70537fdb2f5SManos Pitsidianakis 
70637fdb2f5SManos Pitsidianakis /// # Safety
70737fdb2f5SManos Pitsidianakis ///
7087630ca2aSPaolo Bonzini /// We expect the FFI user of this function to pass a valid pointer for `chr`
7097630ca2aSPaolo Bonzini /// and `irq`.
71037fdb2f5SManos Pitsidianakis #[no_mangle]
71137fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create(
71237fdb2f5SManos Pitsidianakis     addr: u64,
7137630ca2aSPaolo Bonzini     irq: *mut IRQState,
71437fdb2f5SManos Pitsidianakis     chr: *mut Chardev,
71537fdb2f5SManos Pitsidianakis ) -> *mut DeviceState {
7167630ca2aSPaolo Bonzini     // SAFETY: The callers promise that they have owned references.
7177630ca2aSPaolo Bonzini     // They do not gift them to pl011_create, so use `Owned::from`.
7187630ca2aSPaolo Bonzini     let irq = unsafe { Owned::<IRQState>::from(&*irq) };
7197630ca2aSPaolo Bonzini     let chr = unsafe { Owned::<Chardev>::from(&*chr) };
720ec3eba98SPaolo Bonzini 
7217630ca2aSPaolo Bonzini     let dev = PL011State::new();
7227630ca2aSPaolo Bonzini     dev.prop_set_chr("chardev", &chr);
7237630ca2aSPaolo Bonzini     dev.sysbus_realize();
7247630ca2aSPaolo Bonzini     dev.mmio_map(0, addr);
7257630ca2aSPaolo Bonzini     dev.connect_irq(0, &irq);
726ec3eba98SPaolo Bonzini 
7277630ca2aSPaolo Bonzini     // The pointer is kept alive by the QOM tree; drop the owned ref
7287630ca2aSPaolo Bonzini     dev.as_mut_ptr()
72937fdb2f5SManos Pitsidianakis }
73037fdb2f5SManos Pitsidianakis 
7312e06e72dSManos Pitsidianakis #[repr(C)]
732a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)]
7332e06e72dSManos Pitsidianakis /// PL011 Luminary device model.
7342e06e72dSManos Pitsidianakis pub struct PL011Luminary {
735ca0d60a6SPaolo Bonzini     parent_obj: ParentField<PL011State>,
7362e06e72dSManos Pitsidianakis }
7372e06e72dSManos Pitsidianakis 
738f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object);
739f50cd85cSPaolo Bonzini 
7407bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary {
7416dd818fbSPaolo Bonzini     type Class = <PL011State as ObjectType>::Class;
7422e06e72dSManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY;
7437bd8e3efSPaolo Bonzini }
7447bd8e3efSPaolo Bonzini 
7457bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary {
746166e8a1fSPaolo Bonzini     type ParentType = PL011State;
7474551f342SPaolo Bonzini 
748567c0c41SPaolo Bonzini     const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>;
749567c0c41SPaolo Bonzini }
750567c0c41SPaolo Bonzini 
751567c0c41SPaolo Bonzini impl PL011Impl for PL011Luminary {
752567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]);
7532e06e72dSManos Pitsidianakis }
7548c80c472SPaolo Bonzini 
7558c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {}
7565472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011Luminary {}
7573212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011Luminary {}
758