xref: /qemu/rust/hw/char/pl011/src/device.rs (revision 816945364f698ae750aa665fce3d121c98e37a6f)
137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited
237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org>
337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later
437fdb2f5SManos Pitsidianakis 
59b642097SPaolo Bonzini use std::{ffi::CStr, ptr::addr_of_mut};
637fdb2f5SManos Pitsidianakis 
737fdb2f5SManos Pitsidianakis use qemu_api::{
89b642097SPaolo Bonzini     chardev::{CharBackend, Chardev, Event},
97630ca2aSPaolo Bonzini     impl_vmstate_forward,
107630ca2aSPaolo Bonzini     irq::{IRQState, InterruptSource},
11590faa03SPaolo Bonzini     memory::{hwaddr, MemoryRegion, MemoryRegionOps, MemoryRegionOpsBuilder},
127bd8e3efSPaolo Bonzini     prelude::*,
135472a38cSPaolo Bonzini     qdev::{Clock, ClockEvent, DeviceImpl, DeviceState, Property, ResetType, ResettablePhasesImpl},
14d556226dSPaolo Bonzini     qom::{ObjectImpl, Owned, ParentField},
15d556226dSPaolo Bonzini     sysbus::{SysBusDevice, SysBusDeviceImpl},
1606a1cfb5SZhao Liu     vmstate::VMStateDescription,
1737fdb2f5SManos Pitsidianakis };
1837fdb2f5SManos Pitsidianakis 
1937fdb2f5SManos Pitsidianakis use crate::{
208c80c472SPaolo Bonzini     device_class,
21959fd759SPaolo Bonzini     registers::{self, Interrupt, RegisterOffset},
2237fdb2f5SManos Pitsidianakis };
2337fdb2f5SManos Pitsidianakis 
24959fd759SPaolo Bonzini // TODO: You must disable the UART before any of the control registers are
25959fd759SPaolo Bonzini // reprogrammed. When the UART is disabled in the middle of transmission or
26959fd759SPaolo Bonzini // reception, it completes the current character before stopping
27959fd759SPaolo Bonzini 
2893243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD`
29230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff;
3093243319SManos Pitsidianakis 
3193243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD`
32230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f;
3393243319SManos Pitsidianakis 
3437fdb2f5SManos Pitsidianakis /// QEMU sourced constant.
356b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16;
3637fdb2f5SManos Pitsidianakis 
37d9434f29SPaolo Bonzini #[derive(Clone, Copy)]
38d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]);
392e06e72dSManos Pitsidianakis 
402e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId {
41d9434f29SPaolo Bonzini     type Output = u8;
422e06e72dSManos Pitsidianakis 
432e06e72dSManos Pitsidianakis     fn index(&self, idx: hwaddr) -> &Self::Output {
44d9434f29SPaolo Bonzini         &self.0[idx as usize]
452e06e72dSManos Pitsidianakis     }
462e06e72dSManos Pitsidianakis }
472e06e72dSManos Pitsidianakis 
486b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with
496b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device.
506b4f7b07SPaolo Bonzini #[repr(transparent)]
516b4f7b07SPaolo Bonzini #[derive(Debug, Default)]
526b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]);
53b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo);
546b4f7b07SPaolo Bonzini 
556b4f7b07SPaolo Bonzini impl Fifo {
566b4f7b07SPaolo Bonzini     const fn len(&self) -> u32 {
576b4f7b07SPaolo Bonzini         self.0.len() as u32
586b4f7b07SPaolo Bonzini     }
596b4f7b07SPaolo Bonzini }
606b4f7b07SPaolo Bonzini 
616b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo {
626b4f7b07SPaolo Bonzini     fn index_mut(&mut self, idx: u32) -> &mut Self::Output {
636b4f7b07SPaolo Bonzini         &mut self.0[idx as usize]
646b4f7b07SPaolo Bonzini     }
656b4f7b07SPaolo Bonzini }
666b4f7b07SPaolo Bonzini 
676b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo {
686b4f7b07SPaolo Bonzini     type Output = registers::Data;
696b4f7b07SPaolo Bonzini 
706b4f7b07SPaolo Bonzini     fn index(&self, idx: u32) -> &Self::Output {
716b4f7b07SPaolo Bonzini         &self.0[idx as usize]
726b4f7b07SPaolo Bonzini     }
736b4f7b07SPaolo Bonzini }
746b4f7b07SPaolo Bonzini 
7537fdb2f5SManos Pitsidianakis #[repr(C)]
7649bfe63fSPaolo Bonzini #[derive(Debug, Default, qemu_api_macros::offsets)]
7749bfe63fSPaolo Bonzini pub struct PL011Registers {
7837fdb2f5SManos Pitsidianakis     #[doc(alias = "fr")]
7937fdb2f5SManos Pitsidianakis     pub flags: registers::Flags,
8037fdb2f5SManos Pitsidianakis     #[doc(alias = "lcr")]
8137fdb2f5SManos Pitsidianakis     pub line_control: registers::LineControl,
8237fdb2f5SManos Pitsidianakis     #[doc(alias = "rsr")]
8337fdb2f5SManos Pitsidianakis     pub receive_status_error_clear: registers::ReceiveStatusErrorClear,
8437fdb2f5SManos Pitsidianakis     #[doc(alias = "cr")]
8537fdb2f5SManos Pitsidianakis     pub control: registers::Control,
8637fdb2f5SManos Pitsidianakis     pub dmacr: u32,
8737fdb2f5SManos Pitsidianakis     pub int_enabled: u32,
8837fdb2f5SManos Pitsidianakis     pub int_level: u32,
896b4f7b07SPaolo Bonzini     pub read_fifo: Fifo,
9037fdb2f5SManos Pitsidianakis     pub ilpr: u32,
9137fdb2f5SManos Pitsidianakis     pub ibrd: u32,
9237fdb2f5SManos Pitsidianakis     pub fbrd: u32,
9337fdb2f5SManos Pitsidianakis     pub ifl: u32,
946b4f7b07SPaolo Bonzini     pub read_pos: u32,
956b4f7b07SPaolo Bonzini     pub read_count: u32,
966b4f7b07SPaolo Bonzini     pub read_trigger: u32,
9749bfe63fSPaolo Bonzini }
9849bfe63fSPaolo Bonzini 
9949bfe63fSPaolo Bonzini #[repr(C)]
100a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object, qemu_api_macros::offsets)]
10149bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU
10249bfe63fSPaolo Bonzini pub struct PL011State {
10349bfe63fSPaolo Bonzini     pub parent_obj: ParentField<SysBusDevice>,
10449bfe63fSPaolo Bonzini     pub iomem: MemoryRegion,
10537fdb2f5SManos Pitsidianakis     #[doc(alias = "chr")]
10637fdb2f5SManos Pitsidianakis     pub char_backend: CharBackend,
107a1ab4eedSPaolo Bonzini     pub regs: BqlRefCell<PL011Registers>,
10837fdb2f5SManos Pitsidianakis     /// QEMU interrupts
10937fdb2f5SManos Pitsidianakis     ///
11037fdb2f5SManos Pitsidianakis     /// ```text
11137fdb2f5SManos Pitsidianakis     ///  * sysbus MMIO region 0: device registers
11237fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 0: `UARTINTR` (combined interrupt line)
11337fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line)
11437fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line)
11537fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line)
11637fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line)
11737fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 5: `UARTEINTR` (error interrupt line)
11837fdb2f5SManos Pitsidianakis     /// ```
11937fdb2f5SManos Pitsidianakis     #[doc(alias = "irq")]
1204ed4da16SPaolo Bonzini     pub interrupts: [InterruptSource; IRQMASK.len()],
12137fdb2f5SManos Pitsidianakis     #[doc(alias = "clk")]
122201ef001SPaolo Bonzini     pub clock: Owned<Clock>,
12337fdb2f5SManos Pitsidianakis     #[doc(alias = "migrate_clk")]
12437fdb2f5SManos Pitsidianakis     pub migrate_clock: bool,
12537fdb2f5SManos Pitsidianakis }
12637fdb2f5SManos Pitsidianakis 
127f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object);
128f50cd85cSPaolo Bonzini 
1295faaac0aSPaolo Bonzini #[repr(C)]
130d9434f29SPaolo Bonzini pub struct PL011Class {
131d9434f29SPaolo Bonzini     parent_class: <SysBusDevice as ObjectType>::Class,
132d9434f29SPaolo Bonzini     /// The byte string that identifies the device.
133d9434f29SPaolo Bonzini     device_id: DeviceId,
134d9434f29SPaolo Bonzini }
135d9434f29SPaolo Bonzini 
136567c0c41SPaolo Bonzini trait PL011Impl: SysBusDeviceImpl + IsA<PL011State> {
137567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId;
138567c0c41SPaolo Bonzini }
139567c0c41SPaolo Bonzini 
140567c0c41SPaolo Bonzini impl PL011Class {
141567c0c41SPaolo Bonzini     fn class_init<T: PL011Impl>(&mut self) {
142567c0c41SPaolo Bonzini         self.device_id = T::DEVICE_ID;
143d556226dSPaolo Bonzini         self.parent_class.class_init::<T>();
144567c0c41SPaolo Bonzini     }
145567c0c41SPaolo Bonzini }
146567c0c41SPaolo Bonzini 
1477bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State {
148d9434f29SPaolo Bonzini     type Class = PL011Class;
14937fdb2f5SManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011;
1507bd8e3efSPaolo Bonzini }
1517bd8e3efSPaolo Bonzini 
152567c0c41SPaolo Bonzini impl PL011Impl for PL011State {
153567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]);
154d9434f29SPaolo Bonzini }
155d9434f29SPaolo Bonzini 
1567bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State {
157166e8a1fSPaolo Bonzini     type ParentType = SysBusDevice;
158166e8a1fSPaolo Bonzini 
1591f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
16022a18f0aSPaolo Bonzini     const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init);
161567c0c41SPaolo Bonzini     const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>;
16237fdb2f5SManos Pitsidianakis }
16337fdb2f5SManos Pitsidianakis 
1648c80c472SPaolo Bonzini impl DeviceImpl for PL011State {
1658c80c472SPaolo Bonzini     fn properties() -> &'static [Property] {
1668c80c472SPaolo Bonzini         &device_class::PL011_PROPERTIES
16737fdb2f5SManos Pitsidianakis     }
1688c80c472SPaolo Bonzini     fn vmsd() -> Option<&'static VMStateDescription> {
1698c80c472SPaolo Bonzini         Some(&device_class::VMSTATE_PL011)
1708c80c472SPaolo Bonzini     }
1710f9eb0ffSZhao Liu     const REALIZE: Option<fn(&Self)> = Some(Self::realize);
1725472a38cSPaolo Bonzini }
1735472a38cSPaolo Bonzini 
1745472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011State {
1755472a38cSPaolo Bonzini     const HOLD: Option<fn(&Self, ResetType)> = Some(Self::reset_hold);
1768c80c472SPaolo Bonzini }
1778c80c472SPaolo Bonzini 
1783212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011State {}
1793212da00SPaolo Bonzini 
18049bfe63fSPaolo Bonzini impl PL011Registers {
18120bcc96fSPaolo Bonzini     pub(self) fn read(&mut self, offset: RegisterOffset) -> (bool, u32) {
18237fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
18337fdb2f5SManos Pitsidianakis 
18420bcc96fSPaolo Bonzini         let mut update = false;
18520bcc96fSPaolo Bonzini         let result = match offset {
1866d314cc0SPaolo Bonzini             DR => {
18737fdb2f5SManos Pitsidianakis                 self.flags.set_receive_fifo_full(false);
18837fdb2f5SManos Pitsidianakis                 let c = self.read_fifo[self.read_pos];
18937fdb2f5SManos Pitsidianakis                 if self.read_count > 0 {
19037fdb2f5SManos Pitsidianakis                     self.read_count -= 1;
19137fdb2f5SManos Pitsidianakis                     self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1);
19237fdb2f5SManos Pitsidianakis                 }
19337fdb2f5SManos Pitsidianakis                 if self.read_count == 0 {
19437fdb2f5SManos Pitsidianakis                     self.flags.set_receive_fifo_empty(true);
19537fdb2f5SManos Pitsidianakis                 }
19637fdb2f5SManos Pitsidianakis                 if self.read_count + 1 == self.read_trigger {
197c44818a5SPaolo Bonzini                     self.int_level &= !Interrupt::RX.0;
19837fdb2f5SManos Pitsidianakis                 }
19937fdb2f5SManos Pitsidianakis                 // Update error bits.
200e1f93533SPaolo Bonzini                 self.receive_status_error_clear.set_from_data(c);
20120bcc96fSPaolo Bonzini                 // Must call qemu_chr_fe_accept_input
20220bcc96fSPaolo Bonzini                 update = true;
20320bcc96fSPaolo Bonzini                 u32::from(c)
20437fdb2f5SManos Pitsidianakis             }
2056d314cc0SPaolo Bonzini             RSR => u32::from(self.receive_status_error_clear),
2066d314cc0SPaolo Bonzini             FR => u32::from(self.flags),
2076d314cc0SPaolo Bonzini             FBRD => self.fbrd,
2086d314cc0SPaolo Bonzini             ILPR => self.ilpr,
2096d314cc0SPaolo Bonzini             IBRD => self.ibrd,
2106d314cc0SPaolo Bonzini             LCR_H => u32::from(self.line_control),
2116d314cc0SPaolo Bonzini             CR => u32::from(self.control),
2126d314cc0SPaolo Bonzini             FLS => self.ifl,
2136d314cc0SPaolo Bonzini             IMSC => self.int_enabled,
2146d314cc0SPaolo Bonzini             RIS => self.int_level,
2156d314cc0SPaolo Bonzini             MIS => self.int_level & self.int_enabled,
2166d314cc0SPaolo Bonzini             ICR => {
21737fdb2f5SManos Pitsidianakis                 // "The UARTICR Register is the interrupt clear register and is write-only"
21837fdb2f5SManos Pitsidianakis                 // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR
21937fdb2f5SManos Pitsidianakis                 0
22037fdb2f5SManos Pitsidianakis             }
2216d314cc0SPaolo Bonzini             DMACR => self.dmacr,
22220bcc96fSPaolo Bonzini         };
22320bcc96fSPaolo Bonzini         (update, result)
22437fdb2f5SManos Pitsidianakis     }
22537fdb2f5SManos Pitsidianakis 
22649bfe63fSPaolo Bonzini     pub(self) fn write(
22749bfe63fSPaolo Bonzini         &mut self,
22849bfe63fSPaolo Bonzini         offset: RegisterOffset,
22949bfe63fSPaolo Bonzini         value: u32,
2309b642097SPaolo Bonzini         char_backend: &CharBackend,
23149bfe63fSPaolo Bonzini     ) -> bool {
23237fdb2f5SManos Pitsidianakis         // eprintln!("write offset {offset} value {value}");
23337fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
2346d314cc0SPaolo Bonzini         match offset {
2356d314cc0SPaolo Bonzini             DR => {
236ab6b6a8aSPaolo Bonzini                 // interrupts always checked
237aa50bc4fSPaolo Bonzini                 let _ = self.loopback_tx(value.into());
238c44818a5SPaolo Bonzini                 self.int_level |= Interrupt::TX.0;
239ab6b6a8aSPaolo Bonzini                 return true;
24037fdb2f5SManos Pitsidianakis             }
2416d314cc0SPaolo Bonzini             RSR => {
2426d314cc0SPaolo Bonzini                 self.receive_status_error_clear = 0.into();
24337fdb2f5SManos Pitsidianakis             }
2446d314cc0SPaolo Bonzini             FR => {
24537fdb2f5SManos Pitsidianakis                 // flag writes are ignored
24637fdb2f5SManos Pitsidianakis             }
2476d314cc0SPaolo Bonzini             ILPR => {
24837fdb2f5SManos Pitsidianakis                 self.ilpr = value;
24937fdb2f5SManos Pitsidianakis             }
2506d314cc0SPaolo Bonzini             IBRD => {
25137fdb2f5SManos Pitsidianakis                 self.ibrd = value;
25237fdb2f5SManos Pitsidianakis             }
2536d314cc0SPaolo Bonzini             FBRD => {
25437fdb2f5SManos Pitsidianakis                 self.fbrd = value;
25537fdb2f5SManos Pitsidianakis             }
2566d314cc0SPaolo Bonzini             LCR_H => {
25737fdb2f5SManos Pitsidianakis                 let new_val: registers::LineControl = value.into();
25837fdb2f5SManos Pitsidianakis                 // Reset the FIFO state on FIFO enable or disable
259bf9987c0SPaolo Bonzini                 if self.line_control.fifos_enabled() != new_val.fifos_enabled() {
260f65314bdSPaolo Bonzini                     self.reset_rx_fifo();
261f65314bdSPaolo Bonzini                     self.reset_tx_fifo();
26237fdb2f5SManos Pitsidianakis                 }
263ab6b6a8aSPaolo Bonzini                 let update = (self.line_control.send_break() != new_val.send_break()) && {
2649b642097SPaolo Bonzini                     let break_enable = new_val.send_break();
2659b642097SPaolo Bonzini                     let _ = char_backend.send_break(break_enable);
2669b642097SPaolo Bonzini                     self.loopback_break(break_enable)
267ab6b6a8aSPaolo Bonzini                 };
26837fdb2f5SManos Pitsidianakis                 self.line_control = new_val;
26937fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
270ab6b6a8aSPaolo Bonzini                 return update;
27137fdb2f5SManos Pitsidianakis             }
2726d314cc0SPaolo Bonzini             CR => {
27337fdb2f5SManos Pitsidianakis                 // ??? Need to implement the enable bit.
27437fdb2f5SManos Pitsidianakis                 self.control = value.into();
275ab6b6a8aSPaolo Bonzini                 return self.loopback_mdmctrl();
27637fdb2f5SManos Pitsidianakis             }
2776d314cc0SPaolo Bonzini             FLS => {
27837fdb2f5SManos Pitsidianakis                 self.ifl = value;
27937fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
28037fdb2f5SManos Pitsidianakis             }
2816d314cc0SPaolo Bonzini             IMSC => {
28237fdb2f5SManos Pitsidianakis                 self.int_enabled = value;
283ab6b6a8aSPaolo Bonzini                 return true;
28437fdb2f5SManos Pitsidianakis             }
2856d314cc0SPaolo Bonzini             RIS => {}
2866d314cc0SPaolo Bonzini             MIS => {}
2876d314cc0SPaolo Bonzini             ICR => {
28837fdb2f5SManos Pitsidianakis                 self.int_level &= !value;
289ab6b6a8aSPaolo Bonzini                 return true;
29037fdb2f5SManos Pitsidianakis             }
2916d314cc0SPaolo Bonzini             DMACR => {
29237fdb2f5SManos Pitsidianakis                 self.dmacr = value;
29337fdb2f5SManos Pitsidianakis                 if value & 3 > 0 {
29437fdb2f5SManos Pitsidianakis                     // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n");
29537fdb2f5SManos Pitsidianakis                     eprintln!("pl011: DMA not implemented");
29637fdb2f5SManos Pitsidianakis                 }
29737fdb2f5SManos Pitsidianakis             }
29837fdb2f5SManos Pitsidianakis         }
299ab6b6a8aSPaolo Bonzini         false
30037fdb2f5SManos Pitsidianakis     }
30137fdb2f5SManos Pitsidianakis 
30237fdb2f5SManos Pitsidianakis     #[inline]
303ab6b6a8aSPaolo Bonzini     #[must_use]
304aa50bc4fSPaolo Bonzini     fn loopback_tx(&mut self, value: registers::Data) -> bool {
30537fdb2f5SManos Pitsidianakis         // Caveat:
30637fdb2f5SManos Pitsidianakis         //
30737fdb2f5SManos Pitsidianakis         // In real hardware, TX loopback happens at the serial-bit level
30837fdb2f5SManos Pitsidianakis         // and then reassembled by the RX logics back into bytes and placed
30937fdb2f5SManos Pitsidianakis         // into the RX fifo. That is, loopback happens after TX fifo.
31037fdb2f5SManos Pitsidianakis         //
31137fdb2f5SManos Pitsidianakis         // Because the real hardware TX fifo is time-drained at the frame
31237fdb2f5SManos Pitsidianakis         // rate governed by the configured serial format, some loopback
31337fdb2f5SManos Pitsidianakis         // bytes in TX fifo may still be able to get into the RX fifo
31437fdb2f5SManos Pitsidianakis         // that could be full at times while being drained at software
31537fdb2f5SManos Pitsidianakis         // pace.
31637fdb2f5SManos Pitsidianakis         //
31737fdb2f5SManos Pitsidianakis         // In such scenario, the RX draining pace is the major factor
31837fdb2f5SManos Pitsidianakis         // deciding which loopback bytes get into the RX fifo, unless
31937fdb2f5SManos Pitsidianakis         // hardware flow-control is enabled.
32037fdb2f5SManos Pitsidianakis         //
32137fdb2f5SManos Pitsidianakis         // For simplicity, the above described is not emulated.
322ab6b6a8aSPaolo Bonzini         self.loopback_enabled() && self.put_fifo(value)
32337fdb2f5SManos Pitsidianakis     }
32437fdb2f5SManos Pitsidianakis 
325ab6b6a8aSPaolo Bonzini     #[must_use]
326ab6b6a8aSPaolo Bonzini     fn loopback_mdmctrl(&mut self) -> bool {
32737fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
328ab6b6a8aSPaolo Bonzini             return false;
32937fdb2f5SManos Pitsidianakis         }
33037fdb2f5SManos Pitsidianakis 
33137fdb2f5SManos Pitsidianakis         /*
33237fdb2f5SManos Pitsidianakis          * Loopback software-driven modem control outputs to modem status inputs:
33337fdb2f5SManos Pitsidianakis          *   FR.RI  <= CR.Out2
33437fdb2f5SManos Pitsidianakis          *   FR.DCD <= CR.Out1
33537fdb2f5SManos Pitsidianakis          *   FR.CTS <= CR.RTS
33637fdb2f5SManos Pitsidianakis          *   FR.DSR <= CR.DTR
33737fdb2f5SManos Pitsidianakis          *
33837fdb2f5SManos Pitsidianakis          * The loopback happens immediately even if this call is triggered
33937fdb2f5SManos Pitsidianakis          * by setting only CR.LBE.
34037fdb2f5SManos Pitsidianakis          *
34137fdb2f5SManos Pitsidianakis          * CTS/RTS updates due to enabled hardware flow controls are not
34237fdb2f5SManos Pitsidianakis          * dealt with here.
34337fdb2f5SManos Pitsidianakis          */
34437fdb2f5SManos Pitsidianakis 
34537fdb2f5SManos Pitsidianakis         self.flags.set_ring_indicator(self.control.out_2());
34637fdb2f5SManos Pitsidianakis         self.flags.set_data_carrier_detect(self.control.out_1());
34737fdb2f5SManos Pitsidianakis         self.flags.set_clear_to_send(self.control.request_to_send());
34837fdb2f5SManos Pitsidianakis         self.flags
34937fdb2f5SManos Pitsidianakis             .set_data_set_ready(self.control.data_transmit_ready());
35037fdb2f5SManos Pitsidianakis 
35137fdb2f5SManos Pitsidianakis         // Change interrupts based on updated FR
35237fdb2f5SManos Pitsidianakis         let mut il = self.int_level;
35337fdb2f5SManos Pitsidianakis 
354c44818a5SPaolo Bonzini         il &= !Interrupt::MS.0;
35537fdb2f5SManos Pitsidianakis 
35637fdb2f5SManos Pitsidianakis         if self.flags.data_set_ready() {
357c44818a5SPaolo Bonzini             il |= Interrupt::DSR.0;
35837fdb2f5SManos Pitsidianakis         }
35937fdb2f5SManos Pitsidianakis         if self.flags.data_carrier_detect() {
360c44818a5SPaolo Bonzini             il |= Interrupt::DCD.0;
36137fdb2f5SManos Pitsidianakis         }
36237fdb2f5SManos Pitsidianakis         if self.flags.clear_to_send() {
363c44818a5SPaolo Bonzini             il |= Interrupt::CTS.0;
36437fdb2f5SManos Pitsidianakis         }
36537fdb2f5SManos Pitsidianakis         if self.flags.ring_indicator() {
366c44818a5SPaolo Bonzini             il |= Interrupt::RI.0;
36737fdb2f5SManos Pitsidianakis         }
36837fdb2f5SManos Pitsidianakis         self.int_level = il;
369ab6b6a8aSPaolo Bonzini         true
37037fdb2f5SManos Pitsidianakis     }
37137fdb2f5SManos Pitsidianakis 
372ab6b6a8aSPaolo Bonzini     fn loopback_break(&mut self, enable: bool) -> bool {
373aa50bc4fSPaolo Bonzini         enable && self.loopback_tx(registers::Data::BREAK)
37437fdb2f5SManos Pitsidianakis     }
37537fdb2f5SManos Pitsidianakis 
37637fdb2f5SManos Pitsidianakis     fn set_read_trigger(&mut self) {
37737fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
37837fdb2f5SManos Pitsidianakis     }
37937fdb2f5SManos Pitsidianakis 
38037fdb2f5SManos Pitsidianakis     pub fn reset(&mut self) {
38137fdb2f5SManos Pitsidianakis         self.line_control.reset();
38237fdb2f5SManos Pitsidianakis         self.receive_status_error_clear.reset();
38337fdb2f5SManos Pitsidianakis         self.dmacr = 0;
38437fdb2f5SManos Pitsidianakis         self.int_enabled = 0;
38537fdb2f5SManos Pitsidianakis         self.int_level = 0;
38637fdb2f5SManos Pitsidianakis         self.ilpr = 0;
38737fdb2f5SManos Pitsidianakis         self.ibrd = 0;
38837fdb2f5SManos Pitsidianakis         self.fbrd = 0;
38937fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
39037fdb2f5SManos Pitsidianakis         self.ifl = 0x12;
39137fdb2f5SManos Pitsidianakis         self.control.reset();
392f65314bdSPaolo Bonzini         self.flags.reset();
393f65314bdSPaolo Bonzini         self.reset_rx_fifo();
394f65314bdSPaolo Bonzini         self.reset_tx_fifo();
39537fdb2f5SManos Pitsidianakis     }
39637fdb2f5SManos Pitsidianakis 
397f65314bdSPaolo Bonzini     pub fn reset_rx_fifo(&mut self) {
39837fdb2f5SManos Pitsidianakis         self.read_count = 0;
39937fdb2f5SManos Pitsidianakis         self.read_pos = 0;
40037fdb2f5SManos Pitsidianakis 
401f65314bdSPaolo Bonzini         // Reset FIFO flags
402f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_full(false);
403f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_empty(true);
404f65314bdSPaolo Bonzini     }
405f65314bdSPaolo Bonzini 
406f65314bdSPaolo Bonzini     pub fn reset_tx_fifo(&mut self) {
407f65314bdSPaolo Bonzini         // Reset FIFO flags
408f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_full(false);
409f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_empty(true);
41037fdb2f5SManos Pitsidianakis     }
41137fdb2f5SManos Pitsidianakis 
41237fdb2f5SManos Pitsidianakis     #[inline]
41337fdb2f5SManos Pitsidianakis     pub fn fifo_enabled(&self) -> bool {
414bf9987c0SPaolo Bonzini         self.line_control.fifos_enabled() == registers::Mode::FIFO
41537fdb2f5SManos Pitsidianakis     }
41637fdb2f5SManos Pitsidianakis 
41737fdb2f5SManos Pitsidianakis     #[inline]
41837fdb2f5SManos Pitsidianakis     pub fn loopback_enabled(&self) -> bool {
41937fdb2f5SManos Pitsidianakis         self.control.enable_loopback()
42037fdb2f5SManos Pitsidianakis     }
42137fdb2f5SManos Pitsidianakis 
42237fdb2f5SManos Pitsidianakis     #[inline]
4236b4f7b07SPaolo Bonzini     pub fn fifo_depth(&self) -> u32 {
42437fdb2f5SManos Pitsidianakis         // Note: FIFO depth is expected to be power-of-2
42537fdb2f5SManos Pitsidianakis         if self.fifo_enabled() {
42637fdb2f5SManos Pitsidianakis             return PL011_FIFO_DEPTH;
42737fdb2f5SManos Pitsidianakis         }
42837fdb2f5SManos Pitsidianakis         1
42937fdb2f5SManos Pitsidianakis     }
43037fdb2f5SManos Pitsidianakis 
431ab6b6a8aSPaolo Bonzini     #[must_use]
432aa50bc4fSPaolo Bonzini     pub fn put_fifo(&mut self, value: registers::Data) -> bool {
43337fdb2f5SManos Pitsidianakis         let depth = self.fifo_depth();
43437fdb2f5SManos Pitsidianakis         assert!(depth > 0);
43537fdb2f5SManos Pitsidianakis         let slot = (self.read_pos + self.read_count) & (depth - 1);
436aa50bc4fSPaolo Bonzini         self.read_fifo[slot] = value;
43737fdb2f5SManos Pitsidianakis         self.read_count += 1;
43837fdb2f5SManos Pitsidianakis         self.flags.set_receive_fifo_empty(false);
43937fdb2f5SManos Pitsidianakis         if self.read_count == depth {
44037fdb2f5SManos Pitsidianakis             self.flags.set_receive_fifo_full(true);
44137fdb2f5SManos Pitsidianakis         }
44237fdb2f5SManos Pitsidianakis 
44337fdb2f5SManos Pitsidianakis         if self.read_count == self.read_trigger {
444c44818a5SPaolo Bonzini             self.int_level |= Interrupt::RX.0;
445ab6b6a8aSPaolo Bonzini             return true;
44637fdb2f5SManos Pitsidianakis         }
447ab6b6a8aSPaolo Bonzini         false
44837fdb2f5SManos Pitsidianakis     }
44937fdb2f5SManos Pitsidianakis 
45049bfe63fSPaolo Bonzini     pub fn post_load(&mut self) -> Result<(), ()> {
45193243319SManos Pitsidianakis         /* Sanity-check input state */
45293243319SManos Pitsidianakis         if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() {
45393243319SManos Pitsidianakis             return Err(());
45493243319SManos Pitsidianakis         }
45593243319SManos Pitsidianakis 
45693243319SManos Pitsidianakis         if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 {
45793243319SManos Pitsidianakis             // Older versions of PL011 didn't ensure that the single
45893243319SManos Pitsidianakis             // character in the FIFO in FIFO-disabled mode is in
45993243319SManos Pitsidianakis             // element 0 of the array; convert to follow the current
46093243319SManos Pitsidianakis             // code's assumptions.
46193243319SManos Pitsidianakis             self.read_fifo[0] = self.read_fifo[self.read_pos];
46293243319SManos Pitsidianakis             self.read_pos = 0;
46393243319SManos Pitsidianakis         }
46493243319SManos Pitsidianakis 
46593243319SManos Pitsidianakis         self.ibrd &= IBRD_MASK;
46693243319SManos Pitsidianakis         self.fbrd &= FBRD_MASK;
46793243319SManos Pitsidianakis 
46893243319SManos Pitsidianakis         Ok(())
46993243319SManos Pitsidianakis     }
47049bfe63fSPaolo Bonzini }
47149bfe63fSPaolo Bonzini 
47249bfe63fSPaolo Bonzini impl PL011State {
47349bfe63fSPaolo Bonzini     /// Initializes a pre-allocated, unitialized instance of `PL011State`.
47449bfe63fSPaolo Bonzini     ///
47549bfe63fSPaolo Bonzini     /// # Safety
47649bfe63fSPaolo Bonzini     ///
47749bfe63fSPaolo Bonzini     /// `self` must point to a correctly sized and aligned location for the
47849bfe63fSPaolo Bonzini     /// `PL011State` type. It must not be called more than once on the same
47949bfe63fSPaolo Bonzini     /// location/instance. All its fields are expected to hold unitialized
48049bfe63fSPaolo Bonzini     /// values with the sole exception of `parent_obj`.
48149bfe63fSPaolo Bonzini     unsafe fn init(&mut self) {
482590faa03SPaolo Bonzini         static PL011_OPS: MemoryRegionOps<PL011State> = MemoryRegionOpsBuilder::<PL011State>::new()
483590faa03SPaolo Bonzini             .read(&PL011State::read)
484590faa03SPaolo Bonzini             .write(&PL011State::write)
485590faa03SPaolo Bonzini             .native_endian()
486590faa03SPaolo Bonzini             .impl_sizes(4, 4)
487590faa03SPaolo Bonzini             .build();
488590faa03SPaolo Bonzini 
48949bfe63fSPaolo Bonzini         // SAFETY:
49049bfe63fSPaolo Bonzini         //
49149bfe63fSPaolo Bonzini         // self and self.iomem are guaranteed to be valid at this point since callers
49249bfe63fSPaolo Bonzini         // must make sure the `self` reference is valid.
493590faa03SPaolo Bonzini         MemoryRegion::init_io(
494590faa03SPaolo Bonzini             unsafe { &mut *addr_of_mut!(self.iomem) },
495590faa03SPaolo Bonzini             addr_of_mut!(*self),
49649bfe63fSPaolo Bonzini             &PL011_OPS,
497590faa03SPaolo Bonzini             "pl011",
49849bfe63fSPaolo Bonzini             0x1000,
49949bfe63fSPaolo Bonzini         );
50049bfe63fSPaolo Bonzini 
50149bfe63fSPaolo Bonzini         self.regs = Default::default();
50249bfe63fSPaolo Bonzini 
50349bfe63fSPaolo Bonzini         // SAFETY:
50449bfe63fSPaolo Bonzini         //
505201ef001SPaolo Bonzini         // self.clock is not initialized at this point; but since `Owned<_>` is
506201ef001SPaolo Bonzini         // not Drop, we can overwrite the undefined value without side effects;
507201ef001SPaolo Bonzini         // it's not sound but, because for all PL011State instances are created
508201ef001SPaolo Bonzini         // by QOM code which calls this function to initialize the fields, at
509201ef001SPaolo Bonzini         // leastno code is able to access an invalid self.clock value.
510201ef001SPaolo Bonzini         self.clock = self.init_clock_in("clk", &Self::clock_update, ClockEvent::ClockUpdate);
51149bfe63fSPaolo Bonzini     }
512201ef001SPaolo Bonzini 
513201ef001SPaolo Bonzini     const fn clock_update(&self, _event: ClockEvent) {
514201ef001SPaolo Bonzini         /* pl011_trace_baudrate_change(s); */
51549bfe63fSPaolo Bonzini     }
51649bfe63fSPaolo Bonzini 
51749bfe63fSPaolo Bonzini     fn post_init(&self) {
51849bfe63fSPaolo Bonzini         self.init_mmio(&self.iomem);
51949bfe63fSPaolo Bonzini         for irq in self.interrupts.iter() {
52049bfe63fSPaolo Bonzini             self.init_irq(irq);
52149bfe63fSPaolo Bonzini         }
52249bfe63fSPaolo Bonzini     }
5236d314cc0SPaolo Bonzini 
52487f5c138SPaolo Bonzini     fn read(&self, offset: hwaddr, _size: u32) -> u64 {
52520bcc96fSPaolo Bonzini         match RegisterOffset::try_from(offset) {
5266d314cc0SPaolo Bonzini             Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => {
5276d314cc0SPaolo Bonzini                 let device_id = self.get_class().device_id;
52820bcc96fSPaolo Bonzini                 u64::from(device_id[(offset - 0xfe0) >> 2])
5296d314cc0SPaolo Bonzini             }
5306d314cc0SPaolo Bonzini             Err(_) => {
5316d314cc0SPaolo Bonzini                 // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset);
532b3a29b3dSPaolo Bonzini                 0
5336d314cc0SPaolo Bonzini             }
53420bcc96fSPaolo Bonzini             Ok(field) => {
53520bcc96fSPaolo Bonzini                 let (update_irq, result) = self.regs.borrow_mut().read(field);
536ab6b6a8aSPaolo Bonzini                 if update_irq {
537ab6b6a8aSPaolo Bonzini                     self.update();
5389b642097SPaolo Bonzini                     self.char_backend.accept_input();
539b3a29b3dSPaolo Bonzini                 }
540b3a29b3dSPaolo Bonzini                 result.into()
5416d314cc0SPaolo Bonzini             }
54220bcc96fSPaolo Bonzini         }
54320bcc96fSPaolo Bonzini     }
5446d314cc0SPaolo Bonzini 
54587f5c138SPaolo Bonzini     fn write(&self, offset: hwaddr, value: u64, _size: u32) {
546ab6b6a8aSPaolo Bonzini         let mut update_irq = false;
5476d314cc0SPaolo Bonzini         if let Ok(field) = RegisterOffset::try_from(offset) {
5486d314cc0SPaolo Bonzini             // qemu_chr_fe_write_all() calls into the can_receive
5496d314cc0SPaolo Bonzini             // callback, so handle writes before entering PL011Registers.
5506d314cc0SPaolo Bonzini             if field == RegisterOffset::DR {
5516d314cc0SPaolo Bonzini                 // ??? Check if transmitter is enabled.
5529b642097SPaolo Bonzini                 let ch: [u8; 1] = [value as u8];
5536d314cc0SPaolo Bonzini                 // XXX this blocks entire thread. Rewrite to use
5546d314cc0SPaolo Bonzini                 // qemu_chr_fe_write and background I/O callbacks
5559b642097SPaolo Bonzini                 let _ = self.char_backend.write_all(&ch);
5566d314cc0SPaolo Bonzini             }
5576d314cc0SPaolo Bonzini 
5589b642097SPaolo Bonzini             update_irq = self
5599b642097SPaolo Bonzini                 .regs
5609b642097SPaolo Bonzini                 .borrow_mut()
5619b642097SPaolo Bonzini                 .write(field, value as u32, &self.char_backend);
5626d314cc0SPaolo Bonzini         } else {
5636d314cc0SPaolo Bonzini             eprintln!("write bad offset {offset} value {value}");
5646d314cc0SPaolo Bonzini         }
565ab6b6a8aSPaolo Bonzini         if update_irq {
566ab6b6a8aSPaolo Bonzini             self.update();
567ab6b6a8aSPaolo Bonzini         }
5686d314cc0SPaolo Bonzini     }
56949bfe63fSPaolo Bonzini 
5709b642097SPaolo Bonzini     fn can_receive(&self) -> u32 {
571a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
5729b642097SPaolo Bonzini         // trace_pl011_can_receive(s->lcr, s->read_count, r);
5739b642097SPaolo Bonzini         u32::from(regs.read_count < regs.fifo_depth())
57449bfe63fSPaolo Bonzini     }
57549bfe63fSPaolo Bonzini 
5769b642097SPaolo Bonzini     fn receive(&self, buf: &[u8]) {
5779b642097SPaolo Bonzini         if buf.is_empty() {
5789b642097SPaolo Bonzini             return;
5799b642097SPaolo Bonzini         }
580a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
581aa50bc4fSPaolo Bonzini         let c: u32 = buf[0].into();
582aa50bc4fSPaolo Bonzini         let update_irq = !regs.loopback_enabled() && regs.put_fifo(c.into());
583a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
584a1ab4eedSPaolo Bonzini         drop(regs);
585a1ab4eedSPaolo Bonzini 
58649bfe63fSPaolo Bonzini         if update_irq {
58749bfe63fSPaolo Bonzini             self.update();
58849bfe63fSPaolo Bonzini         }
58949bfe63fSPaolo Bonzini     }
59049bfe63fSPaolo Bonzini 
5919b642097SPaolo Bonzini     fn event(&self, event: Event) {
59249bfe63fSPaolo Bonzini         let mut update_irq = false;
593a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
5949b642097SPaolo Bonzini         if event == Event::CHR_EVENT_BREAK && !regs.loopback_enabled() {
595aa50bc4fSPaolo Bonzini             update_irq = regs.put_fifo(registers::Data::BREAK);
59649bfe63fSPaolo Bonzini         }
597a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
598a1ab4eedSPaolo Bonzini         drop(regs);
599a1ab4eedSPaolo Bonzini 
60049bfe63fSPaolo Bonzini         if update_irq {
60149bfe63fSPaolo Bonzini             self.update()
60249bfe63fSPaolo Bonzini         }
60349bfe63fSPaolo Bonzini     }
60449bfe63fSPaolo Bonzini 
60587f5c138SPaolo Bonzini     fn realize(&self) {
6069b642097SPaolo Bonzini         self.char_backend
6079b642097SPaolo Bonzini             .enable_handlers(self, Self::can_receive, Self::receive, Self::event);
60849bfe63fSPaolo Bonzini     }
60949bfe63fSPaolo Bonzini 
61087f5c138SPaolo Bonzini     fn reset_hold(&self, _type: ResetType) {
611a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().reset();
61249bfe63fSPaolo Bonzini     }
61349bfe63fSPaolo Bonzini 
61487f5c138SPaolo Bonzini     fn update(&self) {
615a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
61649bfe63fSPaolo Bonzini         let flags = regs.int_level & regs.int_enabled;
61749bfe63fSPaolo Bonzini         for (irq, i) in self.interrupts.iter().zip(IRQMASK) {
61849bfe63fSPaolo Bonzini             irq.set(flags & i != 0);
61949bfe63fSPaolo Bonzini         }
62049bfe63fSPaolo Bonzini     }
62149bfe63fSPaolo Bonzini 
622a1ab4eedSPaolo Bonzini     pub fn post_load(&self, _version_id: u32) -> Result<(), ()> {
623a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().post_load()
62449bfe63fSPaolo Bonzini     }
62537fdb2f5SManos Pitsidianakis }
62637fdb2f5SManos Pitsidianakis 
62737fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ?
628d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [
62937fdb2f5SManos Pitsidianakis     /* combined IRQ */
630c44818a5SPaolo Bonzini     Interrupt::E.0 | Interrupt::MS.0 | Interrupt::RT.0 | Interrupt::TX.0 | Interrupt::RX.0,
631c44818a5SPaolo Bonzini     Interrupt::RX.0,
632c44818a5SPaolo Bonzini     Interrupt::TX.0,
633c44818a5SPaolo Bonzini     Interrupt::RT.0,
634c44818a5SPaolo Bonzini     Interrupt::MS.0,
635c44818a5SPaolo Bonzini     Interrupt::E.0,
63637fdb2f5SManos Pitsidianakis ];
63737fdb2f5SManos Pitsidianakis 
63837fdb2f5SManos Pitsidianakis /// # Safety
63937fdb2f5SManos Pitsidianakis ///
6407630ca2aSPaolo Bonzini /// We expect the FFI user of this function to pass a valid pointer for `chr`
6417630ca2aSPaolo Bonzini /// and `irq`.
64237fdb2f5SManos Pitsidianakis #[no_mangle]
64337fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create(
64437fdb2f5SManos Pitsidianakis     addr: u64,
6457630ca2aSPaolo Bonzini     irq: *mut IRQState,
64637fdb2f5SManos Pitsidianakis     chr: *mut Chardev,
64737fdb2f5SManos Pitsidianakis ) -> *mut DeviceState {
6487630ca2aSPaolo Bonzini     // SAFETY: The callers promise that they have owned references.
6497630ca2aSPaolo Bonzini     // They do not gift them to pl011_create, so use `Owned::from`.
6507630ca2aSPaolo Bonzini     let irq = unsafe { Owned::<IRQState>::from(&*irq) };
651ec3eba98SPaolo Bonzini 
6527630ca2aSPaolo Bonzini     let dev = PL011State::new();
653*81694536SPeter Maydell     if !chr.is_null() {
654*81694536SPeter Maydell         let chr = unsafe { Owned::<Chardev>::from(&*chr) };
6557630ca2aSPaolo Bonzini         dev.prop_set_chr("chardev", &chr);
656*81694536SPeter Maydell     }
6577630ca2aSPaolo Bonzini     dev.sysbus_realize();
6587630ca2aSPaolo Bonzini     dev.mmio_map(0, addr);
6597630ca2aSPaolo Bonzini     dev.connect_irq(0, &irq);
660ec3eba98SPaolo Bonzini 
6617630ca2aSPaolo Bonzini     // The pointer is kept alive by the QOM tree; drop the owned ref
6627630ca2aSPaolo Bonzini     dev.as_mut_ptr()
66337fdb2f5SManos Pitsidianakis }
66437fdb2f5SManos Pitsidianakis 
6652e06e72dSManos Pitsidianakis #[repr(C)]
666a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)]
6672e06e72dSManos Pitsidianakis /// PL011 Luminary device model.
6682e06e72dSManos Pitsidianakis pub struct PL011Luminary {
669ca0d60a6SPaolo Bonzini     parent_obj: ParentField<PL011State>,
6702e06e72dSManos Pitsidianakis }
6712e06e72dSManos Pitsidianakis 
672f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object);
673f50cd85cSPaolo Bonzini 
6747bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary {
6756dd818fbSPaolo Bonzini     type Class = <PL011State as ObjectType>::Class;
6762e06e72dSManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY;
6777bd8e3efSPaolo Bonzini }
6787bd8e3efSPaolo Bonzini 
6797bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary {
680166e8a1fSPaolo Bonzini     type ParentType = PL011State;
6814551f342SPaolo Bonzini 
682567c0c41SPaolo Bonzini     const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>;
683567c0c41SPaolo Bonzini }
684567c0c41SPaolo Bonzini 
685567c0c41SPaolo Bonzini impl PL011Impl for PL011Luminary {
686567c0c41SPaolo Bonzini     const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]);
6872e06e72dSManos Pitsidianakis }
6888c80c472SPaolo Bonzini 
6898c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {}
6905472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011Luminary {}
6913212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011Luminary {}
692