137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited 237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org> 337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later 437fdb2f5SManos Pitsidianakis 50f9eb0ffSZhao Liu use core::ptr::{addr_of, addr_of_mut, NonNull}; 69f7d4520SPaolo Bonzini use std::{ 79f7d4520SPaolo Bonzini ffi::CStr, 813761277SPaolo Bonzini os::raw::{c_int, c_void}, 937fdb2f5SManos Pitsidianakis }; 1037fdb2f5SManos Pitsidianakis 1137fdb2f5SManos Pitsidianakis use qemu_api::{ 1206a1cfb5SZhao Liu bindings::{ 13*590faa03SPaolo Bonzini error_fatal, qdev_prop_set_chr, qemu_chr_fe_accept_input, qemu_chr_fe_ioctl, 14*590faa03SPaolo Bonzini qemu_chr_fe_set_handlers, qemu_chr_fe_write_all, qemu_irq, sysbus_connect_irq, 15*590faa03SPaolo Bonzini sysbus_mmio_map, sysbus_realize, CharBackend, Chardev, QEMUChrEvent, 16*590faa03SPaolo Bonzini CHR_IOCTL_SERIAL_SET_BREAK, 1706a1cfb5SZhao Liu }, 18b800a313SPaolo Bonzini c_str, impl_vmstate_forward, 194ed4da16SPaolo Bonzini irq::InterruptSource, 20*590faa03SPaolo Bonzini memory::{hwaddr, MemoryRegion, MemoryRegionOps, MemoryRegionOpsBuilder}, 217bd8e3efSPaolo Bonzini prelude::*, 225472a38cSPaolo Bonzini qdev::{Clock, ClockEvent, DeviceImpl, DeviceState, Property, ResetType, ResettablePhasesImpl}, 23201ef001SPaolo Bonzini qom::{ClassInitImpl, ObjectImpl, Owned, ParentField}, 2406a1cfb5SZhao Liu sysbus::{SysBusDevice, SysBusDeviceClass}, 2506a1cfb5SZhao Liu vmstate::VMStateDescription, 2637fdb2f5SManos Pitsidianakis }; 2737fdb2f5SManos Pitsidianakis 2837fdb2f5SManos Pitsidianakis use crate::{ 298c80c472SPaolo Bonzini device_class, 3037fdb2f5SManos Pitsidianakis registers::{self, Interrupt}, 3137fdb2f5SManos Pitsidianakis RegisterOffset, 3237fdb2f5SManos Pitsidianakis }; 3337fdb2f5SManos Pitsidianakis 3493243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD` 35230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff; 3693243319SManos Pitsidianakis 3793243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD` 38230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f; 3993243319SManos Pitsidianakis 4037fdb2f5SManos Pitsidianakis /// QEMU sourced constant. 416b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16; 4237fdb2f5SManos Pitsidianakis 43d9434f29SPaolo Bonzini #[derive(Clone, Copy)] 44d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]); 452e06e72dSManos Pitsidianakis 462e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId { 47d9434f29SPaolo Bonzini type Output = u8; 482e06e72dSManos Pitsidianakis 492e06e72dSManos Pitsidianakis fn index(&self, idx: hwaddr) -> &Self::Output { 50d9434f29SPaolo Bonzini &self.0[idx as usize] 512e06e72dSManos Pitsidianakis } 522e06e72dSManos Pitsidianakis } 532e06e72dSManos Pitsidianakis 542e06e72dSManos Pitsidianakis impl DeviceId { 55d9434f29SPaolo Bonzini const ARM: Self = Self(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]); 56d9434f29SPaolo Bonzini const LUMINARY: Self = Self(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]); 572e06e72dSManos Pitsidianakis } 582e06e72dSManos Pitsidianakis 596b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with 606b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device. 616b4f7b07SPaolo Bonzini #[repr(transparent)] 626b4f7b07SPaolo Bonzini #[derive(Debug, Default)] 636b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]); 64b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo); 656b4f7b07SPaolo Bonzini 666b4f7b07SPaolo Bonzini impl Fifo { 676b4f7b07SPaolo Bonzini const fn len(&self) -> u32 { 686b4f7b07SPaolo Bonzini self.0.len() as u32 696b4f7b07SPaolo Bonzini } 706b4f7b07SPaolo Bonzini } 716b4f7b07SPaolo Bonzini 726b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo { 736b4f7b07SPaolo Bonzini fn index_mut(&mut self, idx: u32) -> &mut Self::Output { 746b4f7b07SPaolo Bonzini &mut self.0[idx as usize] 756b4f7b07SPaolo Bonzini } 766b4f7b07SPaolo Bonzini } 776b4f7b07SPaolo Bonzini 786b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo { 796b4f7b07SPaolo Bonzini type Output = registers::Data; 806b4f7b07SPaolo Bonzini 816b4f7b07SPaolo Bonzini fn index(&self, idx: u32) -> &Self::Output { 826b4f7b07SPaolo Bonzini &self.0[idx as usize] 836b4f7b07SPaolo Bonzini } 846b4f7b07SPaolo Bonzini } 856b4f7b07SPaolo Bonzini 8637fdb2f5SManos Pitsidianakis #[repr(C)] 8749bfe63fSPaolo Bonzini #[derive(Debug, Default, qemu_api_macros::offsets)] 8849bfe63fSPaolo Bonzini pub struct PL011Registers { 8937fdb2f5SManos Pitsidianakis #[doc(alias = "fr")] 9037fdb2f5SManos Pitsidianakis pub flags: registers::Flags, 9137fdb2f5SManos Pitsidianakis #[doc(alias = "lcr")] 9237fdb2f5SManos Pitsidianakis pub line_control: registers::LineControl, 9337fdb2f5SManos Pitsidianakis #[doc(alias = "rsr")] 9437fdb2f5SManos Pitsidianakis pub receive_status_error_clear: registers::ReceiveStatusErrorClear, 9537fdb2f5SManos Pitsidianakis #[doc(alias = "cr")] 9637fdb2f5SManos Pitsidianakis pub control: registers::Control, 9737fdb2f5SManos Pitsidianakis pub dmacr: u32, 9837fdb2f5SManos Pitsidianakis pub int_enabled: u32, 9937fdb2f5SManos Pitsidianakis pub int_level: u32, 1006b4f7b07SPaolo Bonzini pub read_fifo: Fifo, 10137fdb2f5SManos Pitsidianakis pub ilpr: u32, 10237fdb2f5SManos Pitsidianakis pub ibrd: u32, 10337fdb2f5SManos Pitsidianakis pub fbrd: u32, 10437fdb2f5SManos Pitsidianakis pub ifl: u32, 1056b4f7b07SPaolo Bonzini pub read_pos: u32, 1066b4f7b07SPaolo Bonzini pub read_count: u32, 1076b4f7b07SPaolo Bonzini pub read_trigger: u32, 10849bfe63fSPaolo Bonzini } 10949bfe63fSPaolo Bonzini 11049bfe63fSPaolo Bonzini #[repr(C)] 111a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object, qemu_api_macros::offsets)] 11249bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU 11349bfe63fSPaolo Bonzini pub struct PL011State { 11449bfe63fSPaolo Bonzini pub parent_obj: ParentField<SysBusDevice>, 11549bfe63fSPaolo Bonzini pub iomem: MemoryRegion, 11637fdb2f5SManos Pitsidianakis #[doc(alias = "chr")] 11737fdb2f5SManos Pitsidianakis pub char_backend: CharBackend, 118a1ab4eedSPaolo Bonzini pub regs: BqlRefCell<PL011Registers>, 11937fdb2f5SManos Pitsidianakis /// QEMU interrupts 12037fdb2f5SManos Pitsidianakis /// 12137fdb2f5SManos Pitsidianakis /// ```text 12237fdb2f5SManos Pitsidianakis /// * sysbus MMIO region 0: device registers 12337fdb2f5SManos Pitsidianakis /// * sysbus IRQ 0: `UARTINTR` (combined interrupt line) 12437fdb2f5SManos Pitsidianakis /// * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line) 12537fdb2f5SManos Pitsidianakis /// * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line) 12637fdb2f5SManos Pitsidianakis /// * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line) 12737fdb2f5SManos Pitsidianakis /// * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line) 12837fdb2f5SManos Pitsidianakis /// * sysbus IRQ 5: `UARTEINTR` (error interrupt line) 12937fdb2f5SManos Pitsidianakis /// ``` 13037fdb2f5SManos Pitsidianakis #[doc(alias = "irq")] 1314ed4da16SPaolo Bonzini pub interrupts: [InterruptSource; IRQMASK.len()], 13237fdb2f5SManos Pitsidianakis #[doc(alias = "clk")] 133201ef001SPaolo Bonzini pub clock: Owned<Clock>, 13437fdb2f5SManos Pitsidianakis #[doc(alias = "migrate_clk")] 13537fdb2f5SManos Pitsidianakis pub migrate_clock: bool, 13637fdb2f5SManos Pitsidianakis } 13737fdb2f5SManos Pitsidianakis 138f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object); 139f50cd85cSPaolo Bonzini 1405faaac0aSPaolo Bonzini #[repr(C)] 141d9434f29SPaolo Bonzini pub struct PL011Class { 142d9434f29SPaolo Bonzini parent_class: <SysBusDevice as ObjectType>::Class, 143d9434f29SPaolo Bonzini /// The byte string that identifies the device. 144d9434f29SPaolo Bonzini device_id: DeviceId, 145d9434f29SPaolo Bonzini } 146d9434f29SPaolo Bonzini 1477bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State { 148d9434f29SPaolo Bonzini type Class = PL011Class; 14937fdb2f5SManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011; 1507bd8e3efSPaolo Bonzini } 1517bd8e3efSPaolo Bonzini 152d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011State { 153d9434f29SPaolo Bonzini fn class_init(klass: &mut PL011Class) { 154d9434f29SPaolo Bonzini klass.device_id = DeviceId::ARM; 155d9434f29SPaolo Bonzini <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class); 156d9434f29SPaolo Bonzini } 157d9434f29SPaolo Bonzini } 158d9434f29SPaolo Bonzini 1597bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State { 160166e8a1fSPaolo Bonzini type ParentType = SysBusDevice; 161166e8a1fSPaolo Bonzini 1621f9d52c9SPaolo Bonzini const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init); 16322a18f0aSPaolo Bonzini const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init); 16437fdb2f5SManos Pitsidianakis } 16537fdb2f5SManos Pitsidianakis 1668c80c472SPaolo Bonzini impl DeviceImpl for PL011State { 1678c80c472SPaolo Bonzini fn properties() -> &'static [Property] { 1688c80c472SPaolo Bonzini &device_class::PL011_PROPERTIES 16937fdb2f5SManos Pitsidianakis } 1708c80c472SPaolo Bonzini fn vmsd() -> Option<&'static VMStateDescription> { 1718c80c472SPaolo Bonzini Some(&device_class::VMSTATE_PL011) 1728c80c472SPaolo Bonzini } 1730f9eb0ffSZhao Liu const REALIZE: Option<fn(&Self)> = Some(Self::realize); 1745472a38cSPaolo Bonzini } 1755472a38cSPaolo Bonzini 1765472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011State { 1775472a38cSPaolo Bonzini const HOLD: Option<fn(&Self, ResetType)> = Some(Self::reset_hold); 1788c80c472SPaolo Bonzini } 1798c80c472SPaolo Bonzini 18049bfe63fSPaolo Bonzini impl PL011Registers { 18120bcc96fSPaolo Bonzini pub(self) fn read(&mut self, offset: RegisterOffset) -> (bool, u32) { 18237fdb2f5SManos Pitsidianakis use RegisterOffset::*; 18337fdb2f5SManos Pitsidianakis 18420bcc96fSPaolo Bonzini let mut update = false; 18520bcc96fSPaolo Bonzini let result = match offset { 1866d314cc0SPaolo Bonzini DR => { 18737fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(false); 18837fdb2f5SManos Pitsidianakis let c = self.read_fifo[self.read_pos]; 18937fdb2f5SManos Pitsidianakis if self.read_count > 0 { 19037fdb2f5SManos Pitsidianakis self.read_count -= 1; 19137fdb2f5SManos Pitsidianakis self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1); 19237fdb2f5SManos Pitsidianakis } 19337fdb2f5SManos Pitsidianakis if self.read_count == 0 { 19437fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(true); 19537fdb2f5SManos Pitsidianakis } 19637fdb2f5SManos Pitsidianakis if self.read_count + 1 == self.read_trigger { 197c44818a5SPaolo Bonzini self.int_level &= !Interrupt::RX.0; 19837fdb2f5SManos Pitsidianakis } 19937fdb2f5SManos Pitsidianakis // Update error bits. 200e1f93533SPaolo Bonzini self.receive_status_error_clear.set_from_data(c); 20120bcc96fSPaolo Bonzini // Must call qemu_chr_fe_accept_input 20220bcc96fSPaolo Bonzini update = true; 20320bcc96fSPaolo Bonzini u32::from(c) 20437fdb2f5SManos Pitsidianakis } 2056d314cc0SPaolo Bonzini RSR => u32::from(self.receive_status_error_clear), 2066d314cc0SPaolo Bonzini FR => u32::from(self.flags), 2076d314cc0SPaolo Bonzini FBRD => self.fbrd, 2086d314cc0SPaolo Bonzini ILPR => self.ilpr, 2096d314cc0SPaolo Bonzini IBRD => self.ibrd, 2106d314cc0SPaolo Bonzini LCR_H => u32::from(self.line_control), 2116d314cc0SPaolo Bonzini CR => u32::from(self.control), 2126d314cc0SPaolo Bonzini FLS => self.ifl, 2136d314cc0SPaolo Bonzini IMSC => self.int_enabled, 2146d314cc0SPaolo Bonzini RIS => self.int_level, 2156d314cc0SPaolo Bonzini MIS => self.int_level & self.int_enabled, 2166d314cc0SPaolo Bonzini ICR => { 21737fdb2f5SManos Pitsidianakis // "The UARTICR Register is the interrupt clear register and is write-only" 21837fdb2f5SManos Pitsidianakis // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR 21937fdb2f5SManos Pitsidianakis 0 22037fdb2f5SManos Pitsidianakis } 2216d314cc0SPaolo Bonzini DMACR => self.dmacr, 22220bcc96fSPaolo Bonzini }; 22320bcc96fSPaolo Bonzini (update, result) 22437fdb2f5SManos Pitsidianakis } 22537fdb2f5SManos Pitsidianakis 22649bfe63fSPaolo Bonzini pub(self) fn write( 22749bfe63fSPaolo Bonzini &mut self, 22849bfe63fSPaolo Bonzini offset: RegisterOffset, 22949bfe63fSPaolo Bonzini value: u32, 23049bfe63fSPaolo Bonzini char_backend: *mut CharBackend, 23149bfe63fSPaolo Bonzini ) -> bool { 23237fdb2f5SManos Pitsidianakis // eprintln!("write offset {offset} value {value}"); 23337fdb2f5SManos Pitsidianakis use RegisterOffset::*; 2346d314cc0SPaolo Bonzini match offset { 2356d314cc0SPaolo Bonzini DR => { 236ab6b6a8aSPaolo Bonzini // interrupts always checked 237ab6b6a8aSPaolo Bonzini let _ = self.loopback_tx(value); 238c44818a5SPaolo Bonzini self.int_level |= Interrupt::TX.0; 239ab6b6a8aSPaolo Bonzini return true; 24037fdb2f5SManos Pitsidianakis } 2416d314cc0SPaolo Bonzini RSR => { 2426d314cc0SPaolo Bonzini self.receive_status_error_clear = 0.into(); 24337fdb2f5SManos Pitsidianakis } 2446d314cc0SPaolo Bonzini FR => { 24537fdb2f5SManos Pitsidianakis // flag writes are ignored 24637fdb2f5SManos Pitsidianakis } 2476d314cc0SPaolo Bonzini ILPR => { 24837fdb2f5SManos Pitsidianakis self.ilpr = value; 24937fdb2f5SManos Pitsidianakis } 2506d314cc0SPaolo Bonzini IBRD => { 25137fdb2f5SManos Pitsidianakis self.ibrd = value; 25237fdb2f5SManos Pitsidianakis } 2536d314cc0SPaolo Bonzini FBRD => { 25437fdb2f5SManos Pitsidianakis self.fbrd = value; 25537fdb2f5SManos Pitsidianakis } 2566d314cc0SPaolo Bonzini LCR_H => { 25737fdb2f5SManos Pitsidianakis let new_val: registers::LineControl = value.into(); 25837fdb2f5SManos Pitsidianakis // Reset the FIFO state on FIFO enable or disable 259bf9987c0SPaolo Bonzini if self.line_control.fifos_enabled() != new_val.fifos_enabled() { 260f65314bdSPaolo Bonzini self.reset_rx_fifo(); 261f65314bdSPaolo Bonzini self.reset_tx_fifo(); 26237fdb2f5SManos Pitsidianakis } 263ab6b6a8aSPaolo Bonzini let update = (self.line_control.send_break() != new_val.send_break()) && { 26437fdb2f5SManos Pitsidianakis let mut break_enable: c_int = new_val.send_break().into(); 26537fdb2f5SManos Pitsidianakis // SAFETY: self.char_backend is a valid CharBackend instance after it's been 26637fdb2f5SManos Pitsidianakis // initialized in realize(). 26737fdb2f5SManos Pitsidianakis unsafe { 26837fdb2f5SManos Pitsidianakis qemu_chr_fe_ioctl( 26949bfe63fSPaolo Bonzini char_backend, 27037fdb2f5SManos Pitsidianakis CHR_IOCTL_SERIAL_SET_BREAK as i32, 27137fdb2f5SManos Pitsidianakis addr_of_mut!(break_enable).cast::<c_void>(), 27237fdb2f5SManos Pitsidianakis ); 27337fdb2f5SManos Pitsidianakis } 274ab6b6a8aSPaolo Bonzini self.loopback_break(break_enable > 0) 275ab6b6a8aSPaolo Bonzini }; 27637fdb2f5SManos Pitsidianakis self.line_control = new_val; 27737fdb2f5SManos Pitsidianakis self.set_read_trigger(); 278ab6b6a8aSPaolo Bonzini return update; 27937fdb2f5SManos Pitsidianakis } 2806d314cc0SPaolo Bonzini CR => { 28137fdb2f5SManos Pitsidianakis // ??? Need to implement the enable bit. 28237fdb2f5SManos Pitsidianakis self.control = value.into(); 283ab6b6a8aSPaolo Bonzini return self.loopback_mdmctrl(); 28437fdb2f5SManos Pitsidianakis } 2856d314cc0SPaolo Bonzini FLS => { 28637fdb2f5SManos Pitsidianakis self.ifl = value; 28737fdb2f5SManos Pitsidianakis self.set_read_trigger(); 28837fdb2f5SManos Pitsidianakis } 2896d314cc0SPaolo Bonzini IMSC => { 29037fdb2f5SManos Pitsidianakis self.int_enabled = value; 291ab6b6a8aSPaolo Bonzini return true; 29237fdb2f5SManos Pitsidianakis } 2936d314cc0SPaolo Bonzini RIS => {} 2946d314cc0SPaolo Bonzini MIS => {} 2956d314cc0SPaolo Bonzini ICR => { 29637fdb2f5SManos Pitsidianakis self.int_level &= !value; 297ab6b6a8aSPaolo Bonzini return true; 29837fdb2f5SManos Pitsidianakis } 2996d314cc0SPaolo Bonzini DMACR => { 30037fdb2f5SManos Pitsidianakis self.dmacr = value; 30137fdb2f5SManos Pitsidianakis if value & 3 > 0 { 30237fdb2f5SManos Pitsidianakis // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n"); 30337fdb2f5SManos Pitsidianakis eprintln!("pl011: DMA not implemented"); 30437fdb2f5SManos Pitsidianakis } 30537fdb2f5SManos Pitsidianakis } 30637fdb2f5SManos Pitsidianakis } 307ab6b6a8aSPaolo Bonzini false 30837fdb2f5SManos Pitsidianakis } 30937fdb2f5SManos Pitsidianakis 31037fdb2f5SManos Pitsidianakis #[inline] 311ab6b6a8aSPaolo Bonzini #[must_use] 312ab6b6a8aSPaolo Bonzini fn loopback_tx(&mut self, value: u32) -> bool { 31337fdb2f5SManos Pitsidianakis // Caveat: 31437fdb2f5SManos Pitsidianakis // 31537fdb2f5SManos Pitsidianakis // In real hardware, TX loopback happens at the serial-bit level 31637fdb2f5SManos Pitsidianakis // and then reassembled by the RX logics back into bytes and placed 31737fdb2f5SManos Pitsidianakis // into the RX fifo. That is, loopback happens after TX fifo. 31837fdb2f5SManos Pitsidianakis // 31937fdb2f5SManos Pitsidianakis // Because the real hardware TX fifo is time-drained at the frame 32037fdb2f5SManos Pitsidianakis // rate governed by the configured serial format, some loopback 32137fdb2f5SManos Pitsidianakis // bytes in TX fifo may still be able to get into the RX fifo 32237fdb2f5SManos Pitsidianakis // that could be full at times while being drained at software 32337fdb2f5SManos Pitsidianakis // pace. 32437fdb2f5SManos Pitsidianakis // 32537fdb2f5SManos Pitsidianakis // In such scenario, the RX draining pace is the major factor 32637fdb2f5SManos Pitsidianakis // deciding which loopback bytes get into the RX fifo, unless 32737fdb2f5SManos Pitsidianakis // hardware flow-control is enabled. 32837fdb2f5SManos Pitsidianakis // 32937fdb2f5SManos Pitsidianakis // For simplicity, the above described is not emulated. 330ab6b6a8aSPaolo Bonzini self.loopback_enabled() && self.put_fifo(value) 33137fdb2f5SManos Pitsidianakis } 33237fdb2f5SManos Pitsidianakis 333ab6b6a8aSPaolo Bonzini #[must_use] 334ab6b6a8aSPaolo Bonzini fn loopback_mdmctrl(&mut self) -> bool { 33537fdb2f5SManos Pitsidianakis if !self.loopback_enabled() { 336ab6b6a8aSPaolo Bonzini return false; 33737fdb2f5SManos Pitsidianakis } 33837fdb2f5SManos Pitsidianakis 33937fdb2f5SManos Pitsidianakis /* 34037fdb2f5SManos Pitsidianakis * Loopback software-driven modem control outputs to modem status inputs: 34137fdb2f5SManos Pitsidianakis * FR.RI <= CR.Out2 34237fdb2f5SManos Pitsidianakis * FR.DCD <= CR.Out1 34337fdb2f5SManos Pitsidianakis * FR.CTS <= CR.RTS 34437fdb2f5SManos Pitsidianakis * FR.DSR <= CR.DTR 34537fdb2f5SManos Pitsidianakis * 34637fdb2f5SManos Pitsidianakis * The loopback happens immediately even if this call is triggered 34737fdb2f5SManos Pitsidianakis * by setting only CR.LBE. 34837fdb2f5SManos Pitsidianakis * 34937fdb2f5SManos Pitsidianakis * CTS/RTS updates due to enabled hardware flow controls are not 35037fdb2f5SManos Pitsidianakis * dealt with here. 35137fdb2f5SManos Pitsidianakis */ 35237fdb2f5SManos Pitsidianakis 35337fdb2f5SManos Pitsidianakis self.flags.set_ring_indicator(self.control.out_2()); 35437fdb2f5SManos Pitsidianakis self.flags.set_data_carrier_detect(self.control.out_1()); 35537fdb2f5SManos Pitsidianakis self.flags.set_clear_to_send(self.control.request_to_send()); 35637fdb2f5SManos Pitsidianakis self.flags 35737fdb2f5SManos Pitsidianakis .set_data_set_ready(self.control.data_transmit_ready()); 35837fdb2f5SManos Pitsidianakis 35937fdb2f5SManos Pitsidianakis // Change interrupts based on updated FR 36037fdb2f5SManos Pitsidianakis let mut il = self.int_level; 36137fdb2f5SManos Pitsidianakis 362c44818a5SPaolo Bonzini il &= !Interrupt::MS.0; 36337fdb2f5SManos Pitsidianakis 36437fdb2f5SManos Pitsidianakis if self.flags.data_set_ready() { 365c44818a5SPaolo Bonzini il |= Interrupt::DSR.0; 36637fdb2f5SManos Pitsidianakis } 36737fdb2f5SManos Pitsidianakis if self.flags.data_carrier_detect() { 368c44818a5SPaolo Bonzini il |= Interrupt::DCD.0; 36937fdb2f5SManos Pitsidianakis } 37037fdb2f5SManos Pitsidianakis if self.flags.clear_to_send() { 371c44818a5SPaolo Bonzini il |= Interrupt::CTS.0; 37237fdb2f5SManos Pitsidianakis } 37337fdb2f5SManos Pitsidianakis if self.flags.ring_indicator() { 374c44818a5SPaolo Bonzini il |= Interrupt::RI.0; 37537fdb2f5SManos Pitsidianakis } 37637fdb2f5SManos Pitsidianakis self.int_level = il; 377ab6b6a8aSPaolo Bonzini true 37837fdb2f5SManos Pitsidianakis } 37937fdb2f5SManos Pitsidianakis 380ab6b6a8aSPaolo Bonzini fn loopback_break(&mut self, enable: bool) -> bool { 381ab6b6a8aSPaolo Bonzini enable && self.loopback_tx(registers::Data::BREAK.into()) 38237fdb2f5SManos Pitsidianakis } 38337fdb2f5SManos Pitsidianakis 38437fdb2f5SManos Pitsidianakis fn set_read_trigger(&mut self) { 38537fdb2f5SManos Pitsidianakis self.read_trigger = 1; 38637fdb2f5SManos Pitsidianakis } 38737fdb2f5SManos Pitsidianakis 38837fdb2f5SManos Pitsidianakis pub fn reset(&mut self) { 38937fdb2f5SManos Pitsidianakis self.line_control.reset(); 39037fdb2f5SManos Pitsidianakis self.receive_status_error_clear.reset(); 39137fdb2f5SManos Pitsidianakis self.dmacr = 0; 39237fdb2f5SManos Pitsidianakis self.int_enabled = 0; 39337fdb2f5SManos Pitsidianakis self.int_level = 0; 39437fdb2f5SManos Pitsidianakis self.ilpr = 0; 39537fdb2f5SManos Pitsidianakis self.ibrd = 0; 39637fdb2f5SManos Pitsidianakis self.fbrd = 0; 39737fdb2f5SManos Pitsidianakis self.read_trigger = 1; 39837fdb2f5SManos Pitsidianakis self.ifl = 0x12; 39937fdb2f5SManos Pitsidianakis self.control.reset(); 400f65314bdSPaolo Bonzini self.flags.reset(); 401f65314bdSPaolo Bonzini self.reset_rx_fifo(); 402f65314bdSPaolo Bonzini self.reset_tx_fifo(); 40337fdb2f5SManos Pitsidianakis } 40437fdb2f5SManos Pitsidianakis 405f65314bdSPaolo Bonzini pub fn reset_rx_fifo(&mut self) { 40637fdb2f5SManos Pitsidianakis self.read_count = 0; 40737fdb2f5SManos Pitsidianakis self.read_pos = 0; 40837fdb2f5SManos Pitsidianakis 409f65314bdSPaolo Bonzini // Reset FIFO flags 410f65314bdSPaolo Bonzini self.flags.set_receive_fifo_full(false); 411f65314bdSPaolo Bonzini self.flags.set_receive_fifo_empty(true); 412f65314bdSPaolo Bonzini } 413f65314bdSPaolo Bonzini 414f65314bdSPaolo Bonzini pub fn reset_tx_fifo(&mut self) { 415f65314bdSPaolo Bonzini // Reset FIFO flags 416f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_full(false); 417f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_empty(true); 41837fdb2f5SManos Pitsidianakis } 41937fdb2f5SManos Pitsidianakis 42037fdb2f5SManos Pitsidianakis #[inline] 42137fdb2f5SManos Pitsidianakis pub fn fifo_enabled(&self) -> bool { 422bf9987c0SPaolo Bonzini self.line_control.fifos_enabled() == registers::Mode::FIFO 42337fdb2f5SManos Pitsidianakis } 42437fdb2f5SManos Pitsidianakis 42537fdb2f5SManos Pitsidianakis #[inline] 42637fdb2f5SManos Pitsidianakis pub fn loopback_enabled(&self) -> bool { 42737fdb2f5SManos Pitsidianakis self.control.enable_loopback() 42837fdb2f5SManos Pitsidianakis } 42937fdb2f5SManos Pitsidianakis 43037fdb2f5SManos Pitsidianakis #[inline] 4316b4f7b07SPaolo Bonzini pub fn fifo_depth(&self) -> u32 { 43237fdb2f5SManos Pitsidianakis // Note: FIFO depth is expected to be power-of-2 43337fdb2f5SManos Pitsidianakis if self.fifo_enabled() { 43437fdb2f5SManos Pitsidianakis return PL011_FIFO_DEPTH; 43537fdb2f5SManos Pitsidianakis } 43637fdb2f5SManos Pitsidianakis 1 43737fdb2f5SManos Pitsidianakis } 43837fdb2f5SManos Pitsidianakis 439ab6b6a8aSPaolo Bonzini #[must_use] 440ab6b6a8aSPaolo Bonzini pub fn put_fifo(&mut self, value: u32) -> bool { 44137fdb2f5SManos Pitsidianakis let depth = self.fifo_depth(); 44237fdb2f5SManos Pitsidianakis assert!(depth > 0); 44337fdb2f5SManos Pitsidianakis let slot = (self.read_pos + self.read_count) & (depth - 1); 444e1f93533SPaolo Bonzini self.read_fifo[slot] = registers::Data::from(value); 44537fdb2f5SManos Pitsidianakis self.read_count += 1; 44637fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(false); 44737fdb2f5SManos Pitsidianakis if self.read_count == depth { 44837fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(true); 44937fdb2f5SManos Pitsidianakis } 45037fdb2f5SManos Pitsidianakis 45137fdb2f5SManos Pitsidianakis if self.read_count == self.read_trigger { 452c44818a5SPaolo Bonzini self.int_level |= Interrupt::RX.0; 453ab6b6a8aSPaolo Bonzini return true; 45437fdb2f5SManos Pitsidianakis } 455ab6b6a8aSPaolo Bonzini false 45637fdb2f5SManos Pitsidianakis } 45737fdb2f5SManos Pitsidianakis 45849bfe63fSPaolo Bonzini pub fn post_load(&mut self) -> Result<(), ()> { 45993243319SManos Pitsidianakis /* Sanity-check input state */ 46093243319SManos Pitsidianakis if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() { 46193243319SManos Pitsidianakis return Err(()); 46293243319SManos Pitsidianakis } 46393243319SManos Pitsidianakis 46493243319SManos Pitsidianakis if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 { 46593243319SManos Pitsidianakis // Older versions of PL011 didn't ensure that the single 46693243319SManos Pitsidianakis // character in the FIFO in FIFO-disabled mode is in 46793243319SManos Pitsidianakis // element 0 of the array; convert to follow the current 46893243319SManos Pitsidianakis // code's assumptions. 46993243319SManos Pitsidianakis self.read_fifo[0] = self.read_fifo[self.read_pos]; 47093243319SManos Pitsidianakis self.read_pos = 0; 47193243319SManos Pitsidianakis } 47293243319SManos Pitsidianakis 47393243319SManos Pitsidianakis self.ibrd &= IBRD_MASK; 47493243319SManos Pitsidianakis self.fbrd &= FBRD_MASK; 47593243319SManos Pitsidianakis 47693243319SManos Pitsidianakis Ok(()) 47793243319SManos Pitsidianakis } 47849bfe63fSPaolo Bonzini } 47949bfe63fSPaolo Bonzini 48049bfe63fSPaolo Bonzini impl PL011State { 48149bfe63fSPaolo Bonzini /// Initializes a pre-allocated, unitialized instance of `PL011State`. 48249bfe63fSPaolo Bonzini /// 48349bfe63fSPaolo Bonzini /// # Safety 48449bfe63fSPaolo Bonzini /// 48549bfe63fSPaolo Bonzini /// `self` must point to a correctly sized and aligned location for the 48649bfe63fSPaolo Bonzini /// `PL011State` type. It must not be called more than once on the same 48749bfe63fSPaolo Bonzini /// location/instance. All its fields are expected to hold unitialized 48849bfe63fSPaolo Bonzini /// values with the sole exception of `parent_obj`. 48949bfe63fSPaolo Bonzini unsafe fn init(&mut self) { 490*590faa03SPaolo Bonzini static PL011_OPS: MemoryRegionOps<PL011State> = MemoryRegionOpsBuilder::<PL011State>::new() 491*590faa03SPaolo Bonzini .read(&PL011State::read) 492*590faa03SPaolo Bonzini .write(&PL011State::write) 493*590faa03SPaolo Bonzini .native_endian() 494*590faa03SPaolo Bonzini .impl_sizes(4, 4) 495*590faa03SPaolo Bonzini .build(); 496*590faa03SPaolo Bonzini 49749bfe63fSPaolo Bonzini // SAFETY: 49849bfe63fSPaolo Bonzini // 49949bfe63fSPaolo Bonzini // self and self.iomem are guaranteed to be valid at this point since callers 50049bfe63fSPaolo Bonzini // must make sure the `self` reference is valid. 501*590faa03SPaolo Bonzini MemoryRegion::init_io( 502*590faa03SPaolo Bonzini unsafe { &mut *addr_of_mut!(self.iomem) }, 503*590faa03SPaolo Bonzini addr_of_mut!(*self), 50449bfe63fSPaolo Bonzini &PL011_OPS, 505*590faa03SPaolo Bonzini "pl011", 50649bfe63fSPaolo Bonzini 0x1000, 50749bfe63fSPaolo Bonzini ); 50849bfe63fSPaolo Bonzini 50949bfe63fSPaolo Bonzini self.regs = Default::default(); 51049bfe63fSPaolo Bonzini 51149bfe63fSPaolo Bonzini // SAFETY: 51249bfe63fSPaolo Bonzini // 513201ef001SPaolo Bonzini // self.clock is not initialized at this point; but since `Owned<_>` is 514201ef001SPaolo Bonzini // not Drop, we can overwrite the undefined value without side effects; 515201ef001SPaolo Bonzini // it's not sound but, because for all PL011State instances are created 516201ef001SPaolo Bonzini // by QOM code which calls this function to initialize the fields, at 517201ef001SPaolo Bonzini // leastno code is able to access an invalid self.clock value. 518201ef001SPaolo Bonzini self.clock = self.init_clock_in("clk", &Self::clock_update, ClockEvent::ClockUpdate); 51949bfe63fSPaolo Bonzini } 520201ef001SPaolo Bonzini 521201ef001SPaolo Bonzini const fn clock_update(&self, _event: ClockEvent) { 522201ef001SPaolo Bonzini /* pl011_trace_baudrate_change(s); */ 52349bfe63fSPaolo Bonzini } 52449bfe63fSPaolo Bonzini 52549bfe63fSPaolo Bonzini fn post_init(&self) { 52649bfe63fSPaolo Bonzini self.init_mmio(&self.iomem); 52749bfe63fSPaolo Bonzini for irq in self.interrupts.iter() { 52849bfe63fSPaolo Bonzini self.init_irq(irq); 52949bfe63fSPaolo Bonzini } 53049bfe63fSPaolo Bonzini } 5316d314cc0SPaolo Bonzini 532*590faa03SPaolo Bonzini pub fn read(&self, offset: hwaddr, _size: u32) -> u64 { 53320bcc96fSPaolo Bonzini match RegisterOffset::try_from(offset) { 5346d314cc0SPaolo Bonzini Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => { 5356d314cc0SPaolo Bonzini let device_id = self.get_class().device_id; 53620bcc96fSPaolo Bonzini u64::from(device_id[(offset - 0xfe0) >> 2]) 5376d314cc0SPaolo Bonzini } 5386d314cc0SPaolo Bonzini Err(_) => { 5396d314cc0SPaolo Bonzini // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset); 540b3a29b3dSPaolo Bonzini 0 5416d314cc0SPaolo Bonzini } 54220bcc96fSPaolo Bonzini Ok(field) => { 54320bcc96fSPaolo Bonzini let (update_irq, result) = self.regs.borrow_mut().read(field); 544ab6b6a8aSPaolo Bonzini if update_irq { 545ab6b6a8aSPaolo Bonzini self.update(); 546b3a29b3dSPaolo Bonzini unsafe { 547*590faa03SPaolo Bonzini qemu_chr_fe_accept_input(addr_of!(self.char_backend) as *mut _); 5486d314cc0SPaolo Bonzini } 549b3a29b3dSPaolo Bonzini } 550b3a29b3dSPaolo Bonzini result.into() 5516d314cc0SPaolo Bonzini } 55220bcc96fSPaolo Bonzini } 55320bcc96fSPaolo Bonzini } 5546d314cc0SPaolo Bonzini 555*590faa03SPaolo Bonzini pub fn write(&self, offset: hwaddr, value: u64, _size: u32) { 556ab6b6a8aSPaolo Bonzini let mut update_irq = false; 5576d314cc0SPaolo Bonzini if let Ok(field) = RegisterOffset::try_from(offset) { 5586d314cc0SPaolo Bonzini // qemu_chr_fe_write_all() calls into the can_receive 5596d314cc0SPaolo Bonzini // callback, so handle writes before entering PL011Registers. 5606d314cc0SPaolo Bonzini if field == RegisterOffset::DR { 5616d314cc0SPaolo Bonzini // ??? Check if transmitter is enabled. 5626d314cc0SPaolo Bonzini let ch: u8 = value as u8; 5636d314cc0SPaolo Bonzini // SAFETY: char_backend is a valid CharBackend instance after it's been 5646d314cc0SPaolo Bonzini // initialized in realize(). 5656d314cc0SPaolo Bonzini // XXX this blocks entire thread. Rewrite to use 5666d314cc0SPaolo Bonzini // qemu_chr_fe_write and background I/O callbacks 5676d314cc0SPaolo Bonzini unsafe { 568*590faa03SPaolo Bonzini qemu_chr_fe_write_all(addr_of!(self.char_backend) as *mut _, &ch, 1); 5696d314cc0SPaolo Bonzini } 5706d314cc0SPaolo Bonzini } 5716d314cc0SPaolo Bonzini 572*590faa03SPaolo Bonzini update_irq = self.regs.borrow_mut().write( 573*590faa03SPaolo Bonzini field, 574*590faa03SPaolo Bonzini value as u32, 575*590faa03SPaolo Bonzini addr_of!(self.char_backend) as *mut _, 576*590faa03SPaolo Bonzini ); 5776d314cc0SPaolo Bonzini } else { 5786d314cc0SPaolo Bonzini eprintln!("write bad offset {offset} value {value}"); 5796d314cc0SPaolo Bonzini } 580ab6b6a8aSPaolo Bonzini if update_irq { 581ab6b6a8aSPaolo Bonzini self.update(); 582ab6b6a8aSPaolo Bonzini } 5836d314cc0SPaolo Bonzini } 58449bfe63fSPaolo Bonzini 58549bfe63fSPaolo Bonzini pub fn can_receive(&self) -> bool { 58649bfe63fSPaolo Bonzini // trace_pl011_can_receive(s->lcr, s->read_count, r); 587a1ab4eedSPaolo Bonzini let regs = self.regs.borrow(); 58849bfe63fSPaolo Bonzini regs.read_count < regs.fifo_depth() 58949bfe63fSPaolo Bonzini } 59049bfe63fSPaolo Bonzini 591a1ab4eedSPaolo Bonzini pub fn receive(&self, ch: u32) { 592a1ab4eedSPaolo Bonzini let mut regs = self.regs.borrow_mut(); 59349bfe63fSPaolo Bonzini let update_irq = !regs.loopback_enabled() && regs.put_fifo(ch); 594a1ab4eedSPaolo Bonzini // Release the BqlRefCell before calling self.update() 595a1ab4eedSPaolo Bonzini drop(regs); 596a1ab4eedSPaolo Bonzini 59749bfe63fSPaolo Bonzini if update_irq { 59849bfe63fSPaolo Bonzini self.update(); 59949bfe63fSPaolo Bonzini } 60049bfe63fSPaolo Bonzini } 60149bfe63fSPaolo Bonzini 602a1ab4eedSPaolo Bonzini pub fn event(&self, event: QEMUChrEvent) { 60349bfe63fSPaolo Bonzini let mut update_irq = false; 604a1ab4eedSPaolo Bonzini let mut regs = self.regs.borrow_mut(); 60549bfe63fSPaolo Bonzini if event == QEMUChrEvent::CHR_EVENT_BREAK && !regs.loopback_enabled() { 60649bfe63fSPaolo Bonzini update_irq = regs.put_fifo(registers::Data::BREAK.into()); 60749bfe63fSPaolo Bonzini } 608a1ab4eedSPaolo Bonzini // Release the BqlRefCell before calling self.update() 609a1ab4eedSPaolo Bonzini drop(regs); 610a1ab4eedSPaolo Bonzini 61149bfe63fSPaolo Bonzini if update_irq { 61249bfe63fSPaolo Bonzini self.update() 61349bfe63fSPaolo Bonzini } 61449bfe63fSPaolo Bonzini } 61549bfe63fSPaolo Bonzini 61649bfe63fSPaolo Bonzini pub fn realize(&self) { 61749bfe63fSPaolo Bonzini // SAFETY: self.char_backend has the correct size and alignment for a 61849bfe63fSPaolo Bonzini // CharBackend object, and its callbacks are of the correct types. 61949bfe63fSPaolo Bonzini unsafe { 62049bfe63fSPaolo Bonzini qemu_chr_fe_set_handlers( 62149bfe63fSPaolo Bonzini addr_of!(self.char_backend) as *mut CharBackend, 62249bfe63fSPaolo Bonzini Some(pl011_can_receive), 62349bfe63fSPaolo Bonzini Some(pl011_receive), 62449bfe63fSPaolo Bonzini Some(pl011_event), 62549bfe63fSPaolo Bonzini None, 62649bfe63fSPaolo Bonzini addr_of!(*self).cast::<c_void>() as *mut c_void, 62749bfe63fSPaolo Bonzini core::ptr::null_mut(), 62849bfe63fSPaolo Bonzini true, 62949bfe63fSPaolo Bonzini ); 63049bfe63fSPaolo Bonzini } 63149bfe63fSPaolo Bonzini } 63249bfe63fSPaolo Bonzini 6335472a38cSPaolo Bonzini pub fn reset_hold(&self, _type: ResetType) { 634a1ab4eedSPaolo Bonzini self.regs.borrow_mut().reset(); 63549bfe63fSPaolo Bonzini } 63649bfe63fSPaolo Bonzini 63749bfe63fSPaolo Bonzini pub fn update(&self) { 638a1ab4eedSPaolo Bonzini let regs = self.regs.borrow(); 63949bfe63fSPaolo Bonzini let flags = regs.int_level & regs.int_enabled; 64049bfe63fSPaolo Bonzini for (irq, i) in self.interrupts.iter().zip(IRQMASK) { 64149bfe63fSPaolo Bonzini irq.set(flags & i != 0); 64249bfe63fSPaolo Bonzini } 64349bfe63fSPaolo Bonzini } 64449bfe63fSPaolo Bonzini 645a1ab4eedSPaolo Bonzini pub fn post_load(&self, _version_id: u32) -> Result<(), ()> { 646a1ab4eedSPaolo Bonzini self.regs.borrow_mut().post_load() 64749bfe63fSPaolo Bonzini } 64837fdb2f5SManos Pitsidianakis } 64937fdb2f5SManos Pitsidianakis 65037fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ? 651d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [ 65237fdb2f5SManos Pitsidianakis /* combined IRQ */ 653c44818a5SPaolo Bonzini Interrupt::E.0 | Interrupt::MS.0 | Interrupt::RT.0 | Interrupt::TX.0 | Interrupt::RX.0, 654c44818a5SPaolo Bonzini Interrupt::RX.0, 655c44818a5SPaolo Bonzini Interrupt::TX.0, 656c44818a5SPaolo Bonzini Interrupt::RT.0, 657c44818a5SPaolo Bonzini Interrupt::MS.0, 658c44818a5SPaolo Bonzini Interrupt::E.0, 65937fdb2f5SManos Pitsidianakis ]; 66037fdb2f5SManos Pitsidianakis 66137fdb2f5SManos Pitsidianakis /// # Safety 66237fdb2f5SManos Pitsidianakis /// 66337fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 66437fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 66537fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 66637fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int { 6677d052039SPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 6687d052039SPaolo Bonzini unsafe { state.as_ref().can_receive().into() } 66937fdb2f5SManos Pitsidianakis } 67037fdb2f5SManos Pitsidianakis 67137fdb2f5SManos Pitsidianakis /// # Safety 67237fdb2f5SManos Pitsidianakis /// 67337fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 67437fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 67537fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 67637fdb2f5SManos Pitsidianakis /// 67737fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid. 6789f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) { 679a1ab4eedSPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 68037fdb2f5SManos Pitsidianakis unsafe { 68137fdb2f5SManos Pitsidianakis if size > 0 { 68237fdb2f5SManos Pitsidianakis debug_assert!(!buf.is_null()); 683a1ab4eedSPaolo Bonzini state.as_ref().receive(u32::from(buf.read_volatile())); 68437fdb2f5SManos Pitsidianakis } 68537fdb2f5SManos Pitsidianakis } 68637fdb2f5SManos Pitsidianakis } 68737fdb2f5SManos Pitsidianakis 68837fdb2f5SManos Pitsidianakis /// # Safety 68937fdb2f5SManos Pitsidianakis /// 69037fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has 69137fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is 69237fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time. 6939f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) { 694a1ab4eedSPaolo Bonzini let state = NonNull::new(opaque).unwrap().cast::<PL011State>(); 695a1ab4eedSPaolo Bonzini unsafe { state.as_ref().event(event) } 69637fdb2f5SManos Pitsidianakis } 69737fdb2f5SManos Pitsidianakis 69837fdb2f5SManos Pitsidianakis /// # Safety 69937fdb2f5SManos Pitsidianakis /// 70037fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`. 70137fdb2f5SManos Pitsidianakis #[no_mangle] 70237fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create( 70337fdb2f5SManos Pitsidianakis addr: u64, 70437fdb2f5SManos Pitsidianakis irq: qemu_irq, 70537fdb2f5SManos Pitsidianakis chr: *mut Chardev, 70637fdb2f5SManos Pitsidianakis ) -> *mut DeviceState { 707ec3eba98SPaolo Bonzini let pl011 = PL011State::new(); 70837fdb2f5SManos Pitsidianakis unsafe { 709ec3eba98SPaolo Bonzini let dev = pl011.as_mut_ptr::<DeviceState>(); 710718e255fSPaolo Bonzini qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr); 711ec3eba98SPaolo Bonzini 712ec3eba98SPaolo Bonzini let sysbus = pl011.as_mut_ptr::<SysBusDevice>(); 713ec3eba98SPaolo Bonzini sysbus_realize(sysbus, addr_of_mut!(error_fatal)); 71437fdb2f5SManos Pitsidianakis sysbus_mmio_map(sysbus, 0, addr); 71537fdb2f5SManos Pitsidianakis sysbus_connect_irq(sysbus, 0, irq); 716ec3eba98SPaolo Bonzini 717ec3eba98SPaolo Bonzini // return the pointer, which is kept alive by the QOM tree; drop owned ref 718ec3eba98SPaolo Bonzini pl011.as_mut_ptr() 71937fdb2f5SManos Pitsidianakis } 72037fdb2f5SManos Pitsidianakis } 72137fdb2f5SManos Pitsidianakis 7222e06e72dSManos Pitsidianakis #[repr(C)] 723a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)] 7242e06e72dSManos Pitsidianakis /// PL011 Luminary device model. 7252e06e72dSManos Pitsidianakis pub struct PL011Luminary { 726ca0d60a6SPaolo Bonzini parent_obj: ParentField<PL011State>, 7272e06e72dSManos Pitsidianakis } 7282e06e72dSManos Pitsidianakis 729d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011Luminary { 730d9434f29SPaolo Bonzini fn class_init(klass: &mut PL011Class) { 731d9434f29SPaolo Bonzini klass.device_id = DeviceId::LUMINARY; 732d9434f29SPaolo Bonzini <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class); 7332e06e72dSManos Pitsidianakis } 7342e06e72dSManos Pitsidianakis } 7352e06e72dSManos Pitsidianakis 736f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object); 737f50cd85cSPaolo Bonzini 7387bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary { 7396dd818fbSPaolo Bonzini type Class = <PL011State as ObjectType>::Class; 7402e06e72dSManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY; 7417bd8e3efSPaolo Bonzini } 7427bd8e3efSPaolo Bonzini 7437bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary { 744166e8a1fSPaolo Bonzini type ParentType = PL011State; 7452e06e72dSManos Pitsidianakis } 7468c80c472SPaolo Bonzini 7478c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {} 7485472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011Luminary {} 749