xref: /qemu/rust/hw/char/pl011/src/device.rs (revision 201ef001dd40fdb11c83f3e47604219c374590ec)
137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited
237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org>
337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later
437fdb2f5SManos Pitsidianakis 
50f9eb0ffSZhao Liu use core::ptr::{addr_of, addr_of_mut, NonNull};
69f7d4520SPaolo Bonzini use std::{
79f7d4520SPaolo Bonzini     ffi::CStr,
813761277SPaolo Bonzini     os::raw::{c_int, c_void},
937fdb2f5SManos Pitsidianakis };
1037fdb2f5SManos Pitsidianakis 
1137fdb2f5SManos Pitsidianakis use qemu_api::{
1206a1cfb5SZhao Liu     bindings::{
13*201ef001SPaolo Bonzini         error_fatal, hwaddr, memory_region_init_io, qdev_prop_set_chr, qemu_chr_fe_accept_input,
14*201ef001SPaolo Bonzini         qemu_chr_fe_ioctl, qemu_chr_fe_set_handlers, qemu_chr_fe_write_all, qemu_irq,
15*201ef001SPaolo Bonzini         sysbus_connect_irq, sysbus_mmio_map, sysbus_realize, CharBackend, Chardev, MemoryRegion,
16*201ef001SPaolo Bonzini         QEMUChrEvent, CHR_IOCTL_SERIAL_SET_BREAK,
1706a1cfb5SZhao Liu     },
18b800a313SPaolo Bonzini     c_str, impl_vmstate_forward,
194ed4da16SPaolo Bonzini     irq::InterruptSource,
207bd8e3efSPaolo Bonzini     prelude::*,
21*201ef001SPaolo Bonzini     qdev::{Clock, ClockEvent, DeviceImpl, DeviceState, Property},
22*201ef001SPaolo Bonzini     qom::{ClassInitImpl, ObjectImpl, Owned, ParentField},
2306a1cfb5SZhao Liu     sysbus::{SysBusDevice, SysBusDeviceClass},
2406a1cfb5SZhao Liu     vmstate::VMStateDescription,
2537fdb2f5SManos Pitsidianakis };
2637fdb2f5SManos Pitsidianakis 
2737fdb2f5SManos Pitsidianakis use crate::{
288c80c472SPaolo Bonzini     device_class,
2937fdb2f5SManos Pitsidianakis     memory_ops::PL011_OPS,
3037fdb2f5SManos Pitsidianakis     registers::{self, Interrupt},
3137fdb2f5SManos Pitsidianakis     RegisterOffset,
3237fdb2f5SManos Pitsidianakis };
3337fdb2f5SManos Pitsidianakis 
3493243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD`
35230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff;
3693243319SManos Pitsidianakis 
3793243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD`
38230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f;
3993243319SManos Pitsidianakis 
4037fdb2f5SManos Pitsidianakis /// QEMU sourced constant.
416b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16;
4237fdb2f5SManos Pitsidianakis 
43d9434f29SPaolo Bonzini #[derive(Clone, Copy)]
44d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]);
452e06e72dSManos Pitsidianakis 
462e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId {
47d9434f29SPaolo Bonzini     type Output = u8;
482e06e72dSManos Pitsidianakis 
492e06e72dSManos Pitsidianakis     fn index(&self, idx: hwaddr) -> &Self::Output {
50d9434f29SPaolo Bonzini         &self.0[idx as usize]
512e06e72dSManos Pitsidianakis     }
522e06e72dSManos Pitsidianakis }
532e06e72dSManos Pitsidianakis 
542e06e72dSManos Pitsidianakis impl DeviceId {
55d9434f29SPaolo Bonzini     const ARM: Self = Self(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]);
56d9434f29SPaolo Bonzini     const LUMINARY: Self = Self(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]);
572e06e72dSManos Pitsidianakis }
582e06e72dSManos Pitsidianakis 
596b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with
606b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device.
616b4f7b07SPaolo Bonzini #[repr(transparent)]
626b4f7b07SPaolo Bonzini #[derive(Debug, Default)]
636b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]);
64b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo);
656b4f7b07SPaolo Bonzini 
666b4f7b07SPaolo Bonzini impl Fifo {
676b4f7b07SPaolo Bonzini     const fn len(&self) -> u32 {
686b4f7b07SPaolo Bonzini         self.0.len() as u32
696b4f7b07SPaolo Bonzini     }
706b4f7b07SPaolo Bonzini }
716b4f7b07SPaolo Bonzini 
726b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo {
736b4f7b07SPaolo Bonzini     fn index_mut(&mut self, idx: u32) -> &mut Self::Output {
746b4f7b07SPaolo Bonzini         &mut self.0[idx as usize]
756b4f7b07SPaolo Bonzini     }
766b4f7b07SPaolo Bonzini }
776b4f7b07SPaolo Bonzini 
786b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo {
796b4f7b07SPaolo Bonzini     type Output = registers::Data;
806b4f7b07SPaolo Bonzini 
816b4f7b07SPaolo Bonzini     fn index(&self, idx: u32) -> &Self::Output {
826b4f7b07SPaolo Bonzini         &self.0[idx as usize]
836b4f7b07SPaolo Bonzini     }
846b4f7b07SPaolo Bonzini }
856b4f7b07SPaolo Bonzini 
8637fdb2f5SManos Pitsidianakis #[repr(C)]
8749bfe63fSPaolo Bonzini #[derive(Debug, Default, qemu_api_macros::offsets)]
8849bfe63fSPaolo Bonzini pub struct PL011Registers {
8937fdb2f5SManos Pitsidianakis     #[doc(alias = "fr")]
9037fdb2f5SManos Pitsidianakis     pub flags: registers::Flags,
9137fdb2f5SManos Pitsidianakis     #[doc(alias = "lcr")]
9237fdb2f5SManos Pitsidianakis     pub line_control: registers::LineControl,
9337fdb2f5SManos Pitsidianakis     #[doc(alias = "rsr")]
9437fdb2f5SManos Pitsidianakis     pub receive_status_error_clear: registers::ReceiveStatusErrorClear,
9537fdb2f5SManos Pitsidianakis     #[doc(alias = "cr")]
9637fdb2f5SManos Pitsidianakis     pub control: registers::Control,
9737fdb2f5SManos Pitsidianakis     pub dmacr: u32,
9837fdb2f5SManos Pitsidianakis     pub int_enabled: u32,
9937fdb2f5SManos Pitsidianakis     pub int_level: u32,
1006b4f7b07SPaolo Bonzini     pub read_fifo: Fifo,
10137fdb2f5SManos Pitsidianakis     pub ilpr: u32,
10237fdb2f5SManos Pitsidianakis     pub ibrd: u32,
10337fdb2f5SManos Pitsidianakis     pub fbrd: u32,
10437fdb2f5SManos Pitsidianakis     pub ifl: u32,
1056b4f7b07SPaolo Bonzini     pub read_pos: u32,
1066b4f7b07SPaolo Bonzini     pub read_count: u32,
1076b4f7b07SPaolo Bonzini     pub read_trigger: u32,
10849bfe63fSPaolo Bonzini }
10949bfe63fSPaolo Bonzini 
11049bfe63fSPaolo Bonzini #[repr(C)]
111a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object, qemu_api_macros::offsets)]
11249bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU
11349bfe63fSPaolo Bonzini pub struct PL011State {
11449bfe63fSPaolo Bonzini     pub parent_obj: ParentField<SysBusDevice>,
11549bfe63fSPaolo Bonzini     pub iomem: MemoryRegion,
11637fdb2f5SManos Pitsidianakis     #[doc(alias = "chr")]
11737fdb2f5SManos Pitsidianakis     pub char_backend: CharBackend,
118a1ab4eedSPaolo Bonzini     pub regs: BqlRefCell<PL011Registers>,
11937fdb2f5SManos Pitsidianakis     /// QEMU interrupts
12037fdb2f5SManos Pitsidianakis     ///
12137fdb2f5SManos Pitsidianakis     /// ```text
12237fdb2f5SManos Pitsidianakis     ///  * sysbus MMIO region 0: device registers
12337fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 0: `UARTINTR` (combined interrupt line)
12437fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line)
12537fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line)
12637fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line)
12737fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line)
12837fdb2f5SManos Pitsidianakis     ///  * sysbus IRQ 5: `UARTEINTR` (error interrupt line)
12937fdb2f5SManos Pitsidianakis     /// ```
13037fdb2f5SManos Pitsidianakis     #[doc(alias = "irq")]
1314ed4da16SPaolo Bonzini     pub interrupts: [InterruptSource; IRQMASK.len()],
13237fdb2f5SManos Pitsidianakis     #[doc(alias = "clk")]
133*201ef001SPaolo Bonzini     pub clock: Owned<Clock>,
13437fdb2f5SManos Pitsidianakis     #[doc(alias = "migrate_clk")]
13537fdb2f5SManos Pitsidianakis     pub migrate_clock: bool,
13637fdb2f5SManos Pitsidianakis }
13737fdb2f5SManos Pitsidianakis 
138f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object);
139f50cd85cSPaolo Bonzini 
1405faaac0aSPaolo Bonzini #[repr(C)]
141d9434f29SPaolo Bonzini pub struct PL011Class {
142d9434f29SPaolo Bonzini     parent_class: <SysBusDevice as ObjectType>::Class,
143d9434f29SPaolo Bonzini     /// The byte string that identifies the device.
144d9434f29SPaolo Bonzini     device_id: DeviceId,
145d9434f29SPaolo Bonzini }
146d9434f29SPaolo Bonzini 
1477bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State {
148d9434f29SPaolo Bonzini     type Class = PL011Class;
14937fdb2f5SManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011;
1507bd8e3efSPaolo Bonzini }
1517bd8e3efSPaolo Bonzini 
152d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011State {
153d9434f29SPaolo Bonzini     fn class_init(klass: &mut PL011Class) {
154d9434f29SPaolo Bonzini         klass.device_id = DeviceId::ARM;
155d9434f29SPaolo Bonzini         <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class);
156d9434f29SPaolo Bonzini     }
157d9434f29SPaolo Bonzini }
158d9434f29SPaolo Bonzini 
1597bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State {
160166e8a1fSPaolo Bonzini     type ParentType = SysBusDevice;
161166e8a1fSPaolo Bonzini 
1621f9d52c9SPaolo Bonzini     const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init);
16322a18f0aSPaolo Bonzini     const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init);
16437fdb2f5SManos Pitsidianakis }
16537fdb2f5SManos Pitsidianakis 
1668c80c472SPaolo Bonzini impl DeviceImpl for PL011State {
1678c80c472SPaolo Bonzini     fn properties() -> &'static [Property] {
1688c80c472SPaolo Bonzini         &device_class::PL011_PROPERTIES
16937fdb2f5SManos Pitsidianakis     }
1708c80c472SPaolo Bonzini     fn vmsd() -> Option<&'static VMStateDescription> {
1718c80c472SPaolo Bonzini         Some(&device_class::VMSTATE_PL011)
1728c80c472SPaolo Bonzini     }
1730f9eb0ffSZhao Liu     const REALIZE: Option<fn(&Self)> = Some(Self::realize);
174af7edb1dSPaolo Bonzini     const RESET: Option<fn(&Self)> = Some(Self::reset);
1758c80c472SPaolo Bonzini }
1768c80c472SPaolo Bonzini 
17749bfe63fSPaolo Bonzini impl PL011Registers {
17820bcc96fSPaolo Bonzini     pub(self) fn read(&mut self, offset: RegisterOffset) -> (bool, u32) {
17937fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
18037fdb2f5SManos Pitsidianakis 
18120bcc96fSPaolo Bonzini         let mut update = false;
18220bcc96fSPaolo Bonzini         let result = match offset {
1836d314cc0SPaolo Bonzini             DR => {
18437fdb2f5SManos Pitsidianakis                 self.flags.set_receive_fifo_full(false);
18537fdb2f5SManos Pitsidianakis                 let c = self.read_fifo[self.read_pos];
18637fdb2f5SManos Pitsidianakis                 if self.read_count > 0 {
18737fdb2f5SManos Pitsidianakis                     self.read_count -= 1;
18837fdb2f5SManos Pitsidianakis                     self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1);
18937fdb2f5SManos Pitsidianakis                 }
19037fdb2f5SManos Pitsidianakis                 if self.read_count == 0 {
19137fdb2f5SManos Pitsidianakis                     self.flags.set_receive_fifo_empty(true);
19237fdb2f5SManos Pitsidianakis                 }
19337fdb2f5SManos Pitsidianakis                 if self.read_count + 1 == self.read_trigger {
194c44818a5SPaolo Bonzini                     self.int_level &= !Interrupt::RX.0;
19537fdb2f5SManos Pitsidianakis                 }
19637fdb2f5SManos Pitsidianakis                 // Update error bits.
197e1f93533SPaolo Bonzini                 self.receive_status_error_clear.set_from_data(c);
19820bcc96fSPaolo Bonzini                 // Must call qemu_chr_fe_accept_input
19920bcc96fSPaolo Bonzini                 update = true;
20020bcc96fSPaolo Bonzini                 u32::from(c)
20137fdb2f5SManos Pitsidianakis             }
2026d314cc0SPaolo Bonzini             RSR => u32::from(self.receive_status_error_clear),
2036d314cc0SPaolo Bonzini             FR => u32::from(self.flags),
2046d314cc0SPaolo Bonzini             FBRD => self.fbrd,
2056d314cc0SPaolo Bonzini             ILPR => self.ilpr,
2066d314cc0SPaolo Bonzini             IBRD => self.ibrd,
2076d314cc0SPaolo Bonzini             LCR_H => u32::from(self.line_control),
2086d314cc0SPaolo Bonzini             CR => u32::from(self.control),
2096d314cc0SPaolo Bonzini             FLS => self.ifl,
2106d314cc0SPaolo Bonzini             IMSC => self.int_enabled,
2116d314cc0SPaolo Bonzini             RIS => self.int_level,
2126d314cc0SPaolo Bonzini             MIS => self.int_level & self.int_enabled,
2136d314cc0SPaolo Bonzini             ICR => {
21437fdb2f5SManos Pitsidianakis                 // "The UARTICR Register is the interrupt clear register and is write-only"
21537fdb2f5SManos Pitsidianakis                 // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR
21637fdb2f5SManos Pitsidianakis                 0
21737fdb2f5SManos Pitsidianakis             }
2186d314cc0SPaolo Bonzini             DMACR => self.dmacr,
21920bcc96fSPaolo Bonzini         };
22020bcc96fSPaolo Bonzini         (update, result)
22137fdb2f5SManos Pitsidianakis     }
22237fdb2f5SManos Pitsidianakis 
22349bfe63fSPaolo Bonzini     pub(self) fn write(
22449bfe63fSPaolo Bonzini         &mut self,
22549bfe63fSPaolo Bonzini         offset: RegisterOffset,
22649bfe63fSPaolo Bonzini         value: u32,
22749bfe63fSPaolo Bonzini         char_backend: *mut CharBackend,
22849bfe63fSPaolo Bonzini     ) -> bool {
22937fdb2f5SManos Pitsidianakis         // eprintln!("write offset {offset} value {value}");
23037fdb2f5SManos Pitsidianakis         use RegisterOffset::*;
2316d314cc0SPaolo Bonzini         match offset {
2326d314cc0SPaolo Bonzini             DR => {
233ab6b6a8aSPaolo Bonzini                 // interrupts always checked
234ab6b6a8aSPaolo Bonzini                 let _ = self.loopback_tx(value);
235c44818a5SPaolo Bonzini                 self.int_level |= Interrupt::TX.0;
236ab6b6a8aSPaolo Bonzini                 return true;
23737fdb2f5SManos Pitsidianakis             }
2386d314cc0SPaolo Bonzini             RSR => {
2396d314cc0SPaolo Bonzini                 self.receive_status_error_clear = 0.into();
24037fdb2f5SManos Pitsidianakis             }
2416d314cc0SPaolo Bonzini             FR => {
24237fdb2f5SManos Pitsidianakis                 // flag writes are ignored
24337fdb2f5SManos Pitsidianakis             }
2446d314cc0SPaolo Bonzini             ILPR => {
24537fdb2f5SManos Pitsidianakis                 self.ilpr = value;
24637fdb2f5SManos Pitsidianakis             }
2476d314cc0SPaolo Bonzini             IBRD => {
24837fdb2f5SManos Pitsidianakis                 self.ibrd = value;
24937fdb2f5SManos Pitsidianakis             }
2506d314cc0SPaolo Bonzini             FBRD => {
25137fdb2f5SManos Pitsidianakis                 self.fbrd = value;
25237fdb2f5SManos Pitsidianakis             }
2536d314cc0SPaolo Bonzini             LCR_H => {
25437fdb2f5SManos Pitsidianakis                 let new_val: registers::LineControl = value.into();
25537fdb2f5SManos Pitsidianakis                 // Reset the FIFO state on FIFO enable or disable
256bf9987c0SPaolo Bonzini                 if self.line_control.fifos_enabled() != new_val.fifos_enabled() {
257f65314bdSPaolo Bonzini                     self.reset_rx_fifo();
258f65314bdSPaolo Bonzini                     self.reset_tx_fifo();
25937fdb2f5SManos Pitsidianakis                 }
260ab6b6a8aSPaolo Bonzini                 let update = (self.line_control.send_break() != new_val.send_break()) && {
26137fdb2f5SManos Pitsidianakis                     let mut break_enable: c_int = new_val.send_break().into();
26237fdb2f5SManos Pitsidianakis                     // SAFETY: self.char_backend is a valid CharBackend instance after it's been
26337fdb2f5SManos Pitsidianakis                     // initialized in realize().
26437fdb2f5SManos Pitsidianakis                     unsafe {
26537fdb2f5SManos Pitsidianakis                         qemu_chr_fe_ioctl(
26649bfe63fSPaolo Bonzini                             char_backend,
26737fdb2f5SManos Pitsidianakis                             CHR_IOCTL_SERIAL_SET_BREAK as i32,
26837fdb2f5SManos Pitsidianakis                             addr_of_mut!(break_enable).cast::<c_void>(),
26937fdb2f5SManos Pitsidianakis                         );
27037fdb2f5SManos Pitsidianakis                     }
271ab6b6a8aSPaolo Bonzini                     self.loopback_break(break_enable > 0)
272ab6b6a8aSPaolo Bonzini                 };
27337fdb2f5SManos Pitsidianakis                 self.line_control = new_val;
27437fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
275ab6b6a8aSPaolo Bonzini                 return update;
27637fdb2f5SManos Pitsidianakis             }
2776d314cc0SPaolo Bonzini             CR => {
27837fdb2f5SManos Pitsidianakis                 // ??? Need to implement the enable bit.
27937fdb2f5SManos Pitsidianakis                 self.control = value.into();
280ab6b6a8aSPaolo Bonzini                 return self.loopback_mdmctrl();
28137fdb2f5SManos Pitsidianakis             }
2826d314cc0SPaolo Bonzini             FLS => {
28337fdb2f5SManos Pitsidianakis                 self.ifl = value;
28437fdb2f5SManos Pitsidianakis                 self.set_read_trigger();
28537fdb2f5SManos Pitsidianakis             }
2866d314cc0SPaolo Bonzini             IMSC => {
28737fdb2f5SManos Pitsidianakis                 self.int_enabled = value;
288ab6b6a8aSPaolo Bonzini                 return true;
28937fdb2f5SManos Pitsidianakis             }
2906d314cc0SPaolo Bonzini             RIS => {}
2916d314cc0SPaolo Bonzini             MIS => {}
2926d314cc0SPaolo Bonzini             ICR => {
29337fdb2f5SManos Pitsidianakis                 self.int_level &= !value;
294ab6b6a8aSPaolo Bonzini                 return true;
29537fdb2f5SManos Pitsidianakis             }
2966d314cc0SPaolo Bonzini             DMACR => {
29737fdb2f5SManos Pitsidianakis                 self.dmacr = value;
29837fdb2f5SManos Pitsidianakis                 if value & 3 > 0 {
29937fdb2f5SManos Pitsidianakis                     // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n");
30037fdb2f5SManos Pitsidianakis                     eprintln!("pl011: DMA not implemented");
30137fdb2f5SManos Pitsidianakis                 }
30237fdb2f5SManos Pitsidianakis             }
30337fdb2f5SManos Pitsidianakis         }
304ab6b6a8aSPaolo Bonzini         false
30537fdb2f5SManos Pitsidianakis     }
30637fdb2f5SManos Pitsidianakis 
30737fdb2f5SManos Pitsidianakis     #[inline]
308ab6b6a8aSPaolo Bonzini     #[must_use]
309ab6b6a8aSPaolo Bonzini     fn loopback_tx(&mut self, value: u32) -> bool {
31037fdb2f5SManos Pitsidianakis         // Caveat:
31137fdb2f5SManos Pitsidianakis         //
31237fdb2f5SManos Pitsidianakis         // In real hardware, TX loopback happens at the serial-bit level
31337fdb2f5SManos Pitsidianakis         // and then reassembled by the RX logics back into bytes and placed
31437fdb2f5SManos Pitsidianakis         // into the RX fifo. That is, loopback happens after TX fifo.
31537fdb2f5SManos Pitsidianakis         //
31637fdb2f5SManos Pitsidianakis         // Because the real hardware TX fifo is time-drained at the frame
31737fdb2f5SManos Pitsidianakis         // rate governed by the configured serial format, some loopback
31837fdb2f5SManos Pitsidianakis         // bytes in TX fifo may still be able to get into the RX fifo
31937fdb2f5SManos Pitsidianakis         // that could be full at times while being drained at software
32037fdb2f5SManos Pitsidianakis         // pace.
32137fdb2f5SManos Pitsidianakis         //
32237fdb2f5SManos Pitsidianakis         // In such scenario, the RX draining pace is the major factor
32337fdb2f5SManos Pitsidianakis         // deciding which loopback bytes get into the RX fifo, unless
32437fdb2f5SManos Pitsidianakis         // hardware flow-control is enabled.
32537fdb2f5SManos Pitsidianakis         //
32637fdb2f5SManos Pitsidianakis         // For simplicity, the above described is not emulated.
327ab6b6a8aSPaolo Bonzini         self.loopback_enabled() && self.put_fifo(value)
32837fdb2f5SManos Pitsidianakis     }
32937fdb2f5SManos Pitsidianakis 
330ab6b6a8aSPaolo Bonzini     #[must_use]
331ab6b6a8aSPaolo Bonzini     fn loopback_mdmctrl(&mut self) -> bool {
33237fdb2f5SManos Pitsidianakis         if !self.loopback_enabled() {
333ab6b6a8aSPaolo Bonzini             return false;
33437fdb2f5SManos Pitsidianakis         }
33537fdb2f5SManos Pitsidianakis 
33637fdb2f5SManos Pitsidianakis         /*
33737fdb2f5SManos Pitsidianakis          * Loopback software-driven modem control outputs to modem status inputs:
33837fdb2f5SManos Pitsidianakis          *   FR.RI  <= CR.Out2
33937fdb2f5SManos Pitsidianakis          *   FR.DCD <= CR.Out1
34037fdb2f5SManos Pitsidianakis          *   FR.CTS <= CR.RTS
34137fdb2f5SManos Pitsidianakis          *   FR.DSR <= CR.DTR
34237fdb2f5SManos Pitsidianakis          *
34337fdb2f5SManos Pitsidianakis          * The loopback happens immediately even if this call is triggered
34437fdb2f5SManos Pitsidianakis          * by setting only CR.LBE.
34537fdb2f5SManos Pitsidianakis          *
34637fdb2f5SManos Pitsidianakis          * CTS/RTS updates due to enabled hardware flow controls are not
34737fdb2f5SManos Pitsidianakis          * dealt with here.
34837fdb2f5SManos Pitsidianakis          */
34937fdb2f5SManos Pitsidianakis 
35037fdb2f5SManos Pitsidianakis         self.flags.set_ring_indicator(self.control.out_2());
35137fdb2f5SManos Pitsidianakis         self.flags.set_data_carrier_detect(self.control.out_1());
35237fdb2f5SManos Pitsidianakis         self.flags.set_clear_to_send(self.control.request_to_send());
35337fdb2f5SManos Pitsidianakis         self.flags
35437fdb2f5SManos Pitsidianakis             .set_data_set_ready(self.control.data_transmit_ready());
35537fdb2f5SManos Pitsidianakis 
35637fdb2f5SManos Pitsidianakis         // Change interrupts based on updated FR
35737fdb2f5SManos Pitsidianakis         let mut il = self.int_level;
35837fdb2f5SManos Pitsidianakis 
359c44818a5SPaolo Bonzini         il &= !Interrupt::MS.0;
36037fdb2f5SManos Pitsidianakis 
36137fdb2f5SManos Pitsidianakis         if self.flags.data_set_ready() {
362c44818a5SPaolo Bonzini             il |= Interrupt::DSR.0;
36337fdb2f5SManos Pitsidianakis         }
36437fdb2f5SManos Pitsidianakis         if self.flags.data_carrier_detect() {
365c44818a5SPaolo Bonzini             il |= Interrupt::DCD.0;
36637fdb2f5SManos Pitsidianakis         }
36737fdb2f5SManos Pitsidianakis         if self.flags.clear_to_send() {
368c44818a5SPaolo Bonzini             il |= Interrupt::CTS.0;
36937fdb2f5SManos Pitsidianakis         }
37037fdb2f5SManos Pitsidianakis         if self.flags.ring_indicator() {
371c44818a5SPaolo Bonzini             il |= Interrupt::RI.0;
37237fdb2f5SManos Pitsidianakis         }
37337fdb2f5SManos Pitsidianakis         self.int_level = il;
374ab6b6a8aSPaolo Bonzini         true
37537fdb2f5SManos Pitsidianakis     }
37637fdb2f5SManos Pitsidianakis 
377ab6b6a8aSPaolo Bonzini     fn loopback_break(&mut self, enable: bool) -> bool {
378ab6b6a8aSPaolo Bonzini         enable && self.loopback_tx(registers::Data::BREAK.into())
37937fdb2f5SManos Pitsidianakis     }
38037fdb2f5SManos Pitsidianakis 
38137fdb2f5SManos Pitsidianakis     fn set_read_trigger(&mut self) {
38237fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
38337fdb2f5SManos Pitsidianakis     }
38437fdb2f5SManos Pitsidianakis 
38537fdb2f5SManos Pitsidianakis     pub fn reset(&mut self) {
38637fdb2f5SManos Pitsidianakis         self.line_control.reset();
38737fdb2f5SManos Pitsidianakis         self.receive_status_error_clear.reset();
38837fdb2f5SManos Pitsidianakis         self.dmacr = 0;
38937fdb2f5SManos Pitsidianakis         self.int_enabled = 0;
39037fdb2f5SManos Pitsidianakis         self.int_level = 0;
39137fdb2f5SManos Pitsidianakis         self.ilpr = 0;
39237fdb2f5SManos Pitsidianakis         self.ibrd = 0;
39337fdb2f5SManos Pitsidianakis         self.fbrd = 0;
39437fdb2f5SManos Pitsidianakis         self.read_trigger = 1;
39537fdb2f5SManos Pitsidianakis         self.ifl = 0x12;
39637fdb2f5SManos Pitsidianakis         self.control.reset();
397f65314bdSPaolo Bonzini         self.flags.reset();
398f65314bdSPaolo Bonzini         self.reset_rx_fifo();
399f65314bdSPaolo Bonzini         self.reset_tx_fifo();
40037fdb2f5SManos Pitsidianakis     }
40137fdb2f5SManos Pitsidianakis 
402f65314bdSPaolo Bonzini     pub fn reset_rx_fifo(&mut self) {
40337fdb2f5SManos Pitsidianakis         self.read_count = 0;
40437fdb2f5SManos Pitsidianakis         self.read_pos = 0;
40537fdb2f5SManos Pitsidianakis 
406f65314bdSPaolo Bonzini         // Reset FIFO flags
407f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_full(false);
408f65314bdSPaolo Bonzini         self.flags.set_receive_fifo_empty(true);
409f65314bdSPaolo Bonzini     }
410f65314bdSPaolo Bonzini 
411f65314bdSPaolo Bonzini     pub fn reset_tx_fifo(&mut self) {
412f65314bdSPaolo Bonzini         // Reset FIFO flags
413f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_full(false);
414f65314bdSPaolo Bonzini         self.flags.set_transmit_fifo_empty(true);
41537fdb2f5SManos Pitsidianakis     }
41637fdb2f5SManos Pitsidianakis 
41737fdb2f5SManos Pitsidianakis     #[inline]
41837fdb2f5SManos Pitsidianakis     pub fn fifo_enabled(&self) -> bool {
419bf9987c0SPaolo Bonzini         self.line_control.fifos_enabled() == registers::Mode::FIFO
42037fdb2f5SManos Pitsidianakis     }
42137fdb2f5SManos Pitsidianakis 
42237fdb2f5SManos Pitsidianakis     #[inline]
42337fdb2f5SManos Pitsidianakis     pub fn loopback_enabled(&self) -> bool {
42437fdb2f5SManos Pitsidianakis         self.control.enable_loopback()
42537fdb2f5SManos Pitsidianakis     }
42637fdb2f5SManos Pitsidianakis 
42737fdb2f5SManos Pitsidianakis     #[inline]
4286b4f7b07SPaolo Bonzini     pub fn fifo_depth(&self) -> u32 {
42937fdb2f5SManos Pitsidianakis         // Note: FIFO depth is expected to be power-of-2
43037fdb2f5SManos Pitsidianakis         if self.fifo_enabled() {
43137fdb2f5SManos Pitsidianakis             return PL011_FIFO_DEPTH;
43237fdb2f5SManos Pitsidianakis         }
43337fdb2f5SManos Pitsidianakis         1
43437fdb2f5SManos Pitsidianakis     }
43537fdb2f5SManos Pitsidianakis 
436ab6b6a8aSPaolo Bonzini     #[must_use]
437ab6b6a8aSPaolo Bonzini     pub fn put_fifo(&mut self, value: u32) -> bool {
43837fdb2f5SManos Pitsidianakis         let depth = self.fifo_depth();
43937fdb2f5SManos Pitsidianakis         assert!(depth > 0);
44037fdb2f5SManos Pitsidianakis         let slot = (self.read_pos + self.read_count) & (depth - 1);
441e1f93533SPaolo Bonzini         self.read_fifo[slot] = registers::Data::from(value);
44237fdb2f5SManos Pitsidianakis         self.read_count += 1;
44337fdb2f5SManos Pitsidianakis         self.flags.set_receive_fifo_empty(false);
44437fdb2f5SManos Pitsidianakis         if self.read_count == depth {
44537fdb2f5SManos Pitsidianakis             self.flags.set_receive_fifo_full(true);
44637fdb2f5SManos Pitsidianakis         }
44737fdb2f5SManos Pitsidianakis 
44837fdb2f5SManos Pitsidianakis         if self.read_count == self.read_trigger {
449c44818a5SPaolo Bonzini             self.int_level |= Interrupt::RX.0;
450ab6b6a8aSPaolo Bonzini             return true;
45137fdb2f5SManos Pitsidianakis         }
452ab6b6a8aSPaolo Bonzini         false
45337fdb2f5SManos Pitsidianakis     }
45437fdb2f5SManos Pitsidianakis 
45549bfe63fSPaolo Bonzini     pub fn post_load(&mut self) -> Result<(), ()> {
45693243319SManos Pitsidianakis         /* Sanity-check input state */
45793243319SManos Pitsidianakis         if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() {
45893243319SManos Pitsidianakis             return Err(());
45993243319SManos Pitsidianakis         }
46093243319SManos Pitsidianakis 
46193243319SManos Pitsidianakis         if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 {
46293243319SManos Pitsidianakis             // Older versions of PL011 didn't ensure that the single
46393243319SManos Pitsidianakis             // character in the FIFO in FIFO-disabled mode is in
46493243319SManos Pitsidianakis             // element 0 of the array; convert to follow the current
46593243319SManos Pitsidianakis             // code's assumptions.
46693243319SManos Pitsidianakis             self.read_fifo[0] = self.read_fifo[self.read_pos];
46793243319SManos Pitsidianakis             self.read_pos = 0;
46893243319SManos Pitsidianakis         }
46993243319SManos Pitsidianakis 
47093243319SManos Pitsidianakis         self.ibrd &= IBRD_MASK;
47193243319SManos Pitsidianakis         self.fbrd &= FBRD_MASK;
47293243319SManos Pitsidianakis 
47393243319SManos Pitsidianakis         Ok(())
47493243319SManos Pitsidianakis     }
47549bfe63fSPaolo Bonzini }
47649bfe63fSPaolo Bonzini 
47749bfe63fSPaolo Bonzini impl PL011State {
47849bfe63fSPaolo Bonzini     /// Initializes a pre-allocated, unitialized instance of `PL011State`.
47949bfe63fSPaolo Bonzini     ///
48049bfe63fSPaolo Bonzini     /// # Safety
48149bfe63fSPaolo Bonzini     ///
48249bfe63fSPaolo Bonzini     /// `self` must point to a correctly sized and aligned location for the
48349bfe63fSPaolo Bonzini     /// `PL011State` type. It must not be called more than once on the same
48449bfe63fSPaolo Bonzini     /// location/instance. All its fields are expected to hold unitialized
48549bfe63fSPaolo Bonzini     /// values with the sole exception of `parent_obj`.
48649bfe63fSPaolo Bonzini     unsafe fn init(&mut self) {
48749bfe63fSPaolo Bonzini         // SAFETY:
48849bfe63fSPaolo Bonzini         //
48949bfe63fSPaolo Bonzini         // self and self.iomem are guaranteed to be valid at this point since callers
49049bfe63fSPaolo Bonzini         // must make sure the `self` reference is valid.
49149bfe63fSPaolo Bonzini         unsafe {
49249bfe63fSPaolo Bonzini             memory_region_init_io(
49349bfe63fSPaolo Bonzini                 addr_of_mut!(self.iomem),
49449bfe63fSPaolo Bonzini                 addr_of_mut!(*self).cast::<Object>(),
49549bfe63fSPaolo Bonzini                 &PL011_OPS,
49649bfe63fSPaolo Bonzini                 addr_of_mut!(*self).cast::<c_void>(),
49749bfe63fSPaolo Bonzini                 Self::TYPE_NAME.as_ptr(),
49849bfe63fSPaolo Bonzini                 0x1000,
49949bfe63fSPaolo Bonzini             );
50049bfe63fSPaolo Bonzini         }
50149bfe63fSPaolo Bonzini 
50249bfe63fSPaolo Bonzini         self.regs = Default::default();
50349bfe63fSPaolo Bonzini 
50449bfe63fSPaolo Bonzini         // SAFETY:
50549bfe63fSPaolo Bonzini         //
506*201ef001SPaolo Bonzini         // self.clock is not initialized at this point; but since `Owned<_>` is
507*201ef001SPaolo Bonzini         // not Drop, we can overwrite the undefined value without side effects;
508*201ef001SPaolo Bonzini         // it's not sound but, because for all PL011State instances are created
509*201ef001SPaolo Bonzini         // by QOM code which calls this function to initialize the fields, at
510*201ef001SPaolo Bonzini         // leastno code is able to access an invalid self.clock value.
511*201ef001SPaolo Bonzini         self.clock = self.init_clock_in("clk", &Self::clock_update, ClockEvent::ClockUpdate);
51249bfe63fSPaolo Bonzini     }
513*201ef001SPaolo Bonzini 
514*201ef001SPaolo Bonzini     const fn clock_update(&self, _event: ClockEvent) {
515*201ef001SPaolo Bonzini         /* pl011_trace_baudrate_change(s); */
51649bfe63fSPaolo Bonzini     }
51749bfe63fSPaolo Bonzini 
51849bfe63fSPaolo Bonzini     fn post_init(&self) {
51949bfe63fSPaolo Bonzini         self.init_mmio(&self.iomem);
52049bfe63fSPaolo Bonzini         for irq in self.interrupts.iter() {
52149bfe63fSPaolo Bonzini             self.init_irq(irq);
52249bfe63fSPaolo Bonzini         }
52349bfe63fSPaolo Bonzini     }
5246d314cc0SPaolo Bonzini 
525b3a29b3dSPaolo Bonzini     pub fn read(&mut self, offset: hwaddr, _size: u32) -> u64 {
52620bcc96fSPaolo Bonzini         match RegisterOffset::try_from(offset) {
5276d314cc0SPaolo Bonzini             Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => {
5286d314cc0SPaolo Bonzini                 let device_id = self.get_class().device_id;
52920bcc96fSPaolo Bonzini                 u64::from(device_id[(offset - 0xfe0) >> 2])
5306d314cc0SPaolo Bonzini             }
5316d314cc0SPaolo Bonzini             Err(_) => {
5326d314cc0SPaolo Bonzini                 // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset);
533b3a29b3dSPaolo Bonzini                 0
5346d314cc0SPaolo Bonzini             }
53520bcc96fSPaolo Bonzini             Ok(field) => {
53620bcc96fSPaolo Bonzini                 let (update_irq, result) = self.regs.borrow_mut().read(field);
537ab6b6a8aSPaolo Bonzini                 if update_irq {
538ab6b6a8aSPaolo Bonzini                     self.update();
539b3a29b3dSPaolo Bonzini                     unsafe {
540b3a29b3dSPaolo Bonzini                         qemu_chr_fe_accept_input(&mut self.char_backend);
5416d314cc0SPaolo Bonzini                     }
542b3a29b3dSPaolo Bonzini                 }
543b3a29b3dSPaolo Bonzini                 result.into()
5446d314cc0SPaolo Bonzini             }
54520bcc96fSPaolo Bonzini         }
54620bcc96fSPaolo Bonzini     }
5476d314cc0SPaolo Bonzini 
5486d314cc0SPaolo Bonzini     pub fn write(&mut self, offset: hwaddr, value: u64) {
549ab6b6a8aSPaolo Bonzini         let mut update_irq = false;
5506d314cc0SPaolo Bonzini         if let Ok(field) = RegisterOffset::try_from(offset) {
5516d314cc0SPaolo Bonzini             // qemu_chr_fe_write_all() calls into the can_receive
5526d314cc0SPaolo Bonzini             // callback, so handle writes before entering PL011Registers.
5536d314cc0SPaolo Bonzini             if field == RegisterOffset::DR {
5546d314cc0SPaolo Bonzini                 // ??? Check if transmitter is enabled.
5556d314cc0SPaolo Bonzini                 let ch: u8 = value as u8;
5566d314cc0SPaolo Bonzini                 // SAFETY: char_backend is a valid CharBackend instance after it's been
5576d314cc0SPaolo Bonzini                 // initialized in realize().
5586d314cc0SPaolo Bonzini                 // XXX this blocks entire thread. Rewrite to use
5596d314cc0SPaolo Bonzini                 // qemu_chr_fe_write and background I/O callbacks
5606d314cc0SPaolo Bonzini                 unsafe {
5616d314cc0SPaolo Bonzini                     qemu_chr_fe_write_all(&mut self.char_backend, &ch, 1);
5626d314cc0SPaolo Bonzini                 }
5636d314cc0SPaolo Bonzini             }
5646d314cc0SPaolo Bonzini 
565a1ab4eedSPaolo Bonzini             update_irq = self
566a1ab4eedSPaolo Bonzini                 .regs
567a1ab4eedSPaolo Bonzini                 .borrow_mut()
568a1ab4eedSPaolo Bonzini                 .write(field, value as u32, &mut self.char_backend);
5696d314cc0SPaolo Bonzini         } else {
5706d314cc0SPaolo Bonzini             eprintln!("write bad offset {offset} value {value}");
5716d314cc0SPaolo Bonzini         }
572ab6b6a8aSPaolo Bonzini         if update_irq {
573ab6b6a8aSPaolo Bonzini             self.update();
574ab6b6a8aSPaolo Bonzini         }
5756d314cc0SPaolo Bonzini     }
57649bfe63fSPaolo Bonzini 
57749bfe63fSPaolo Bonzini     pub fn can_receive(&self) -> bool {
57849bfe63fSPaolo Bonzini         // trace_pl011_can_receive(s->lcr, s->read_count, r);
579a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
58049bfe63fSPaolo Bonzini         regs.read_count < regs.fifo_depth()
58149bfe63fSPaolo Bonzini     }
58249bfe63fSPaolo Bonzini 
583a1ab4eedSPaolo Bonzini     pub fn receive(&self, ch: u32) {
584a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
58549bfe63fSPaolo Bonzini         let update_irq = !regs.loopback_enabled() && regs.put_fifo(ch);
586a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
587a1ab4eedSPaolo Bonzini         drop(regs);
588a1ab4eedSPaolo Bonzini 
58949bfe63fSPaolo Bonzini         if update_irq {
59049bfe63fSPaolo Bonzini             self.update();
59149bfe63fSPaolo Bonzini         }
59249bfe63fSPaolo Bonzini     }
59349bfe63fSPaolo Bonzini 
594a1ab4eedSPaolo Bonzini     pub fn event(&self, event: QEMUChrEvent) {
59549bfe63fSPaolo Bonzini         let mut update_irq = false;
596a1ab4eedSPaolo Bonzini         let mut regs = self.regs.borrow_mut();
59749bfe63fSPaolo Bonzini         if event == QEMUChrEvent::CHR_EVENT_BREAK && !regs.loopback_enabled() {
59849bfe63fSPaolo Bonzini             update_irq = regs.put_fifo(registers::Data::BREAK.into());
59949bfe63fSPaolo Bonzini         }
600a1ab4eedSPaolo Bonzini         // Release the BqlRefCell before calling self.update()
601a1ab4eedSPaolo Bonzini         drop(regs);
602a1ab4eedSPaolo Bonzini 
60349bfe63fSPaolo Bonzini         if update_irq {
60449bfe63fSPaolo Bonzini             self.update()
60549bfe63fSPaolo Bonzini         }
60649bfe63fSPaolo Bonzini     }
60749bfe63fSPaolo Bonzini 
60849bfe63fSPaolo Bonzini     pub fn realize(&self) {
60949bfe63fSPaolo Bonzini         // SAFETY: self.char_backend has the correct size and alignment for a
61049bfe63fSPaolo Bonzini         // CharBackend object, and its callbacks are of the correct types.
61149bfe63fSPaolo Bonzini         unsafe {
61249bfe63fSPaolo Bonzini             qemu_chr_fe_set_handlers(
61349bfe63fSPaolo Bonzini                 addr_of!(self.char_backend) as *mut CharBackend,
61449bfe63fSPaolo Bonzini                 Some(pl011_can_receive),
61549bfe63fSPaolo Bonzini                 Some(pl011_receive),
61649bfe63fSPaolo Bonzini                 Some(pl011_event),
61749bfe63fSPaolo Bonzini                 None,
61849bfe63fSPaolo Bonzini                 addr_of!(*self).cast::<c_void>() as *mut c_void,
61949bfe63fSPaolo Bonzini                 core::ptr::null_mut(),
62049bfe63fSPaolo Bonzini                 true,
62149bfe63fSPaolo Bonzini             );
62249bfe63fSPaolo Bonzini         }
62349bfe63fSPaolo Bonzini     }
62449bfe63fSPaolo Bonzini 
625af7edb1dSPaolo Bonzini     pub fn reset(&self) {
626a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().reset();
62749bfe63fSPaolo Bonzini     }
62849bfe63fSPaolo Bonzini 
62949bfe63fSPaolo Bonzini     pub fn update(&self) {
630a1ab4eedSPaolo Bonzini         let regs = self.regs.borrow();
63149bfe63fSPaolo Bonzini         let flags = regs.int_level & regs.int_enabled;
63249bfe63fSPaolo Bonzini         for (irq, i) in self.interrupts.iter().zip(IRQMASK) {
63349bfe63fSPaolo Bonzini             irq.set(flags & i != 0);
63449bfe63fSPaolo Bonzini         }
63549bfe63fSPaolo Bonzini     }
63649bfe63fSPaolo Bonzini 
637a1ab4eedSPaolo Bonzini     pub fn post_load(&self, _version_id: u32) -> Result<(), ()> {
638a1ab4eedSPaolo Bonzini         self.regs.borrow_mut().post_load()
63949bfe63fSPaolo Bonzini     }
64037fdb2f5SManos Pitsidianakis }
64137fdb2f5SManos Pitsidianakis 
64237fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ?
643d1f27ae9SPaolo Bonzini const IRQMASK: [u32; 6] = [
64437fdb2f5SManos Pitsidianakis     /* combined IRQ */
645c44818a5SPaolo Bonzini     Interrupt::E.0 | Interrupt::MS.0 | Interrupt::RT.0 | Interrupt::TX.0 | Interrupt::RX.0,
646c44818a5SPaolo Bonzini     Interrupt::RX.0,
647c44818a5SPaolo Bonzini     Interrupt::TX.0,
648c44818a5SPaolo Bonzini     Interrupt::RT.0,
649c44818a5SPaolo Bonzini     Interrupt::MS.0,
650c44818a5SPaolo Bonzini     Interrupt::E.0,
65137fdb2f5SManos Pitsidianakis ];
65237fdb2f5SManos Pitsidianakis 
65337fdb2f5SManos Pitsidianakis /// # Safety
65437fdb2f5SManos Pitsidianakis ///
65537fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
65637fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
65737fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
65837fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_can_receive(opaque: *mut c_void) -> c_int {
6597d052039SPaolo Bonzini     let state = NonNull::new(opaque).unwrap().cast::<PL011State>();
6607d052039SPaolo Bonzini     unsafe { state.as_ref().can_receive().into() }
66137fdb2f5SManos Pitsidianakis }
66237fdb2f5SManos Pitsidianakis 
66337fdb2f5SManos Pitsidianakis /// # Safety
66437fdb2f5SManos Pitsidianakis ///
66537fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
66637fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
66737fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
66837fdb2f5SManos Pitsidianakis ///
66937fdb2f5SManos Pitsidianakis /// The buffer and size arguments must also be valid.
6709f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_receive(opaque: *mut c_void, buf: *const u8, size: c_int) {
671a1ab4eedSPaolo Bonzini     let state = NonNull::new(opaque).unwrap().cast::<PL011State>();
67237fdb2f5SManos Pitsidianakis     unsafe {
67337fdb2f5SManos Pitsidianakis         if size > 0 {
67437fdb2f5SManos Pitsidianakis             debug_assert!(!buf.is_null());
675a1ab4eedSPaolo Bonzini             state.as_ref().receive(u32::from(buf.read_volatile()));
67637fdb2f5SManos Pitsidianakis         }
67737fdb2f5SManos Pitsidianakis     }
67837fdb2f5SManos Pitsidianakis }
67937fdb2f5SManos Pitsidianakis 
68037fdb2f5SManos Pitsidianakis /// # Safety
68137fdb2f5SManos Pitsidianakis ///
68237fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer, that has
68337fdb2f5SManos Pitsidianakis /// the same size as [`PL011State`]. We also expect the device is
68437fdb2f5SManos Pitsidianakis /// readable/writeable from one thread at any time.
6859f7d4520SPaolo Bonzini pub unsafe extern "C" fn pl011_event(opaque: *mut c_void, event: QEMUChrEvent) {
686a1ab4eedSPaolo Bonzini     let state = NonNull::new(opaque).unwrap().cast::<PL011State>();
687a1ab4eedSPaolo Bonzini     unsafe { state.as_ref().event(event) }
68837fdb2f5SManos Pitsidianakis }
68937fdb2f5SManos Pitsidianakis 
69037fdb2f5SManos Pitsidianakis /// # Safety
69137fdb2f5SManos Pitsidianakis ///
69237fdb2f5SManos Pitsidianakis /// We expect the FFI user of this function to pass a valid pointer for `chr`.
69337fdb2f5SManos Pitsidianakis #[no_mangle]
69437fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create(
69537fdb2f5SManos Pitsidianakis     addr: u64,
69637fdb2f5SManos Pitsidianakis     irq: qemu_irq,
69737fdb2f5SManos Pitsidianakis     chr: *mut Chardev,
69837fdb2f5SManos Pitsidianakis ) -> *mut DeviceState {
699ec3eba98SPaolo Bonzini     let pl011 = PL011State::new();
70037fdb2f5SManos Pitsidianakis     unsafe {
701ec3eba98SPaolo Bonzini         let dev = pl011.as_mut_ptr::<DeviceState>();
702718e255fSPaolo Bonzini         qdev_prop_set_chr(dev, c_str!("chardev").as_ptr(), chr);
703ec3eba98SPaolo Bonzini 
704ec3eba98SPaolo Bonzini         let sysbus = pl011.as_mut_ptr::<SysBusDevice>();
705ec3eba98SPaolo Bonzini         sysbus_realize(sysbus, addr_of_mut!(error_fatal));
70637fdb2f5SManos Pitsidianakis         sysbus_mmio_map(sysbus, 0, addr);
70737fdb2f5SManos Pitsidianakis         sysbus_connect_irq(sysbus, 0, irq);
708ec3eba98SPaolo Bonzini 
709ec3eba98SPaolo Bonzini         // return the pointer, which is kept alive by the QOM tree; drop owned ref
710ec3eba98SPaolo Bonzini         pl011.as_mut_ptr()
71137fdb2f5SManos Pitsidianakis     }
71237fdb2f5SManos Pitsidianakis }
71337fdb2f5SManos Pitsidianakis 
7142e06e72dSManos Pitsidianakis #[repr(C)]
715a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)]
7162e06e72dSManos Pitsidianakis /// PL011 Luminary device model.
7172e06e72dSManos Pitsidianakis pub struct PL011Luminary {
718ca0d60a6SPaolo Bonzini     parent_obj: ParentField<PL011State>,
7192e06e72dSManos Pitsidianakis }
7202e06e72dSManos Pitsidianakis 
721d9434f29SPaolo Bonzini impl ClassInitImpl<PL011Class> for PL011Luminary {
722d9434f29SPaolo Bonzini     fn class_init(klass: &mut PL011Class) {
723d9434f29SPaolo Bonzini         klass.device_id = DeviceId::LUMINARY;
724d9434f29SPaolo Bonzini         <Self as ClassInitImpl<SysBusDeviceClass>>::class_init(&mut klass.parent_class);
7252e06e72dSManos Pitsidianakis     }
7262e06e72dSManos Pitsidianakis }
7272e06e72dSManos Pitsidianakis 
728f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object);
729f50cd85cSPaolo Bonzini 
7307bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary {
7316dd818fbSPaolo Bonzini     type Class = <PL011State as ObjectType>::Class;
7322e06e72dSManos Pitsidianakis     const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY;
7337bd8e3efSPaolo Bonzini }
7347bd8e3efSPaolo Bonzini 
7357bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary {
736166e8a1fSPaolo Bonzini     type ParentType = PL011State;
7372e06e72dSManos Pitsidianakis }
7388c80c472SPaolo Bonzini 
7398c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {}
740