137fdb2f5SManos Pitsidianakis // Copyright 2024, Linaro Limited 237fdb2f5SManos Pitsidianakis // Author(s): Manos Pitsidianakis <manos.pitsidianakis@linaro.org> 337fdb2f5SManos Pitsidianakis // SPDX-License-Identifier: GPL-2.0-or-later 437fdb2f5SManos Pitsidianakis 5cc3d262aSPeter Maydell use std::{ffi::CStr, mem::size_of, ptr::addr_of_mut}; 637fdb2f5SManos Pitsidianakis 737fdb2f5SManos Pitsidianakis use qemu_api::{ 89b642097SPaolo Bonzini chardev::{CharBackend, Chardev, Event}, 97630ca2aSPaolo Bonzini impl_vmstate_forward, 107630ca2aSPaolo Bonzini irq::{IRQState, InterruptSource}, 11590faa03SPaolo Bonzini memory::{hwaddr, MemoryRegion, MemoryRegionOps, MemoryRegionOpsBuilder}, 127bd8e3efSPaolo Bonzini prelude::*, 135472a38cSPaolo Bonzini qdev::{Clock, ClockEvent, DeviceImpl, DeviceState, Property, ResetType, ResettablePhasesImpl}, 14d556226dSPaolo Bonzini qom::{ObjectImpl, Owned, ParentField}, 15cc3d262aSPeter Maydell static_assert, 16d556226dSPaolo Bonzini sysbus::{SysBusDevice, SysBusDeviceImpl}, 1706a1cfb5SZhao Liu vmstate::VMStateDescription, 1837fdb2f5SManos Pitsidianakis }; 1937fdb2f5SManos Pitsidianakis 2037fdb2f5SManos Pitsidianakis use crate::{ 218c80c472SPaolo Bonzini device_class, 22959fd759SPaolo Bonzini registers::{self, Interrupt, RegisterOffset}, 2337fdb2f5SManos Pitsidianakis }; 2437fdb2f5SManos Pitsidianakis 25959fd759SPaolo Bonzini // TODO: You must disable the UART before any of the control registers are 26959fd759SPaolo Bonzini // reprogrammed. When the UART is disabled in the middle of transmission or 27959fd759SPaolo Bonzini // reception, it completes the current character before stopping 28959fd759SPaolo Bonzini 2993243319SManos Pitsidianakis /// Integer Baud Rate Divider, `UARTIBRD` 30230b710bSManos Pitsidianakis const IBRD_MASK: u32 = 0xffff; 3193243319SManos Pitsidianakis 3293243319SManos Pitsidianakis /// Fractional Baud Rate Divider, `UARTFBRD` 33230b710bSManos Pitsidianakis const FBRD_MASK: u32 = 0x3f; 3493243319SManos Pitsidianakis 3537fdb2f5SManos Pitsidianakis /// QEMU sourced constant. 366b4f7b07SPaolo Bonzini pub const PL011_FIFO_DEPTH: u32 = 16; 3737fdb2f5SManos Pitsidianakis 38d9434f29SPaolo Bonzini #[derive(Clone, Copy)] 39d9434f29SPaolo Bonzini struct DeviceId(&'static [u8; 8]); 402e06e72dSManos Pitsidianakis 412e06e72dSManos Pitsidianakis impl std::ops::Index<hwaddr> for DeviceId { 42d9434f29SPaolo Bonzini type Output = u8; 432e06e72dSManos Pitsidianakis index(&self, idx: hwaddr) -> &Self::Output442e06e72dSManos Pitsidianakis fn index(&self, idx: hwaddr) -> &Self::Output { 45d9434f29SPaolo Bonzini &self.0[idx as usize] 462e06e72dSManos Pitsidianakis } 472e06e72dSManos Pitsidianakis } 482e06e72dSManos Pitsidianakis 496b4f7b07SPaolo Bonzini // FIFOs use 32-bit indices instead of usize, for compatibility with 506b4f7b07SPaolo Bonzini // the migration stream produced by the C version of this device. 516b4f7b07SPaolo Bonzini #[repr(transparent)] 526b4f7b07SPaolo Bonzini #[derive(Debug, Default)] 536b4f7b07SPaolo Bonzini pub struct Fifo([registers::Data; PL011_FIFO_DEPTH as usize]); 54b800a313SPaolo Bonzini impl_vmstate_forward!(Fifo); 556b4f7b07SPaolo Bonzini 566b4f7b07SPaolo Bonzini impl Fifo { len(&self) -> u32576b4f7b07SPaolo Bonzini const fn len(&self) -> u32 { 586b4f7b07SPaolo Bonzini self.0.len() as u32 596b4f7b07SPaolo Bonzini } 606b4f7b07SPaolo Bonzini } 616b4f7b07SPaolo Bonzini 626b4f7b07SPaolo Bonzini impl std::ops::IndexMut<u32> for Fifo { index_mut(&mut self, idx: u32) -> &mut Self::Output636b4f7b07SPaolo Bonzini fn index_mut(&mut self, idx: u32) -> &mut Self::Output { 646b4f7b07SPaolo Bonzini &mut self.0[idx as usize] 656b4f7b07SPaolo Bonzini } 666b4f7b07SPaolo Bonzini } 676b4f7b07SPaolo Bonzini 686b4f7b07SPaolo Bonzini impl std::ops::Index<u32> for Fifo { 696b4f7b07SPaolo Bonzini type Output = registers::Data; 706b4f7b07SPaolo Bonzini index(&self, idx: u32) -> &Self::Output716b4f7b07SPaolo Bonzini fn index(&self, idx: u32) -> &Self::Output { 726b4f7b07SPaolo Bonzini &self.0[idx as usize] 736b4f7b07SPaolo Bonzini } 746b4f7b07SPaolo Bonzini } 756b4f7b07SPaolo Bonzini 7637fdb2f5SManos Pitsidianakis #[repr(C)] 77b134a09fSPaolo Bonzini #[derive(Debug, Default)] 7849bfe63fSPaolo Bonzini pub struct PL011Registers { 7937fdb2f5SManos Pitsidianakis #[doc(alias = "fr")] 8037fdb2f5SManos Pitsidianakis pub flags: registers::Flags, 8137fdb2f5SManos Pitsidianakis #[doc(alias = "lcr")] 8237fdb2f5SManos Pitsidianakis pub line_control: registers::LineControl, 8337fdb2f5SManos Pitsidianakis #[doc(alias = "rsr")] 8437fdb2f5SManos Pitsidianakis pub receive_status_error_clear: registers::ReceiveStatusErrorClear, 8537fdb2f5SManos Pitsidianakis #[doc(alias = "cr")] 8637fdb2f5SManos Pitsidianakis pub control: registers::Control, 8737fdb2f5SManos Pitsidianakis pub dmacr: u32, 88*9c8ff2a1SPaolo Bonzini pub int_enabled: Interrupt, 89*9c8ff2a1SPaolo Bonzini pub int_level: Interrupt, 906b4f7b07SPaolo Bonzini pub read_fifo: Fifo, 9137fdb2f5SManos Pitsidianakis pub ilpr: u32, 9237fdb2f5SManos Pitsidianakis pub ibrd: u32, 9337fdb2f5SManos Pitsidianakis pub fbrd: u32, 9437fdb2f5SManos Pitsidianakis pub ifl: u32, 956b4f7b07SPaolo Bonzini pub read_pos: u32, 966b4f7b07SPaolo Bonzini pub read_count: u32, 976b4f7b07SPaolo Bonzini pub read_trigger: u32, 9849bfe63fSPaolo Bonzini } 9949bfe63fSPaolo Bonzini 10049bfe63fSPaolo Bonzini #[repr(C)] 101b134a09fSPaolo Bonzini #[derive(qemu_api_macros::Object)] 10249bfe63fSPaolo Bonzini /// PL011 Device Model in QEMU 10349bfe63fSPaolo Bonzini pub struct PL011State { 10449bfe63fSPaolo Bonzini pub parent_obj: ParentField<SysBusDevice>, 10549bfe63fSPaolo Bonzini pub iomem: MemoryRegion, 10637fdb2f5SManos Pitsidianakis #[doc(alias = "chr")] 10737fdb2f5SManos Pitsidianakis pub char_backend: CharBackend, 108a1ab4eedSPaolo Bonzini pub regs: BqlRefCell<PL011Registers>, 10937fdb2f5SManos Pitsidianakis /// QEMU interrupts 11037fdb2f5SManos Pitsidianakis /// 11137fdb2f5SManos Pitsidianakis /// ```text 11237fdb2f5SManos Pitsidianakis /// * sysbus MMIO region 0: device registers 11337fdb2f5SManos Pitsidianakis /// * sysbus IRQ 0: `UARTINTR` (combined interrupt line) 11437fdb2f5SManos Pitsidianakis /// * sysbus IRQ 1: `UARTRXINTR` (receive FIFO interrupt line) 11537fdb2f5SManos Pitsidianakis /// * sysbus IRQ 2: `UARTTXINTR` (transmit FIFO interrupt line) 11637fdb2f5SManos Pitsidianakis /// * sysbus IRQ 3: `UARTRTINTR` (receive timeout interrupt line) 11737fdb2f5SManos Pitsidianakis /// * sysbus IRQ 4: `UARTMSINTR` (momem status interrupt line) 11837fdb2f5SManos Pitsidianakis /// * sysbus IRQ 5: `UARTEINTR` (error interrupt line) 11937fdb2f5SManos Pitsidianakis /// ``` 12037fdb2f5SManos Pitsidianakis #[doc(alias = "irq")] 1214ed4da16SPaolo Bonzini pub interrupts: [InterruptSource; IRQMASK.len()], 12237fdb2f5SManos Pitsidianakis #[doc(alias = "clk")] 123201ef001SPaolo Bonzini pub clock: Owned<Clock>, 12437fdb2f5SManos Pitsidianakis #[doc(alias = "migrate_clk")] 12537fdb2f5SManos Pitsidianakis pub migrate_clock: bool, 12637fdb2f5SManos Pitsidianakis } 12737fdb2f5SManos Pitsidianakis 128cc3d262aSPeter Maydell // Some C users of this device embed its state struct into their own 129cc3d262aSPeter Maydell // structs, so the size of the Rust version must not be any larger 130cc3d262aSPeter Maydell // than the size of the C one. If this assert triggers you need to 131cc3d262aSPeter Maydell // expand the padding_for_rust[] array in the C PL011State struct. 132cc3d262aSPeter Maydell static_assert!(size_of::<PL011State>() <= size_of::<qemu_api::bindings::PL011State>()); 133cc3d262aSPeter Maydell 134f50cd85cSPaolo Bonzini qom_isa!(PL011State : SysBusDevice, DeviceState, Object); 135f50cd85cSPaolo Bonzini 1365faaac0aSPaolo Bonzini #[repr(C)] 137d9434f29SPaolo Bonzini pub struct PL011Class { 138d9434f29SPaolo Bonzini parent_class: <SysBusDevice as ObjectType>::Class, 139d9434f29SPaolo Bonzini /// The byte string that identifies the device. 140d9434f29SPaolo Bonzini device_id: DeviceId, 141d9434f29SPaolo Bonzini } 142d9434f29SPaolo Bonzini 143567c0c41SPaolo Bonzini trait PL011Impl: SysBusDeviceImpl + IsA<PL011State> { 144567c0c41SPaolo Bonzini const DEVICE_ID: DeviceId; 145567c0c41SPaolo Bonzini } 146567c0c41SPaolo Bonzini 147567c0c41SPaolo Bonzini impl PL011Class { class_init<T: PL011Impl>(&mut self)148567c0c41SPaolo Bonzini fn class_init<T: PL011Impl>(&mut self) { 149567c0c41SPaolo Bonzini self.device_id = T::DEVICE_ID; 150d556226dSPaolo Bonzini self.parent_class.class_init::<T>(); 151567c0c41SPaolo Bonzini } 152567c0c41SPaolo Bonzini } 153567c0c41SPaolo Bonzini 1547bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011State { 155d9434f29SPaolo Bonzini type Class = PL011Class; 15637fdb2f5SManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011; 1577bd8e3efSPaolo Bonzini } 1587bd8e3efSPaolo Bonzini 159567c0c41SPaolo Bonzini impl PL011Impl for PL011State { 160567c0c41SPaolo Bonzini const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x10, 0x14, 0x00, 0x0d, 0xf0, 0x05, 0xb1]); 161d9434f29SPaolo Bonzini } 162d9434f29SPaolo Bonzini 1637bd8e3efSPaolo Bonzini impl ObjectImpl for PL011State { 164166e8a1fSPaolo Bonzini type ParentType = SysBusDevice; 165166e8a1fSPaolo Bonzini 1661f9d52c9SPaolo Bonzini const INSTANCE_INIT: Option<unsafe fn(&mut Self)> = Some(Self::init); 16722a18f0aSPaolo Bonzini const INSTANCE_POST_INIT: Option<fn(&Self)> = Some(Self::post_init); 168567c0c41SPaolo Bonzini const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>; 16937fdb2f5SManos Pitsidianakis } 17037fdb2f5SManos Pitsidianakis 1718c80c472SPaolo Bonzini impl DeviceImpl for PL011State { properties() -> &'static [Property]1728c80c472SPaolo Bonzini fn properties() -> &'static [Property] { 1738c80c472SPaolo Bonzini &device_class::PL011_PROPERTIES 17437fdb2f5SManos Pitsidianakis } vmsd() -> Option<&'static VMStateDescription>1758c80c472SPaolo Bonzini fn vmsd() -> Option<&'static VMStateDescription> { 1768c80c472SPaolo Bonzini Some(&device_class::VMSTATE_PL011) 1778c80c472SPaolo Bonzini } 1780f9eb0ffSZhao Liu const REALIZE: Option<fn(&Self)> = Some(Self::realize); 1795472a38cSPaolo Bonzini } 1805472a38cSPaolo Bonzini 1815472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011State { 1825472a38cSPaolo Bonzini const HOLD: Option<fn(&Self, ResetType)> = Some(Self::reset_hold); 1838c80c472SPaolo Bonzini } 1848c80c472SPaolo Bonzini 1853212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011State {} 1863212da00SPaolo Bonzini 18749bfe63fSPaolo Bonzini impl PL011Registers { read(&mut self, offset: RegisterOffset) -> (bool, u32)18820bcc96fSPaolo Bonzini pub(self) fn read(&mut self, offset: RegisterOffset) -> (bool, u32) { 18937fdb2f5SManos Pitsidianakis use RegisterOffset::*; 19037fdb2f5SManos Pitsidianakis 19120bcc96fSPaolo Bonzini let mut update = false; 19220bcc96fSPaolo Bonzini let result = match offset { 193efc56032SRakesh Jeyasingh DR => self.read_data_register(&mut update), 1946d314cc0SPaolo Bonzini RSR => u32::from(self.receive_status_error_clear), 1956d314cc0SPaolo Bonzini FR => u32::from(self.flags), 1966d314cc0SPaolo Bonzini FBRD => self.fbrd, 1976d314cc0SPaolo Bonzini ILPR => self.ilpr, 1986d314cc0SPaolo Bonzini IBRD => self.ibrd, 1996d314cc0SPaolo Bonzini LCR_H => u32::from(self.line_control), 2006d314cc0SPaolo Bonzini CR => u32::from(self.control), 2016d314cc0SPaolo Bonzini FLS => self.ifl, 202*9c8ff2a1SPaolo Bonzini IMSC => u32::from(self.int_enabled), 203*9c8ff2a1SPaolo Bonzini RIS => u32::from(self.int_level), 204*9c8ff2a1SPaolo Bonzini MIS => u32::from(self.int_level & self.int_enabled), 2056d314cc0SPaolo Bonzini ICR => { 20637fdb2f5SManos Pitsidianakis // "The UARTICR Register is the interrupt clear register and is write-only" 20737fdb2f5SManos Pitsidianakis // Source: ARM DDI 0183G 3.3.13 Interrupt Clear Register, UARTICR 20837fdb2f5SManos Pitsidianakis 0 20937fdb2f5SManos Pitsidianakis } 2106d314cc0SPaolo Bonzini DMACR => self.dmacr, 21120bcc96fSPaolo Bonzini }; 21220bcc96fSPaolo Bonzini (update, result) 21337fdb2f5SManos Pitsidianakis } 21437fdb2f5SManos Pitsidianakis write( &mut self, offset: RegisterOffset, value: u32, char_backend: &CharBackend, ) -> bool21549bfe63fSPaolo Bonzini pub(self) fn write( 21649bfe63fSPaolo Bonzini &mut self, 21749bfe63fSPaolo Bonzini offset: RegisterOffset, 21849bfe63fSPaolo Bonzini value: u32, 2199b642097SPaolo Bonzini char_backend: &CharBackend, 22049bfe63fSPaolo Bonzini ) -> bool { 22137fdb2f5SManos Pitsidianakis // eprintln!("write offset {offset} value {value}"); 22237fdb2f5SManos Pitsidianakis use RegisterOffset::*; 2236d314cc0SPaolo Bonzini match offset { 2246d8c6deeSRakesh Jeyasingh DR => return self.write_data_register(value), 2256d314cc0SPaolo Bonzini RSR => { 2266d314cc0SPaolo Bonzini self.receive_status_error_clear = 0.into(); 22737fdb2f5SManos Pitsidianakis } 2286d314cc0SPaolo Bonzini FR => { 22937fdb2f5SManos Pitsidianakis // flag writes are ignored 23037fdb2f5SManos Pitsidianakis } 2316d314cc0SPaolo Bonzini ILPR => { 23237fdb2f5SManos Pitsidianakis self.ilpr = value; 23337fdb2f5SManos Pitsidianakis } 2346d314cc0SPaolo Bonzini IBRD => { 23537fdb2f5SManos Pitsidianakis self.ibrd = value; 23637fdb2f5SManos Pitsidianakis } 2376d314cc0SPaolo Bonzini FBRD => { 23837fdb2f5SManos Pitsidianakis self.fbrd = value; 23937fdb2f5SManos Pitsidianakis } 2406d314cc0SPaolo Bonzini LCR_H => { 24137fdb2f5SManos Pitsidianakis let new_val: registers::LineControl = value.into(); 24237fdb2f5SManos Pitsidianakis // Reset the FIFO state on FIFO enable or disable 243bf9987c0SPaolo Bonzini if self.line_control.fifos_enabled() != new_val.fifos_enabled() { 244f65314bdSPaolo Bonzini self.reset_rx_fifo(); 245f65314bdSPaolo Bonzini self.reset_tx_fifo(); 24637fdb2f5SManos Pitsidianakis } 247ab6b6a8aSPaolo Bonzini let update = (self.line_control.send_break() != new_val.send_break()) && { 2489b642097SPaolo Bonzini let break_enable = new_val.send_break(); 2499b642097SPaolo Bonzini let _ = char_backend.send_break(break_enable); 2509b642097SPaolo Bonzini self.loopback_break(break_enable) 251ab6b6a8aSPaolo Bonzini }; 25237fdb2f5SManos Pitsidianakis self.line_control = new_val; 25337fdb2f5SManos Pitsidianakis self.set_read_trigger(); 254ab6b6a8aSPaolo Bonzini return update; 25537fdb2f5SManos Pitsidianakis } 2566d314cc0SPaolo Bonzini CR => { 25737fdb2f5SManos Pitsidianakis // ??? Need to implement the enable bit. 25837fdb2f5SManos Pitsidianakis self.control = value.into(); 259ab6b6a8aSPaolo Bonzini return self.loopback_mdmctrl(); 26037fdb2f5SManos Pitsidianakis } 2616d314cc0SPaolo Bonzini FLS => { 26237fdb2f5SManos Pitsidianakis self.ifl = value; 26337fdb2f5SManos Pitsidianakis self.set_read_trigger(); 26437fdb2f5SManos Pitsidianakis } 2656d314cc0SPaolo Bonzini IMSC => { 266*9c8ff2a1SPaolo Bonzini self.int_enabled = Interrupt::from(value); 267ab6b6a8aSPaolo Bonzini return true; 26837fdb2f5SManos Pitsidianakis } 2696d314cc0SPaolo Bonzini RIS => {} 2706d314cc0SPaolo Bonzini MIS => {} 2716d314cc0SPaolo Bonzini ICR => { 272*9c8ff2a1SPaolo Bonzini self.int_level &= !Interrupt::from(value); 273ab6b6a8aSPaolo Bonzini return true; 27437fdb2f5SManos Pitsidianakis } 2756d314cc0SPaolo Bonzini DMACR => { 27637fdb2f5SManos Pitsidianakis self.dmacr = value; 27737fdb2f5SManos Pitsidianakis if value & 3 > 0 { 27837fdb2f5SManos Pitsidianakis // qemu_log_mask(LOG_UNIMP, "pl011: DMA not implemented\n"); 27937fdb2f5SManos Pitsidianakis eprintln!("pl011: DMA not implemented"); 28037fdb2f5SManos Pitsidianakis } 28137fdb2f5SManos Pitsidianakis } 28237fdb2f5SManos Pitsidianakis } 283ab6b6a8aSPaolo Bonzini false 28437fdb2f5SManos Pitsidianakis } 28537fdb2f5SManos Pitsidianakis read_data_register(&mut self, update: &mut bool) -> u32286efc56032SRakesh Jeyasingh fn read_data_register(&mut self, update: &mut bool) -> u32 { 287efc56032SRakesh Jeyasingh self.flags.set_receive_fifo_full(false); 288efc56032SRakesh Jeyasingh let c = self.read_fifo[self.read_pos]; 289efc56032SRakesh Jeyasingh 290efc56032SRakesh Jeyasingh if self.read_count > 0 { 291efc56032SRakesh Jeyasingh self.read_count -= 1; 292efc56032SRakesh Jeyasingh self.read_pos = (self.read_pos + 1) & (self.fifo_depth() - 1); 293efc56032SRakesh Jeyasingh } 294efc56032SRakesh Jeyasingh if self.read_count == 0 { 295efc56032SRakesh Jeyasingh self.flags.set_receive_fifo_empty(true); 296efc56032SRakesh Jeyasingh } 297efc56032SRakesh Jeyasingh if self.read_count + 1 == self.read_trigger { 298*9c8ff2a1SPaolo Bonzini self.int_level &= !Interrupt::RX; 299efc56032SRakesh Jeyasingh } 300efc56032SRakesh Jeyasingh self.receive_status_error_clear.set_from_data(c); 301efc56032SRakesh Jeyasingh *update = true; 302efc56032SRakesh Jeyasingh u32::from(c) 303efc56032SRakesh Jeyasingh } 304efc56032SRakesh Jeyasingh write_data_register(&mut self, value: u32) -> bool3056d8c6deeSRakesh Jeyasingh fn write_data_register(&mut self, value: u32) -> bool { 3066d8c6deeSRakesh Jeyasingh // interrupts always checked 3076d8c6deeSRakesh Jeyasingh let _ = self.loopback_tx(value.into()); 308*9c8ff2a1SPaolo Bonzini self.int_level |= Interrupt::TX; 3096d8c6deeSRakesh Jeyasingh true 3106d8c6deeSRakesh Jeyasingh } 3116d8c6deeSRakesh Jeyasingh 31237fdb2f5SManos Pitsidianakis #[inline] 313ab6b6a8aSPaolo Bonzini #[must_use] loopback_tx(&mut self, value: registers::Data) -> bool314aa50bc4fSPaolo Bonzini fn loopback_tx(&mut self, value: registers::Data) -> bool { 31537fdb2f5SManos Pitsidianakis // Caveat: 31637fdb2f5SManos Pitsidianakis // 31737fdb2f5SManos Pitsidianakis // In real hardware, TX loopback happens at the serial-bit level 31837fdb2f5SManos Pitsidianakis // and then reassembled by the RX logics back into bytes and placed 31937fdb2f5SManos Pitsidianakis // into the RX fifo. That is, loopback happens after TX fifo. 32037fdb2f5SManos Pitsidianakis // 32137fdb2f5SManos Pitsidianakis // Because the real hardware TX fifo is time-drained at the frame 32237fdb2f5SManos Pitsidianakis // rate governed by the configured serial format, some loopback 32337fdb2f5SManos Pitsidianakis // bytes in TX fifo may still be able to get into the RX fifo 32437fdb2f5SManos Pitsidianakis // that could be full at times while being drained at software 32537fdb2f5SManos Pitsidianakis // pace. 32637fdb2f5SManos Pitsidianakis // 32737fdb2f5SManos Pitsidianakis // In such scenario, the RX draining pace is the major factor 32837fdb2f5SManos Pitsidianakis // deciding which loopback bytes get into the RX fifo, unless 32937fdb2f5SManos Pitsidianakis // hardware flow-control is enabled. 33037fdb2f5SManos Pitsidianakis // 33137fdb2f5SManos Pitsidianakis // For simplicity, the above described is not emulated. 332cc1f4b34SPaolo Bonzini self.loopback_enabled() && self.fifo_rx_put(value) 33337fdb2f5SManos Pitsidianakis } 33437fdb2f5SManos Pitsidianakis 335ab6b6a8aSPaolo Bonzini #[must_use] loopback_mdmctrl(&mut self) -> bool336ab6b6a8aSPaolo Bonzini fn loopback_mdmctrl(&mut self) -> bool { 33737fdb2f5SManos Pitsidianakis if !self.loopback_enabled() { 338ab6b6a8aSPaolo Bonzini return false; 33937fdb2f5SManos Pitsidianakis } 34037fdb2f5SManos Pitsidianakis 34137fdb2f5SManos Pitsidianakis /* 34237fdb2f5SManos Pitsidianakis * Loopback software-driven modem control outputs to modem status inputs: 34337fdb2f5SManos Pitsidianakis * FR.RI <= CR.Out2 34437fdb2f5SManos Pitsidianakis * FR.DCD <= CR.Out1 34537fdb2f5SManos Pitsidianakis * FR.CTS <= CR.RTS 34637fdb2f5SManos Pitsidianakis * FR.DSR <= CR.DTR 34737fdb2f5SManos Pitsidianakis * 34837fdb2f5SManos Pitsidianakis * The loopback happens immediately even if this call is triggered 34937fdb2f5SManos Pitsidianakis * by setting only CR.LBE. 35037fdb2f5SManos Pitsidianakis * 35137fdb2f5SManos Pitsidianakis * CTS/RTS updates due to enabled hardware flow controls are not 35237fdb2f5SManos Pitsidianakis * dealt with here. 35337fdb2f5SManos Pitsidianakis */ 35437fdb2f5SManos Pitsidianakis 35537fdb2f5SManos Pitsidianakis self.flags.set_ring_indicator(self.control.out_2()); 35637fdb2f5SManos Pitsidianakis self.flags.set_data_carrier_detect(self.control.out_1()); 35737fdb2f5SManos Pitsidianakis self.flags.set_clear_to_send(self.control.request_to_send()); 35837fdb2f5SManos Pitsidianakis self.flags 35937fdb2f5SManos Pitsidianakis .set_data_set_ready(self.control.data_transmit_ready()); 36037fdb2f5SManos Pitsidianakis 36137fdb2f5SManos Pitsidianakis // Change interrupts based on updated FR 36237fdb2f5SManos Pitsidianakis let mut il = self.int_level; 36337fdb2f5SManos Pitsidianakis 364*9c8ff2a1SPaolo Bonzini il &= !Interrupt::MS; 36537fdb2f5SManos Pitsidianakis 36637fdb2f5SManos Pitsidianakis if self.flags.data_set_ready() { 367*9c8ff2a1SPaolo Bonzini il |= Interrupt::DSR; 36837fdb2f5SManos Pitsidianakis } 36937fdb2f5SManos Pitsidianakis if self.flags.data_carrier_detect() { 370*9c8ff2a1SPaolo Bonzini il |= Interrupt::DCD; 37137fdb2f5SManos Pitsidianakis } 37237fdb2f5SManos Pitsidianakis if self.flags.clear_to_send() { 373*9c8ff2a1SPaolo Bonzini il |= Interrupt::CTS; 37437fdb2f5SManos Pitsidianakis } 37537fdb2f5SManos Pitsidianakis if self.flags.ring_indicator() { 376*9c8ff2a1SPaolo Bonzini il |= Interrupt::RI; 37737fdb2f5SManos Pitsidianakis } 37837fdb2f5SManos Pitsidianakis self.int_level = il; 379ab6b6a8aSPaolo Bonzini true 38037fdb2f5SManos Pitsidianakis } 38137fdb2f5SManos Pitsidianakis loopback_break(&mut self, enable: bool) -> bool382ab6b6a8aSPaolo Bonzini fn loopback_break(&mut self, enable: bool) -> bool { 383aa50bc4fSPaolo Bonzini enable && self.loopback_tx(registers::Data::BREAK) 38437fdb2f5SManos Pitsidianakis } 38537fdb2f5SManos Pitsidianakis set_read_trigger(&mut self)38637fdb2f5SManos Pitsidianakis fn set_read_trigger(&mut self) { 38737fdb2f5SManos Pitsidianakis self.read_trigger = 1; 38837fdb2f5SManos Pitsidianakis } 38937fdb2f5SManos Pitsidianakis reset(&mut self)39037fdb2f5SManos Pitsidianakis pub fn reset(&mut self) { 39137fdb2f5SManos Pitsidianakis self.line_control.reset(); 39237fdb2f5SManos Pitsidianakis self.receive_status_error_clear.reset(); 39337fdb2f5SManos Pitsidianakis self.dmacr = 0; 394*9c8ff2a1SPaolo Bonzini self.int_enabled = 0.into(); 395*9c8ff2a1SPaolo Bonzini self.int_level = 0.into(); 39637fdb2f5SManos Pitsidianakis self.ilpr = 0; 39737fdb2f5SManos Pitsidianakis self.ibrd = 0; 39837fdb2f5SManos Pitsidianakis self.fbrd = 0; 39937fdb2f5SManos Pitsidianakis self.read_trigger = 1; 40037fdb2f5SManos Pitsidianakis self.ifl = 0x12; 40137fdb2f5SManos Pitsidianakis self.control.reset(); 402f65314bdSPaolo Bonzini self.flags.reset(); 403f65314bdSPaolo Bonzini self.reset_rx_fifo(); 404f65314bdSPaolo Bonzini self.reset_tx_fifo(); 40537fdb2f5SManos Pitsidianakis } 40637fdb2f5SManos Pitsidianakis reset_rx_fifo(&mut self)407f65314bdSPaolo Bonzini pub fn reset_rx_fifo(&mut self) { 40837fdb2f5SManos Pitsidianakis self.read_count = 0; 40937fdb2f5SManos Pitsidianakis self.read_pos = 0; 41037fdb2f5SManos Pitsidianakis 411f65314bdSPaolo Bonzini // Reset FIFO flags 412f65314bdSPaolo Bonzini self.flags.set_receive_fifo_full(false); 413f65314bdSPaolo Bonzini self.flags.set_receive_fifo_empty(true); 414f65314bdSPaolo Bonzini } 415f65314bdSPaolo Bonzini reset_tx_fifo(&mut self)416f65314bdSPaolo Bonzini pub fn reset_tx_fifo(&mut self) { 417f65314bdSPaolo Bonzini // Reset FIFO flags 418f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_full(false); 419f65314bdSPaolo Bonzini self.flags.set_transmit_fifo_empty(true); 42037fdb2f5SManos Pitsidianakis } 42137fdb2f5SManos Pitsidianakis 42237fdb2f5SManos Pitsidianakis #[inline] fifo_enabled(&self) -> bool42337fdb2f5SManos Pitsidianakis pub fn fifo_enabled(&self) -> bool { 424bf9987c0SPaolo Bonzini self.line_control.fifos_enabled() == registers::Mode::FIFO 42537fdb2f5SManos Pitsidianakis } 42637fdb2f5SManos Pitsidianakis 42737fdb2f5SManos Pitsidianakis #[inline] loopback_enabled(&self) -> bool42837fdb2f5SManos Pitsidianakis pub fn loopback_enabled(&self) -> bool { 42937fdb2f5SManos Pitsidianakis self.control.enable_loopback() 43037fdb2f5SManos Pitsidianakis } 43137fdb2f5SManos Pitsidianakis 43237fdb2f5SManos Pitsidianakis #[inline] fifo_depth(&self) -> u324336b4f7b07SPaolo Bonzini pub fn fifo_depth(&self) -> u32 { 43437fdb2f5SManos Pitsidianakis // Note: FIFO depth is expected to be power-of-2 43537fdb2f5SManos Pitsidianakis if self.fifo_enabled() { 43637fdb2f5SManos Pitsidianakis return PL011_FIFO_DEPTH; 43737fdb2f5SManos Pitsidianakis } 43837fdb2f5SManos Pitsidianakis 1 43937fdb2f5SManos Pitsidianakis } 44037fdb2f5SManos Pitsidianakis 441ab6b6a8aSPaolo Bonzini #[must_use] fifo_rx_put(&mut self, value: registers::Data) -> bool442cc1f4b34SPaolo Bonzini pub fn fifo_rx_put(&mut self, value: registers::Data) -> bool { 44337fdb2f5SManos Pitsidianakis let depth = self.fifo_depth(); 44437fdb2f5SManos Pitsidianakis assert!(depth > 0); 44537fdb2f5SManos Pitsidianakis let slot = (self.read_pos + self.read_count) & (depth - 1); 446aa50bc4fSPaolo Bonzini self.read_fifo[slot] = value; 44737fdb2f5SManos Pitsidianakis self.read_count += 1; 44837fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_empty(false); 44937fdb2f5SManos Pitsidianakis if self.read_count == depth { 45037fdb2f5SManos Pitsidianakis self.flags.set_receive_fifo_full(true); 45137fdb2f5SManos Pitsidianakis } 45237fdb2f5SManos Pitsidianakis 45337fdb2f5SManos Pitsidianakis if self.read_count == self.read_trigger { 454*9c8ff2a1SPaolo Bonzini self.int_level |= Interrupt::RX; 455ab6b6a8aSPaolo Bonzini return true; 45637fdb2f5SManos Pitsidianakis } 457ab6b6a8aSPaolo Bonzini false 45837fdb2f5SManos Pitsidianakis } 45937fdb2f5SManos Pitsidianakis post_load(&mut self) -> Result<(), ()>46049bfe63fSPaolo Bonzini pub fn post_load(&mut self) -> Result<(), ()> { 46193243319SManos Pitsidianakis /* Sanity-check input state */ 46293243319SManos Pitsidianakis if self.read_pos >= self.read_fifo.len() || self.read_count > self.read_fifo.len() { 46393243319SManos Pitsidianakis return Err(()); 46493243319SManos Pitsidianakis } 46593243319SManos Pitsidianakis 46693243319SManos Pitsidianakis if !self.fifo_enabled() && self.read_count > 0 && self.read_pos > 0 { 46793243319SManos Pitsidianakis // Older versions of PL011 didn't ensure that the single 46893243319SManos Pitsidianakis // character in the FIFO in FIFO-disabled mode is in 46993243319SManos Pitsidianakis // element 0 of the array; convert to follow the current 47093243319SManos Pitsidianakis // code's assumptions. 47193243319SManos Pitsidianakis self.read_fifo[0] = self.read_fifo[self.read_pos]; 47293243319SManos Pitsidianakis self.read_pos = 0; 47393243319SManos Pitsidianakis } 47493243319SManos Pitsidianakis 47593243319SManos Pitsidianakis self.ibrd &= IBRD_MASK; 47693243319SManos Pitsidianakis self.fbrd &= FBRD_MASK; 47793243319SManos Pitsidianakis 47893243319SManos Pitsidianakis Ok(()) 47993243319SManos Pitsidianakis } 48049bfe63fSPaolo Bonzini } 48149bfe63fSPaolo Bonzini 48249bfe63fSPaolo Bonzini impl PL011State { 483aef5ac86SZhao Liu /// Initializes a pre-allocated, uninitialized instance of `PL011State`. 48449bfe63fSPaolo Bonzini /// 48549bfe63fSPaolo Bonzini /// # Safety 48649bfe63fSPaolo Bonzini /// 48749bfe63fSPaolo Bonzini /// `self` must point to a correctly sized and aligned location for the 48849bfe63fSPaolo Bonzini /// `PL011State` type. It must not be called more than once on the same 489aef5ac86SZhao Liu /// location/instance. All its fields are expected to hold uninitialized 49049bfe63fSPaolo Bonzini /// values with the sole exception of `parent_obj`. init(&mut self)49149bfe63fSPaolo Bonzini unsafe fn init(&mut self) { 492590faa03SPaolo Bonzini static PL011_OPS: MemoryRegionOps<PL011State> = MemoryRegionOpsBuilder::<PL011State>::new() 493590faa03SPaolo Bonzini .read(&PL011State::read) 494590faa03SPaolo Bonzini .write(&PL011State::write) 495590faa03SPaolo Bonzini .native_endian() 496590faa03SPaolo Bonzini .impl_sizes(4, 4) 497590faa03SPaolo Bonzini .build(); 498590faa03SPaolo Bonzini 49949bfe63fSPaolo Bonzini // SAFETY: 50049bfe63fSPaolo Bonzini // 50149bfe63fSPaolo Bonzini // self and self.iomem are guaranteed to be valid at this point since callers 50249bfe63fSPaolo Bonzini // must make sure the `self` reference is valid. 503590faa03SPaolo Bonzini MemoryRegion::init_io( 504590faa03SPaolo Bonzini unsafe { &mut *addr_of_mut!(self.iomem) }, 505590faa03SPaolo Bonzini addr_of_mut!(*self), 50649bfe63fSPaolo Bonzini &PL011_OPS, 507590faa03SPaolo Bonzini "pl011", 50849bfe63fSPaolo Bonzini 0x1000, 50949bfe63fSPaolo Bonzini ); 51049bfe63fSPaolo Bonzini 51149bfe63fSPaolo Bonzini self.regs = Default::default(); 51249bfe63fSPaolo Bonzini 51349bfe63fSPaolo Bonzini // SAFETY: 51449bfe63fSPaolo Bonzini // 515201ef001SPaolo Bonzini // self.clock is not initialized at this point; but since `Owned<_>` is 516201ef001SPaolo Bonzini // not Drop, we can overwrite the undefined value without side effects; 517201ef001SPaolo Bonzini // it's not sound but, because for all PL011State instances are created 518201ef001SPaolo Bonzini // by QOM code which calls this function to initialize the fields, at 519201ef001SPaolo Bonzini // leastno code is able to access an invalid self.clock value. 520201ef001SPaolo Bonzini self.clock = self.init_clock_in("clk", &Self::clock_update, ClockEvent::ClockUpdate); 52149bfe63fSPaolo Bonzini } 522201ef001SPaolo Bonzini clock_update(&self, _event: ClockEvent)523201ef001SPaolo Bonzini const fn clock_update(&self, _event: ClockEvent) { 524201ef001SPaolo Bonzini /* pl011_trace_baudrate_change(s); */ 52549bfe63fSPaolo Bonzini } 52649bfe63fSPaolo Bonzini post_init(&self)52749bfe63fSPaolo Bonzini fn post_init(&self) { 52849bfe63fSPaolo Bonzini self.init_mmio(&self.iomem); 52949bfe63fSPaolo Bonzini for irq in self.interrupts.iter() { 53049bfe63fSPaolo Bonzini self.init_irq(irq); 53149bfe63fSPaolo Bonzini } 53249bfe63fSPaolo Bonzini } 5336d314cc0SPaolo Bonzini read(&self, offset: hwaddr, _size: u32) -> u6453487f5c138SPaolo Bonzini fn read(&self, offset: hwaddr, _size: u32) -> u64 { 53520bcc96fSPaolo Bonzini match RegisterOffset::try_from(offset) { 5366d314cc0SPaolo Bonzini Err(v) if (0x3f8..0x400).contains(&(v >> 2)) => { 5376d314cc0SPaolo Bonzini let device_id = self.get_class().device_id; 53820bcc96fSPaolo Bonzini u64::from(device_id[(offset - 0xfe0) >> 2]) 5396d314cc0SPaolo Bonzini } 5406d314cc0SPaolo Bonzini Err(_) => { 5416d314cc0SPaolo Bonzini // qemu_log_mask(LOG_GUEST_ERROR, "pl011_read: Bad offset 0x%x\n", (int)offset); 542b3a29b3dSPaolo Bonzini 0 5436d314cc0SPaolo Bonzini } 54420bcc96fSPaolo Bonzini Ok(field) => { 54520bcc96fSPaolo Bonzini let (update_irq, result) = self.regs.borrow_mut().read(field); 546ab6b6a8aSPaolo Bonzini if update_irq { 547ab6b6a8aSPaolo Bonzini self.update(); 5489b642097SPaolo Bonzini self.char_backend.accept_input(); 549b3a29b3dSPaolo Bonzini } 550b3a29b3dSPaolo Bonzini result.into() 5516d314cc0SPaolo Bonzini } 55220bcc96fSPaolo Bonzini } 55320bcc96fSPaolo Bonzini } 5546d314cc0SPaolo Bonzini write(&self, offset: hwaddr, value: u64, _size: u32)55587f5c138SPaolo Bonzini fn write(&self, offset: hwaddr, value: u64, _size: u32) { 556ab6b6a8aSPaolo Bonzini let mut update_irq = false; 5576d314cc0SPaolo Bonzini if let Ok(field) = RegisterOffset::try_from(offset) { 5586d314cc0SPaolo Bonzini // qemu_chr_fe_write_all() calls into the can_receive 5596d314cc0SPaolo Bonzini // callback, so handle writes before entering PL011Registers. 5606d314cc0SPaolo Bonzini if field == RegisterOffset::DR { 5616d314cc0SPaolo Bonzini // ??? Check if transmitter is enabled. 5629b642097SPaolo Bonzini let ch: [u8; 1] = [value as u8]; 5636d314cc0SPaolo Bonzini // XXX this blocks entire thread. Rewrite to use 5646d314cc0SPaolo Bonzini // qemu_chr_fe_write and background I/O callbacks 5659b642097SPaolo Bonzini let _ = self.char_backend.write_all(&ch); 5666d314cc0SPaolo Bonzini } 5676d314cc0SPaolo Bonzini 5689b642097SPaolo Bonzini update_irq = self 5699b642097SPaolo Bonzini .regs 5709b642097SPaolo Bonzini .borrow_mut() 5719b642097SPaolo Bonzini .write(field, value as u32, &self.char_backend); 5726d314cc0SPaolo Bonzini } else { 5736d314cc0SPaolo Bonzini eprintln!("write bad offset {offset} value {value}"); 5746d314cc0SPaolo Bonzini } 575ab6b6a8aSPaolo Bonzini if update_irq { 576ab6b6a8aSPaolo Bonzini self.update(); 577ab6b6a8aSPaolo Bonzini } 5786d314cc0SPaolo Bonzini } 57949bfe63fSPaolo Bonzini can_receive(&self) -> u325809b642097SPaolo Bonzini fn can_receive(&self) -> u32 { 581a1ab4eedSPaolo Bonzini let regs = self.regs.borrow(); 5829b642097SPaolo Bonzini // trace_pl011_can_receive(s->lcr, s->read_count, r); 583ac2c4d3aSPaolo Bonzini regs.fifo_depth() - regs.read_count 58449bfe63fSPaolo Bonzini } 58549bfe63fSPaolo Bonzini receive(&self, buf: &[u8])5869b642097SPaolo Bonzini fn receive(&self, buf: &[u8]) { 587ac2c4d3aSPaolo Bonzini let mut regs = self.regs.borrow_mut(); 588ac2c4d3aSPaolo Bonzini if regs.loopback_enabled() { 589ac2c4d3aSPaolo Bonzini // In loopback mode, the RX input signal is internally disconnected 590ac2c4d3aSPaolo Bonzini // from the entire receiving logics; thus, all inputs are ignored, 591ac2c4d3aSPaolo Bonzini // and BREAK detection on RX input signal is also not performed. 5929b642097SPaolo Bonzini return; 5939b642097SPaolo Bonzini } 594ac2c4d3aSPaolo Bonzini 595ac2c4d3aSPaolo Bonzini let mut update_irq = false; 596ac2c4d3aSPaolo Bonzini for &c in buf { 597ac2c4d3aSPaolo Bonzini let c: u32 = c.into(); 598ac2c4d3aSPaolo Bonzini update_irq |= regs.fifo_rx_put(c.into()); 599ac2c4d3aSPaolo Bonzini } 600ac2c4d3aSPaolo Bonzini 601a1ab4eedSPaolo Bonzini // Release the BqlRefCell before calling self.update() 602a1ab4eedSPaolo Bonzini drop(regs); 60349bfe63fSPaolo Bonzini if update_irq { 60449bfe63fSPaolo Bonzini self.update(); 60549bfe63fSPaolo Bonzini } 60649bfe63fSPaolo Bonzini } 60749bfe63fSPaolo Bonzini event(&self, event: Event)6089b642097SPaolo Bonzini fn event(&self, event: Event) { 60949bfe63fSPaolo Bonzini let mut update_irq = false; 610a1ab4eedSPaolo Bonzini let mut regs = self.regs.borrow_mut(); 6119b642097SPaolo Bonzini if event == Event::CHR_EVENT_BREAK && !regs.loopback_enabled() { 612cc1f4b34SPaolo Bonzini update_irq = regs.fifo_rx_put(registers::Data::BREAK); 61349bfe63fSPaolo Bonzini } 614a1ab4eedSPaolo Bonzini // Release the BqlRefCell before calling self.update() 615a1ab4eedSPaolo Bonzini drop(regs); 616a1ab4eedSPaolo Bonzini 61749bfe63fSPaolo Bonzini if update_irq { 61849bfe63fSPaolo Bonzini self.update() 61949bfe63fSPaolo Bonzini } 62049bfe63fSPaolo Bonzini } 62149bfe63fSPaolo Bonzini realize(&self)62287f5c138SPaolo Bonzini fn realize(&self) { 6239b642097SPaolo Bonzini self.char_backend 6249b642097SPaolo Bonzini .enable_handlers(self, Self::can_receive, Self::receive, Self::event); 62549bfe63fSPaolo Bonzini } 62649bfe63fSPaolo Bonzini reset_hold(&self, _type: ResetType)62787f5c138SPaolo Bonzini fn reset_hold(&self, _type: ResetType) { 628a1ab4eedSPaolo Bonzini self.regs.borrow_mut().reset(); 62949bfe63fSPaolo Bonzini } 63049bfe63fSPaolo Bonzini update(&self)63187f5c138SPaolo Bonzini fn update(&self) { 632a1ab4eedSPaolo Bonzini let regs = self.regs.borrow(); 63349bfe63fSPaolo Bonzini let flags = regs.int_level & regs.int_enabled; 63449bfe63fSPaolo Bonzini for (irq, i) in self.interrupts.iter().zip(IRQMASK) { 635*9c8ff2a1SPaolo Bonzini irq.set(flags.any_set(i)); 63649bfe63fSPaolo Bonzini } 63749bfe63fSPaolo Bonzini } 63849bfe63fSPaolo Bonzini post_load(&self, _version_id: u32) -> Result<(), ()>639a1ab4eedSPaolo Bonzini pub fn post_load(&self, _version_id: u32) -> Result<(), ()> { 640a1ab4eedSPaolo Bonzini self.regs.borrow_mut().post_load() 64149bfe63fSPaolo Bonzini } 64237fdb2f5SManos Pitsidianakis } 64337fdb2f5SManos Pitsidianakis 64437fdb2f5SManos Pitsidianakis /// Which bits in the interrupt status matter for each outbound IRQ line ? 645*9c8ff2a1SPaolo Bonzini const IRQMASK: [Interrupt; 6] = [ 646*9c8ff2a1SPaolo Bonzini Interrupt::all(), 647*9c8ff2a1SPaolo Bonzini Interrupt::RX, 648*9c8ff2a1SPaolo Bonzini Interrupt::TX, 649*9c8ff2a1SPaolo Bonzini Interrupt::RT, 650*9c8ff2a1SPaolo Bonzini Interrupt::MS, 651*9c8ff2a1SPaolo Bonzini Interrupt::E, 65237fdb2f5SManos Pitsidianakis ]; 65337fdb2f5SManos Pitsidianakis 65437fdb2f5SManos Pitsidianakis /// # Safety 65537fdb2f5SManos Pitsidianakis /// 6567630ca2aSPaolo Bonzini /// We expect the FFI user of this function to pass a valid pointer for `chr` 6577630ca2aSPaolo Bonzini /// and `irq`. 65837fdb2f5SManos Pitsidianakis #[no_mangle] 65937fdb2f5SManos Pitsidianakis pub unsafe extern "C" fn pl011_create( pl011_create( addr: u64, irq: *mut IRQState, chr: *mut Chardev, ) -> *mut DeviceState66037fdb2f5SManos Pitsidianakis addr: u64, 6617630ca2aSPaolo Bonzini irq: *mut IRQState, 66237fdb2f5SManos Pitsidianakis chr: *mut Chardev, 66337fdb2f5SManos Pitsidianakis ) -> *mut DeviceState { 6647630ca2aSPaolo Bonzini // SAFETY: The callers promise that they have owned references. 6657630ca2aSPaolo Bonzini // They do not gift them to pl011_create, so use `Owned::from`. 6667630ca2aSPaolo Bonzini let irq = unsafe { Owned::<IRQState>::from(&*irq) }; 667ec3eba98SPaolo Bonzini 6687630ca2aSPaolo Bonzini let dev = PL011State::new(); 66981694536SPeter Maydell if !chr.is_null() { 67081694536SPeter Maydell let chr = unsafe { Owned::<Chardev>::from(&*chr) }; 6717630ca2aSPaolo Bonzini dev.prop_set_chr("chardev", &chr); 67281694536SPeter Maydell } 6737630ca2aSPaolo Bonzini dev.sysbus_realize(); 6747630ca2aSPaolo Bonzini dev.mmio_map(0, addr); 6757630ca2aSPaolo Bonzini dev.connect_irq(0, &irq); 676ec3eba98SPaolo Bonzini 6777630ca2aSPaolo Bonzini // The pointer is kept alive by the QOM tree; drop the owned ref 6787630ca2aSPaolo Bonzini dev.as_mut_ptr() 67937fdb2f5SManos Pitsidianakis } 68037fdb2f5SManos Pitsidianakis 6812e06e72dSManos Pitsidianakis #[repr(C)] 682a1ab4eedSPaolo Bonzini #[derive(qemu_api_macros::Object)] 6832e06e72dSManos Pitsidianakis /// PL011 Luminary device model. 6842e06e72dSManos Pitsidianakis pub struct PL011Luminary { 685ca0d60a6SPaolo Bonzini parent_obj: ParentField<PL011State>, 6862e06e72dSManos Pitsidianakis } 6872e06e72dSManos Pitsidianakis 688f50cd85cSPaolo Bonzini qom_isa!(PL011Luminary : PL011State, SysBusDevice, DeviceState, Object); 689f50cd85cSPaolo Bonzini 6907bd8e3efSPaolo Bonzini unsafe impl ObjectType for PL011Luminary { 6916dd818fbSPaolo Bonzini type Class = <PL011State as ObjectType>::Class; 6922e06e72dSManos Pitsidianakis const TYPE_NAME: &'static CStr = crate::TYPE_PL011_LUMINARY; 6937bd8e3efSPaolo Bonzini } 6947bd8e3efSPaolo Bonzini 6957bd8e3efSPaolo Bonzini impl ObjectImpl for PL011Luminary { 696166e8a1fSPaolo Bonzini type ParentType = PL011State; 6974551f342SPaolo Bonzini 698567c0c41SPaolo Bonzini const CLASS_INIT: fn(&mut Self::Class) = Self::Class::class_init::<Self>; 699567c0c41SPaolo Bonzini } 700567c0c41SPaolo Bonzini 701567c0c41SPaolo Bonzini impl PL011Impl for PL011Luminary { 702567c0c41SPaolo Bonzini const DEVICE_ID: DeviceId = DeviceId(&[0x11, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1]); 7032e06e72dSManos Pitsidianakis } 7048c80c472SPaolo Bonzini 7058c80c472SPaolo Bonzini impl DeviceImpl for PL011Luminary {} 7065472a38cSPaolo Bonzini impl ResettablePhasesImpl for PL011Luminary {} 7073212da00SPaolo Bonzini impl SysBusDeviceImpl for PL011Luminary {} 708