xref: /qemu/include/hw/arm/npcm8xx.h (revision 8ed7c0b6488a7f20318d6ba414f1cbcd0ed92afe)
1 /*
2  * Nuvoton NPCM8xx SoC family.
3  *
4  * Copyright 2022 Google LLC
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms of the GNU General Public License as published by the
8  * Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful, but WITHOUT
12  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14  * for more details.
15  */
16 #ifndef NPCM8XX_H
17 #define NPCM8XX_H
18 
19 #include "hw/adc/npcm7xx_adc.h"
20 #include "hw/core/split-irq.h"
21 #include "hw/cpu/cluster.h"
22 #include "hw/gpio/npcm7xx_gpio.h"
23 #include "hw/i2c/npcm7xx_smbus.h"
24 #include "hw/intc/arm_gic_common.h"
25 #include "hw/mem/npcm7xx_mc.h"
26 #include "hw/misc/npcm_clk.h"
27 #include "hw/misc/npcm_gcr.h"
28 #include "hw/misc/npcm7xx_mft.h"
29 #include "hw/misc/npcm7xx_pwm.h"
30 #include "hw/misc/npcm7xx_rng.h"
31 #include "hw/net/npcm7xx_emc.h"
32 #include "hw/nvram/npcm7xx_otp.h"
33 #include "hw/sd/npcm7xx_sdhci.h"
34 #include "hw/timer/npcm7xx_timer.h"
35 #include "hw/ssi/npcm7xx_fiu.h"
36 #include "hw/usb/hcd-ehci.h"
37 #include "hw/usb/hcd-ohci.h"
38 #include "target/arm/cpu.h"
39 #include "hw/ssi/npcm_pspi.h"
40 
41 #define NPCM8XX_MAX_NUM_CPUS    (4)
42 
43 /* The first half of the address space is reserved for DDR4 DRAM. */
44 #define NPCM8XX_DRAM_BA         (0x00000000)
45 #define NPCM8XX_DRAM_SZ         (2 * GiB)
46 
47 /* Magic addresses for setting up direct kernel booting and SMP boot stubs. */
48 #define NPCM8XX_LOADER_START            (0x00000000)  /* Start of SDRAM */
49 #define NPCM8XX_SMP_LOADER_START        (0xffff0000)  /* Boot ROM */
50 #define NPCM8XX_SMP_BOOTREG_ADDR        (0xf080013c)  /* GCR.SCRPAD */
51 #define NPCM8XX_BOARD_SETUP_ADDR        (0xffff1000)  /* Boot ROM */
52 
53 #define NPCM8XX_NR_PWM_MODULES 3
54 
55 struct NPCM8xxMachine {
56     MachineState        parent_obj;
57 
58     /*
59      * PWM fan splitter. each splitter connects to one PWM output and
60      * multiple MFT inputs.
61      */
62     SplitIRQ            fan_splitter[NPCM8XX_NR_PWM_MODULES *
63                                      NPCM7XX_PWM_PER_MODULE];
64 };
65 
66 
67 struct NPCM8xxMachineClass {
68     MachineClass        parent_class;
69 
70     const char          *soc_type;
71 };
72 
73 #define TYPE_NPCM8XX_MACHINE MACHINE_TYPE_NAME("npcm8xx")
74 OBJECT_DECLARE_TYPE(NPCM8xxMachine, NPCM8xxMachineClass, NPCM8XX_MACHINE)
75 
76 struct NPCM8xxState {
77     DeviceState         parent_obj;
78 
79     ARMCPU              cpu[NPCM8XX_MAX_NUM_CPUS];
80     CPUClusterState     cpu_cluster;
81     GICState            gic;
82 
83     MemoryRegion        sram;
84     MemoryRegion        irom;
85     MemoryRegion        ram3;
86     MemoryRegion        *dram;
87 
88     NPCMGCRState        gcr;
89     NPCMCLKState        clk;
90     NPCM7xxTimerCtrlState tim[3];
91     NPCM7xxADCState     adc;
92     NPCM7xxPWMState     pwm[NPCM8XX_NR_PWM_MODULES];
93     NPCM7xxMFTState     mft[8];
94     NPCM7xxOTPState     fuse_array;
95     NPCM7xxMCState      mc;
96     NPCM7xxRNGState     rng;
97     NPCM7xxGPIOState    gpio[8];
98     NPCM7xxSMBusState   smbus[27];
99     EHCISysBusState     ehci[2];
100     OHCISysBusState     ohci[2];
101     NPCM7xxFIUState     fiu[3];
102     NPCM7xxSDHCIState   mmc;
103     NPCMPSPIState       pspi;
104 };
105 
106 struct NPCM8xxClass {
107     DeviceClass         parent_class;
108 
109     /* Bitmask of modules that are permanently disabled on this chip. */
110     uint32_t            disabled_modules;
111     /* Number of CPU cores enabled in this SoC class. */
112     uint32_t            num_cpus;
113 };
114 
115 #define TYPE_NPCM8XX    "npcm8xx"
116 OBJECT_DECLARE_TYPE(NPCM8xxState, NPCM8xxClass, NPCM8XX)
117 
118 /**
119  * npcm8xx_load_kernel - Loads memory with everything needed to boot
120  * @machine - The machine containing the SoC to be booted.
121  * @soc - The SoC containing the CPU to be booted.
122  *
123  * This will set up the ARM boot info structure for the specific NPCM8xx
124  * derivative and call arm_load_kernel() to set up loading of the kernel, etc.
125  * into memory, if requested by the user.
126  */
127 void npcm8xx_load_kernel(MachineState *machine, NPCM8xxState *soc);
128 
129 #endif /* NPCM8XX_H */
130