17c1c69bcSCédric Le Goater /* 27c1c69bcSCédric Le Goater * ASPEED AST2400 SMC Controller (SPI Flash Only) 37c1c69bcSCédric Le Goater * 47c1c69bcSCédric Le Goater * Copyright (C) 2016 IBM Corp. 57c1c69bcSCédric Le Goater * 67c1c69bcSCédric Le Goater * Permission is hereby granted, free of charge, to any person obtaining a copy 77c1c69bcSCédric Le Goater * of this software and associated documentation files (the "Software"), to deal 87c1c69bcSCédric Le Goater * in the Software without restriction, including without limitation the rights 97c1c69bcSCédric Le Goater * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 107c1c69bcSCédric Le Goater * copies of the Software, and to permit persons to whom the Software is 117c1c69bcSCédric Le Goater * furnished to do so, subject to the following conditions: 127c1c69bcSCédric Le Goater * 137c1c69bcSCédric Le Goater * The above copyright notice and this permission notice shall be included in 147c1c69bcSCédric Le Goater * all copies or substantial portions of the Software. 157c1c69bcSCédric Le Goater * 167c1c69bcSCédric Le Goater * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 177c1c69bcSCédric Le Goater * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 187c1c69bcSCédric Le Goater * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 197c1c69bcSCédric Le Goater * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 207c1c69bcSCédric Le Goater * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 217c1c69bcSCédric Le Goater * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 227c1c69bcSCédric Le Goater * THE SOFTWARE. 237c1c69bcSCédric Le Goater */ 247c1c69bcSCédric Le Goater 257c1c69bcSCédric Le Goater #include "qemu/osdep.h" 267c1c69bcSCédric Le Goater #include "hw/sysbus.h" 27d6454270SMarkus Armbruster #include "migration/vmstate.h" 287c1c69bcSCédric Le Goater #include "qemu/log.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 30d6e3f50aSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 31c4e1f0b4SCédric Le Goater #include "qapi/error.h" 32bcaa8dddSCédric Le Goater #include "qemu/units.h" 33bd6ce9a6SCédric Le Goater #include "trace.h" 347c1c69bcSCédric Le Goater 3564552b6bSMarkus Armbruster #include "hw/irq.h" 36a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 377c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 387c1c69bcSCédric Le Goater 397c1c69bcSCédric Le Goater /* CE Type Setting Register */ 407c1c69bcSCédric Le Goater #define R_CONF (0x00 / 4) 417c1c69bcSCédric Le Goater #define CONF_LEGACY_DISABLE (1 << 31) 427c1c69bcSCédric Le Goater #define CONF_ENABLE_W4 20 437c1c69bcSCédric Le Goater #define CONF_ENABLE_W3 19 447c1c69bcSCédric Le Goater #define CONF_ENABLE_W2 18 457c1c69bcSCédric Le Goater #define CONF_ENABLE_W1 17 467c1c69bcSCédric Le Goater #define CONF_ENABLE_W0 16 470707b34dSCédric Le Goater #define CONF_FLASH_TYPE4 8 480707b34dSCédric Le Goater #define CONF_FLASH_TYPE3 6 490707b34dSCédric Le Goater #define CONF_FLASH_TYPE2 4 500707b34dSCédric Le Goater #define CONF_FLASH_TYPE1 2 510707b34dSCédric Le Goater #define CONF_FLASH_TYPE0 0 520707b34dSCédric Le Goater #define CONF_FLASH_TYPE_NOR 0x0 530707b34dSCédric Le Goater #define CONF_FLASH_TYPE_NAND 0x1 54bcaa8dddSCédric Le Goater #define CONF_FLASH_TYPE_SPI 0x2 /* AST2600 is SPI only */ 557c1c69bcSCédric Le Goater 567c1c69bcSCédric Le Goater /* CE Control Register */ 577c1c69bcSCédric Le Goater #define R_CE_CTRL (0x04 / 4) 587c1c69bcSCédric Le Goater #define CTRL_EXTENDED4 4 /* 32 bit addressing for SPI */ 597c1c69bcSCédric Le Goater #define CTRL_EXTENDED3 3 /* 32 bit addressing for SPI */ 607c1c69bcSCédric Le Goater #define CTRL_EXTENDED2 2 /* 32 bit addressing for SPI */ 617c1c69bcSCédric Le Goater #define CTRL_EXTENDED1 1 /* 32 bit addressing for SPI */ 627c1c69bcSCédric Le Goater #define CTRL_EXTENDED0 0 /* 32 bit addressing for SPI */ 637c1c69bcSCédric Le Goater 647c1c69bcSCédric Le Goater /* Interrupt Control and Status Register */ 657c1c69bcSCédric Le Goater #define R_INTR_CTRL (0x08 / 4) 667c1c69bcSCédric Le Goater #define INTR_CTRL_DMA_STATUS (1 << 11) 677c1c69bcSCédric Le Goater #define INTR_CTRL_CMD_ABORT_STATUS (1 << 10) 687c1c69bcSCédric Le Goater #define INTR_CTRL_WRITE_PROTECT_STATUS (1 << 9) 697c1c69bcSCédric Le Goater #define INTR_CTRL_DMA_EN (1 << 3) 707c1c69bcSCédric Le Goater #define INTR_CTRL_CMD_ABORT_EN (1 << 2) 717c1c69bcSCédric Le Goater #define INTR_CTRL_WRITE_PROTECT_EN (1 << 1) 727c1c69bcSCédric Le Goater 73af453a5eSCédric Le Goater /* Command Control Register */ 74af453a5eSCédric Le Goater #define R_CE_CMD_CTRL (0x0C / 4) 75af453a5eSCédric Le Goater #define CTRL_ADDR_BYTE0_DISABLE_SHIFT 4 76af453a5eSCédric Le Goater #define CTRL_DATA_BYTE0_DISABLE_SHIFT 0 77af453a5eSCédric Le Goater 78af453a5eSCédric Le Goater #define aspeed_smc_addr_byte_enabled(s, i) \ 79af453a5eSCédric Le Goater (!((s)->regs[R_CE_CMD_CTRL] & (1 << (CTRL_ADDR_BYTE0_DISABLE_SHIFT + (i))))) 80af453a5eSCédric Le Goater #define aspeed_smc_data_byte_enabled(s, i) \ 81af453a5eSCédric Le Goater (!((s)->regs[R_CE_CMD_CTRL] & (1 << (CTRL_DATA_BYTE0_DISABLE_SHIFT + (i))))) 82af453a5eSCédric Le Goater 837c1c69bcSCédric Le Goater /* CEx Control Register */ 847c1c69bcSCédric Le Goater #define R_CTRL0 (0x10 / 4) 85bcaa8dddSCédric Le Goater #define CTRL_IO_QPI (1 << 31) 86bcaa8dddSCédric Le Goater #define CTRL_IO_QUAD_DATA (1 << 30) 870721309eSCédric Le Goater #define CTRL_IO_DUAL_DATA (1 << 29) 880721309eSCédric Le Goater #define CTRL_IO_DUAL_ADDR_DATA (1 << 28) /* Includes dummies */ 89bcaa8dddSCédric Le Goater #define CTRL_IO_QUAD_ADDR_DATA (1 << 28) /* Includes dummies */ 907c1c69bcSCédric Le Goater #define CTRL_CMD_SHIFT 16 917c1c69bcSCédric Le Goater #define CTRL_CMD_MASK 0xff 92ac2810deSCédric Le Goater #define CTRL_DUMMY_HIGH_SHIFT 14 93fcdf2c59SCédric Le Goater #define CTRL_AST2400_SPI_4BYTE (1 << 13) 940d72c717SCédric Le Goater #define CE_CTRL_CLOCK_FREQ_SHIFT 8 950d72c717SCédric Le Goater #define CE_CTRL_CLOCK_FREQ_MASK 0xf 960d72c717SCédric Le Goater #define CE_CTRL_CLOCK_FREQ(div) \ 970d72c717SCédric Le Goater (((div) & CE_CTRL_CLOCK_FREQ_MASK) << CE_CTRL_CLOCK_FREQ_SHIFT) 98ac2810deSCédric Le Goater #define CTRL_DUMMY_LOW_SHIFT 6 /* 2 bits [7:6] */ 997c1c69bcSCédric Le Goater #define CTRL_CE_STOP_ACTIVE (1 << 2) 1007c1c69bcSCédric Le Goater #define CTRL_CMD_MODE_MASK 0x3 1017c1c69bcSCédric Le Goater #define CTRL_READMODE 0x0 1027c1c69bcSCédric Le Goater #define CTRL_FREADMODE 0x1 1037c1c69bcSCédric Le Goater #define CTRL_WRITEMODE 0x2 1047c1c69bcSCédric Le Goater #define CTRL_USERMODE 0x3 1057c1c69bcSCédric Le Goater #define R_CTRL1 (0x14 / 4) 1067c1c69bcSCédric Le Goater #define R_CTRL2 (0x18 / 4) 1077c1c69bcSCédric Le Goater #define R_CTRL3 (0x1C / 4) 1087c1c69bcSCédric Le Goater #define R_CTRL4 (0x20 / 4) 1097c1c69bcSCédric Le Goater 1107c1c69bcSCédric Le Goater /* CEx Segment Address Register */ 1117c1c69bcSCédric Le Goater #define R_SEG_ADDR0 (0x30 / 4) 112a03cb1daSCédric Le Goater #define SEG_END_SHIFT 24 /* 8MB units */ 113a03cb1daSCédric Le Goater #define SEG_END_MASK 0xff 1147c1c69bcSCédric Le Goater #define SEG_START_SHIFT 16 /* address bit [A29-A23] */ 115a03cb1daSCédric Le Goater #define SEG_START_MASK 0xff 1167c1c69bcSCédric Le Goater #define R_SEG_ADDR1 (0x34 / 4) 1177c1c69bcSCédric Le Goater #define R_SEG_ADDR2 (0x38 / 4) 1187c1c69bcSCédric Le Goater #define R_SEG_ADDR3 (0x3C / 4) 1197c1c69bcSCédric Le Goater #define R_SEG_ADDR4 (0x40 / 4) 1207c1c69bcSCédric Le Goater 1217c1c69bcSCédric Le Goater /* Misc Control Register #1 */ 1227c1c69bcSCédric Le Goater #define R_MISC_CTRL1 (0x50 / 4) 1237c1c69bcSCédric Le Goater 1249149af2aSCédric Le Goater /* SPI dummy cycle data */ 1259149af2aSCédric Le Goater #define R_DUMMY_DATA (0x54 / 4) 1267c1c69bcSCédric Le Goater 127*45a904afSCédric Le Goater /* FMC_WDT2 Control/Status Register for Alternate Boot (AST2600) */ 128*45a904afSCédric Le Goater #define R_FMC_WDT2_CTRL (0x64 / 4) 129*45a904afSCédric Le Goater #define FMC_WDT2_CTRL_ALT_BOOT_MODE BIT(6) /* O: 2 chips 1: 1 chip */ 130*45a904afSCédric Le Goater #define FMC_WDT2_CTRL_SINGLE_BOOT_MODE BIT(5) 131*45a904afSCédric Le Goater #define FMC_WDT2_CTRL_BOOT_SOURCE BIT(4) /* O: primary 1: alternate */ 132*45a904afSCédric Le Goater #define FMC_WDT2_CTRL_EN BIT(0) 133*45a904afSCédric Le Goater 1347c1c69bcSCédric Le Goater /* DMA Control/Status Register */ 1357c1c69bcSCédric Le Goater #define R_DMA_CTRL (0x80 / 4) 1361769a70eSCédric Le Goater #define DMA_CTRL_REQUEST (1 << 31) 1371769a70eSCédric Le Goater #define DMA_CTRL_GRANT (1 << 30) 1387c1c69bcSCédric Le Goater #define DMA_CTRL_DELAY_MASK 0xf 1397c1c69bcSCédric Le Goater #define DMA_CTRL_DELAY_SHIFT 8 1407c1c69bcSCédric Le Goater #define DMA_CTRL_FREQ_MASK 0xf 1417c1c69bcSCédric Le Goater #define DMA_CTRL_FREQ_SHIFT 4 1420d72c717SCédric Le Goater #define DMA_CTRL_CALIB (1 << 3) 1437c1c69bcSCédric Le Goater #define DMA_CTRL_CKSUM (1 << 2) 144c4e1f0b4SCédric Le Goater #define DMA_CTRL_WRITE (1 << 1) 145c4e1f0b4SCédric Le Goater #define DMA_CTRL_ENABLE (1 << 0) 1467c1c69bcSCédric Le Goater 1477c1c69bcSCédric Le Goater /* DMA Flash Side Address */ 1487c1c69bcSCédric Le Goater #define R_DMA_FLASH_ADDR (0x84 / 4) 1497c1c69bcSCédric Le Goater 1507c1c69bcSCédric Le Goater /* DMA DRAM Side Address */ 1517c1c69bcSCédric Le Goater #define R_DMA_DRAM_ADDR (0x88 / 4) 1527c1c69bcSCédric Le Goater 1537c1c69bcSCédric Le Goater /* DMA Length Register */ 1547c1c69bcSCédric Le Goater #define R_DMA_LEN (0x8C / 4) 1557c1c69bcSCédric Le Goater 1567c1c69bcSCédric Le Goater /* Checksum Calculation Result */ 1577c1c69bcSCédric Le Goater #define R_DMA_CHECKSUM (0x90 / 4) 1587c1c69bcSCédric Le Goater 159f286f04cSCédric Le Goater /* Read Timing Compensation Register */ 1607c1c69bcSCédric Le Goater #define R_TIMINGS (0x94 / 4) 1617c1c69bcSCédric Le Goater 162bcaa8dddSCédric Le Goater /* SPI controller registers and bits (AST2400) */ 1637c1c69bcSCédric Le Goater #define R_SPI_CONF (0x00 / 4) 1647c1c69bcSCédric Le Goater #define SPI_CONF_ENABLE_W0 0 1657c1c69bcSCédric Le Goater #define R_SPI_CTRL0 (0x4 / 4) 1667c1c69bcSCédric Le Goater #define R_SPI_MISC_CTRL (0x10 / 4) 1677c1c69bcSCédric Le Goater #define R_SPI_TIMINGS (0x14 / 4) 1687c1c69bcSCédric Le Goater 169087b57c9SCédric Le Goater #define ASPEED_SMC_R_SPI_MAX (0x20 / 4) 170087b57c9SCédric Le Goater #define ASPEED_SMC_R_SMC_MAX (0x20 / 4) 171087b57c9SCédric Le Goater 172dcb83444SCédric Le Goater #define ASPEED_SOC_SMC_FLASH_BASE 0x10000000 173dcb83444SCédric Le Goater #define ASPEED_SOC_FMC_FLASH_BASE 0x20000000 174dcb83444SCédric Le Goater #define ASPEED_SOC_SPI_FLASH_BASE 0x30000000 1756dc52326SCédric Le Goater #define ASPEED_SOC_SPI2_FLASH_BASE 0x38000000 176dcb83444SCédric Le Goater 177c4e1f0b4SCédric Le Goater /* 178c4e1f0b4SCédric Le Goater * DMA DRAM addresses should be 4 bytes aligned and the valid address 179c4e1f0b4SCédric Le Goater * range is 0x40000000 - 0x5FFFFFFF (AST2400) 180c4e1f0b4SCédric Le Goater * 0x80000000 - 0xBFFFFFFF (AST2500) 181c4e1f0b4SCédric Le Goater * 182c4e1f0b4SCédric Le Goater * DMA flash addresses should be 4 bytes aligned and the valid address 183c4e1f0b4SCédric Le Goater * range is 0x20000000 - 0x2FFFFFFF. 184c4e1f0b4SCédric Le Goater * 185c4e1f0b4SCédric Le Goater * DMA length is from 4 bytes to 32MB 186c4e1f0b4SCédric Le Goater * 0: 4 bytes 187c4e1f0b4SCédric Le Goater * 0x7FFFFF: 32M bytes 188c4e1f0b4SCédric Le Goater */ 1890df2d9a6SCédric Le Goater #define DMA_DRAM_ADDR(s, val) ((val) & (s)->ctrl->dma_dram_mask) 190e9c568dbSPhilippe Mathieu-Daudé #define DMA_FLASH_ADDR(s, val) ((val) & (s)->ctrl->dma_flash_mask) 191c4e1f0b4SCédric Le Goater #define DMA_LENGTH(val) ((val) & 0x01FFFFFC) 192c4e1f0b4SCédric Le Goater 193fcdf2c59SCédric Le Goater /* Flash opcodes. */ 194fcdf2c59SCédric Le Goater #define SPI_OP_READ 0x03 /* Read data bytes (low frequency) */ 195fcdf2c59SCédric Le Goater 196f95c4bffSCédric Le Goater #define SNOOP_OFF 0xFF 197f95c4bffSCédric Le Goater #define SNOOP_START 0x0 198f95c4bffSCédric Le Goater 199924ed163SCédric Le Goater /* 2005ade579bSPhilippe Mathieu-Daudé * Default segments mapping addresses and size for each peripheral per 201924ed163SCédric Le Goater * controller. These can be changed when board is initialized with the 202a03cb1daSCédric Le Goater * Segment Address Registers. 203924ed163SCédric Le Goater */ 204924ed163SCédric Le Goater static const AspeedSegments aspeed_segments_legacy[] = { 205924ed163SCédric Le Goater { 0x10000000, 32 * 1024 * 1024 }, 206924ed163SCédric Le Goater }; 207924ed163SCédric Le Goater 208924ed163SCédric Le Goater static const AspeedSegments aspeed_segments_fmc[] = { 2096dc52326SCédric Le Goater { 0x20000000, 64 * 1024 * 1024 }, /* start address is readonly */ 210924ed163SCédric Le Goater { 0x24000000, 32 * 1024 * 1024 }, 211924ed163SCédric Le Goater { 0x26000000, 32 * 1024 * 1024 }, 212924ed163SCédric Le Goater { 0x28000000, 32 * 1024 * 1024 }, 213924ed163SCédric Le Goater { 0x2A000000, 32 * 1024 * 1024 } 214924ed163SCédric Le Goater }; 215924ed163SCédric Le Goater 216924ed163SCédric Le Goater static const AspeedSegments aspeed_segments_spi[] = { 217924ed163SCédric Le Goater { 0x30000000, 64 * 1024 * 1024 }, 218924ed163SCédric Le Goater }; 219924ed163SCédric Le Goater 2206dc52326SCédric Le Goater static const AspeedSegments aspeed_segments_ast2500_fmc[] = { 2216dc52326SCédric Le Goater { 0x20000000, 128 * 1024 * 1024 }, /* start address is readonly */ 2226dc52326SCédric Le Goater { 0x28000000, 32 * 1024 * 1024 }, 2236dc52326SCédric Le Goater { 0x2A000000, 32 * 1024 * 1024 }, 2246dc52326SCédric Le Goater }; 2256dc52326SCédric Le Goater 2266dc52326SCédric Le Goater static const AspeedSegments aspeed_segments_ast2500_spi1[] = { 2276dc52326SCédric Le Goater { 0x30000000, 32 * 1024 * 1024 }, /* start address is readonly */ 2286dc52326SCédric Le Goater { 0x32000000, 96 * 1024 * 1024 }, /* end address is readonly */ 2296dc52326SCédric Le Goater }; 2306dc52326SCédric Le Goater 2316dc52326SCédric Le Goater static const AspeedSegments aspeed_segments_ast2500_spi2[] = { 2326dc52326SCédric Le Goater { 0x38000000, 32 * 1024 * 1024 }, /* start address is readonly */ 2336dc52326SCédric Le Goater { 0x3A000000, 96 * 1024 * 1024 }, /* end address is readonly */ 2346dc52326SCédric Le Goater }; 235d0e25040SCédric Le Goater static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, 236d0e25040SCédric Le Goater const AspeedSegments *seg); 237d0e25040SCédric Le Goater static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, uint32_t reg, 238d0e25040SCédric Le Goater AspeedSegments *seg); 2391769a70eSCédric Le Goater static void aspeed_smc_dma_ctrl(AspeedSMCState *s, uint32_t value); 2406dc52326SCédric Le Goater 241bcaa8dddSCédric Le Goater /* 242bcaa8dddSCédric Le Goater * AST2600 definitions 243bcaa8dddSCédric Le Goater */ 244bcaa8dddSCédric Le Goater #define ASPEED26_SOC_FMC_FLASH_BASE 0x20000000 245bcaa8dddSCédric Le Goater #define ASPEED26_SOC_SPI_FLASH_BASE 0x30000000 246bcaa8dddSCédric Le Goater #define ASPEED26_SOC_SPI2_FLASH_BASE 0x50000000 247bcaa8dddSCédric Le Goater 248bcaa8dddSCédric Le Goater static const AspeedSegments aspeed_segments_ast2600_fmc[] = { 249bcaa8dddSCédric Le Goater { 0x0, 128 * MiB }, /* start address is readonly */ 2501f240ca1SCédric Le Goater { 128 * MiB, 128 * MiB }, /* default is disabled but needed for -kernel */ 251bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 252bcaa8dddSCédric Le Goater }; 253bcaa8dddSCédric Le Goater 254bcaa8dddSCédric Le Goater static const AspeedSegments aspeed_segments_ast2600_spi1[] = { 255bcaa8dddSCédric Le Goater { 0x0, 128 * MiB }, /* start address is readonly */ 256bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 257bcaa8dddSCédric Le Goater }; 258bcaa8dddSCédric Le Goater 259bcaa8dddSCédric Le Goater static const AspeedSegments aspeed_segments_ast2600_spi2[] = { 260bcaa8dddSCédric Le Goater { 0x0, 128 * MiB }, /* start address is readonly */ 261bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 262bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 263bcaa8dddSCédric Le Goater }; 264bcaa8dddSCédric Le Goater 265bcaa8dddSCédric Le Goater static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s, 266bcaa8dddSCédric Le Goater const AspeedSegments *seg); 267bcaa8dddSCédric Le Goater static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s, 268bcaa8dddSCédric Le Goater uint32_t reg, AspeedSegments *seg); 2691769a70eSCédric Le Goater static void aspeed_2600_smc_dma_ctrl(AspeedSMCState *s, uint32_t value); 2701769a70eSCédric Le Goater 2711c5ee69dSCédric Le Goater #define ASPEED_SMC_FEATURE_DMA 0x1 2721769a70eSCédric Le Goater #define ASPEED_SMC_FEATURE_DMA_GRANT 0x2 273*45a904afSCédric Le Goater #define ASPEED_SMC_FEATURE_WDT_CONTROL 0x4 2741c5ee69dSCédric Le Goater 2751c5ee69dSCédric Le Goater static inline bool aspeed_smc_has_dma(const AspeedSMCState *s) 2761c5ee69dSCédric Le Goater { 2771c5ee69dSCédric Le Goater return !!(s->ctrl->features & ASPEED_SMC_FEATURE_DMA); 2781c5ee69dSCédric Le Goater } 279bcaa8dddSCédric Le Goater 280*45a904afSCédric Le Goater static inline bool aspeed_smc_has_wdt_control(const AspeedSMCState *s) 281*45a904afSCédric Le Goater { 282*45a904afSCédric Le Goater return !!(s->ctrl->features & ASPEED_SMC_FEATURE_WDT_CONTROL); 283*45a904afSCédric Le Goater } 284*45a904afSCédric Le Goater 2857c1c69bcSCédric Le Goater static const AspeedSMCController controllers[] = { 286d09dc5b7SCédric Le Goater { 287811a5b1dSCédric Le Goater .name = "aspeed.smc-ast2400", 288d09dc5b7SCédric Le Goater .r_conf = R_CONF, 289d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 290d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 291d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 292f286f04cSCédric Le Goater .nregs_timings = 1, 293d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 2945ade579bSPhilippe Mathieu-Daudé .max_peripherals = 1, 295d09dc5b7SCédric Le Goater .segments = aspeed_segments_legacy, 296d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SMC_FLASH_BASE, 297d09dc5b7SCédric Le Goater .flash_window_size = 0x6000000, 2981c5ee69dSCédric Le Goater .features = 0x0, 299087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_SMC_MAX, 300d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 301d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3021769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 303d09dc5b7SCédric Le Goater }, { 304811a5b1dSCédric Le Goater .name = "aspeed.fmc-ast2400", 305d09dc5b7SCédric Le Goater .r_conf = R_CONF, 306d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 307d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 308d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 309f286f04cSCédric Le Goater .nregs_timings = 1, 310d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3115ade579bSPhilippe Mathieu-Daudé .max_peripherals = 5, 312d09dc5b7SCédric Le Goater .segments = aspeed_segments_fmc, 313d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_FMC_FLASH_BASE, 314d09dc5b7SCédric Le Goater .flash_window_size = 0x10000000, 3151c5ee69dSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA, 316c4e1f0b4SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 317c4e1f0b4SCédric Le Goater .dma_dram_mask = 0x1FFFFFFC, 318087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 319d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 320d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3211769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 322d09dc5b7SCédric Le Goater }, { 323811a5b1dSCédric Le Goater .name = "aspeed.spi1-ast2400", 324d09dc5b7SCédric Le Goater .r_conf = R_SPI_CONF, 325d09dc5b7SCédric Le Goater .r_ce_ctrl = 0xff, 326d09dc5b7SCédric Le Goater .r_ctrl0 = R_SPI_CTRL0, 327d09dc5b7SCédric Le Goater .r_timings = R_SPI_TIMINGS, 328f286f04cSCédric Le Goater .nregs_timings = 1, 329d09dc5b7SCédric Le Goater .conf_enable_w0 = SPI_CONF_ENABLE_W0, 3305ade579bSPhilippe Mathieu-Daudé .max_peripherals = 1, 331d09dc5b7SCédric Le Goater .segments = aspeed_segments_spi, 332d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SPI_FLASH_BASE, 333d09dc5b7SCédric Le Goater .flash_window_size = 0x10000000, 3341c5ee69dSCédric Le Goater .features = 0x0, 335087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_SPI_MAX, 336d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 337d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3381769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 339d09dc5b7SCédric Le Goater }, { 340811a5b1dSCédric Le Goater .name = "aspeed.fmc-ast2500", 341d09dc5b7SCédric Le Goater .r_conf = R_CONF, 342d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 343d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 344d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 345f286f04cSCédric Le Goater .nregs_timings = 1, 346d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3475ade579bSPhilippe Mathieu-Daudé .max_peripherals = 3, 348d09dc5b7SCédric Le Goater .segments = aspeed_segments_ast2500_fmc, 349d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_FMC_FLASH_BASE, 350d09dc5b7SCédric Le Goater .flash_window_size = 0x10000000, 3511c5ee69dSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA, 352c4e1f0b4SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 353c4e1f0b4SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 354087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 355d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 356d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3571769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 358d09dc5b7SCédric Le Goater }, { 359811a5b1dSCédric Le Goater .name = "aspeed.spi1-ast2500", 360d09dc5b7SCédric Le Goater .r_conf = R_CONF, 361d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 362d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 363d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 364f286f04cSCédric Le Goater .nregs_timings = 1, 365d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3665ade579bSPhilippe Mathieu-Daudé .max_peripherals = 2, 367d09dc5b7SCédric Le Goater .segments = aspeed_segments_ast2500_spi1, 368d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SPI_FLASH_BASE, 369d09dc5b7SCédric Le Goater .flash_window_size = 0x8000000, 3701c5ee69dSCédric Le Goater .features = 0x0, 371087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 372d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 373d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3741769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 375d09dc5b7SCédric Le Goater }, { 376811a5b1dSCédric Le Goater .name = "aspeed.spi2-ast2500", 377d09dc5b7SCédric Le Goater .r_conf = R_CONF, 378d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 379d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 380d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 381f286f04cSCédric Le Goater .nregs_timings = 1, 382d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3835ade579bSPhilippe Mathieu-Daudé .max_peripherals = 2, 384d09dc5b7SCédric Le Goater .segments = aspeed_segments_ast2500_spi2, 385d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SPI2_FLASH_BASE, 386d09dc5b7SCédric Le Goater .flash_window_size = 0x8000000, 3871c5ee69dSCédric Le Goater .features = 0x0, 388087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 389d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 390d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3911769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 392bcaa8dddSCédric Le Goater }, { 393bcaa8dddSCédric Le Goater .name = "aspeed.fmc-ast2600", 394bcaa8dddSCédric Le Goater .r_conf = R_CONF, 395bcaa8dddSCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 396bcaa8dddSCédric Le Goater .r_ctrl0 = R_CTRL0, 397bcaa8dddSCédric Le Goater .r_timings = R_TIMINGS, 398f286f04cSCédric Le Goater .nregs_timings = 1, 399bcaa8dddSCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 4005ade579bSPhilippe Mathieu-Daudé .max_peripherals = 3, 401bcaa8dddSCédric Le Goater .segments = aspeed_segments_ast2600_fmc, 402bcaa8dddSCédric Le Goater .flash_window_base = ASPEED26_SOC_FMC_FLASH_BASE, 403bcaa8dddSCédric Le Goater .flash_window_size = 0x10000000, 404*45a904afSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA | 405*45a904afSCédric Le Goater ASPEED_SMC_FEATURE_WDT_CONTROL, 4064dabf395SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 4074dabf395SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 408bcaa8dddSCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 409bcaa8dddSCédric Le Goater .segment_to_reg = aspeed_2600_smc_segment_to_reg, 410bcaa8dddSCédric Le Goater .reg_to_segment = aspeed_2600_smc_reg_to_segment, 4111769a70eSCédric Le Goater .dma_ctrl = aspeed_2600_smc_dma_ctrl, 412bcaa8dddSCédric Le Goater }, { 413bcaa8dddSCédric Le Goater .name = "aspeed.spi1-ast2600", 414bcaa8dddSCédric Le Goater .r_conf = R_CONF, 415bcaa8dddSCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 416bcaa8dddSCédric Le Goater .r_ctrl0 = R_CTRL0, 417bcaa8dddSCédric Le Goater .r_timings = R_TIMINGS, 418f286f04cSCédric Le Goater .nregs_timings = 2, 419bcaa8dddSCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 4205ade579bSPhilippe Mathieu-Daudé .max_peripherals = 2, 421bcaa8dddSCédric Le Goater .segments = aspeed_segments_ast2600_spi1, 422bcaa8dddSCédric Le Goater .flash_window_base = ASPEED26_SOC_SPI_FLASH_BASE, 423bcaa8dddSCédric Le Goater .flash_window_size = 0x10000000, 4241769a70eSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA | 4251769a70eSCédric Le Goater ASPEED_SMC_FEATURE_DMA_GRANT, 4264dabf395SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 4274dabf395SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 428bcaa8dddSCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 429bcaa8dddSCédric Le Goater .segment_to_reg = aspeed_2600_smc_segment_to_reg, 430bcaa8dddSCédric Le Goater .reg_to_segment = aspeed_2600_smc_reg_to_segment, 4311769a70eSCédric Le Goater .dma_ctrl = aspeed_2600_smc_dma_ctrl, 432bcaa8dddSCédric Le Goater }, { 433bcaa8dddSCédric Le Goater .name = "aspeed.spi2-ast2600", 434bcaa8dddSCédric Le Goater .r_conf = R_CONF, 435bcaa8dddSCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 436bcaa8dddSCédric Le Goater .r_ctrl0 = R_CTRL0, 437bcaa8dddSCédric Le Goater .r_timings = R_TIMINGS, 438f286f04cSCédric Le Goater .nregs_timings = 3, 439bcaa8dddSCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 4405ade579bSPhilippe Mathieu-Daudé .max_peripherals = 3, 441bcaa8dddSCédric Le Goater .segments = aspeed_segments_ast2600_spi2, 442bcaa8dddSCédric Le Goater .flash_window_base = ASPEED26_SOC_SPI2_FLASH_BASE, 443bcaa8dddSCédric Le Goater .flash_window_size = 0x10000000, 4441769a70eSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA | 4451769a70eSCédric Le Goater ASPEED_SMC_FEATURE_DMA_GRANT, 4464dabf395SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 4474dabf395SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 448bcaa8dddSCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 449bcaa8dddSCédric Le Goater .segment_to_reg = aspeed_2600_smc_segment_to_reg, 450bcaa8dddSCédric Le Goater .reg_to_segment = aspeed_2600_smc_reg_to_segment, 4511769a70eSCédric Le Goater .dma_ctrl = aspeed_2600_smc_dma_ctrl, 452d09dc5b7SCédric Le Goater }, 453924ed163SCédric Le Goater }; 454924ed163SCédric Le Goater 455a03cb1daSCédric Le Goater /* 456d0e25040SCédric Le Goater * The Segment Registers of the AST2400 and AST2500 have a 8MB 4575ade579bSPhilippe Mathieu-Daudé * unit. The address range of a flash SPI peripheral is encoded with 458d0e25040SCédric Le Goater * absolute addresses which should be part of the overall controller 459d0e25040SCédric Le Goater * window. 460a03cb1daSCédric Le Goater */ 461d0e25040SCédric Le Goater static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, 462d0e25040SCédric Le Goater const AspeedSegments *seg) 463a03cb1daSCédric Le Goater { 464a03cb1daSCédric Le Goater uint32_t reg = 0; 465a03cb1daSCédric Le Goater reg |= ((seg->addr >> 23) & SEG_START_MASK) << SEG_START_SHIFT; 466a03cb1daSCédric Le Goater reg |= (((seg->addr + seg->size) >> 23) & SEG_END_MASK) << SEG_END_SHIFT; 467a03cb1daSCédric Le Goater return reg; 468a03cb1daSCédric Le Goater } 469a03cb1daSCédric Le Goater 470d0e25040SCédric Le Goater static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, 471d0e25040SCédric Le Goater uint32_t reg, AspeedSegments *seg) 472a03cb1daSCédric Le Goater { 473a03cb1daSCédric Le Goater seg->addr = ((reg >> SEG_START_SHIFT) & SEG_START_MASK) << 23; 474a03cb1daSCédric Le Goater seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr; 475a03cb1daSCédric Le Goater } 476a03cb1daSCédric Le Goater 477bcaa8dddSCédric Le Goater /* 478bcaa8dddSCédric Le Goater * The Segment Registers of the AST2600 have a 1MB unit. The address 4795ade579bSPhilippe Mathieu-Daudé * range of a flash SPI peripheral is encoded with offsets in the overall 480bcaa8dddSCédric Le Goater * controller window. The previous SoC AST2400 and AST2500 used 481bcaa8dddSCédric Le Goater * absolute addresses. Only bits [27:20] are relevant and the end 482bcaa8dddSCédric Le Goater * address is an upper bound limit. 483bcaa8dddSCédric Le Goater */ 484bcaa8dddSCédric Le Goater #define AST2600_SEG_ADDR_MASK 0x0ff00000 485bcaa8dddSCédric Le Goater 486bcaa8dddSCédric Le Goater static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s, 487bcaa8dddSCédric Le Goater const AspeedSegments *seg) 488bcaa8dddSCédric Le Goater { 489bcaa8dddSCédric Le Goater uint32_t reg = 0; 490bcaa8dddSCédric Le Goater 491bcaa8dddSCédric Le Goater /* Disabled segments have a nil register */ 492bcaa8dddSCédric Le Goater if (!seg->size) { 493bcaa8dddSCédric Le Goater return 0; 494bcaa8dddSCédric Le Goater } 495bcaa8dddSCédric Le Goater 496bcaa8dddSCédric Le Goater reg |= (seg->addr & AST2600_SEG_ADDR_MASK) >> 16; /* start offset */ 497bcaa8dddSCédric Le Goater reg |= (seg->addr + seg->size - 1) & AST2600_SEG_ADDR_MASK; /* end offset */ 498bcaa8dddSCédric Le Goater return reg; 499bcaa8dddSCédric Le Goater } 500bcaa8dddSCédric Le Goater 501bcaa8dddSCédric Le Goater static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s, 502bcaa8dddSCédric Le Goater uint32_t reg, AspeedSegments *seg) 503bcaa8dddSCédric Le Goater { 504bcaa8dddSCédric Le Goater uint32_t start_offset = (reg << 16) & AST2600_SEG_ADDR_MASK; 505bcaa8dddSCédric Le Goater uint32_t end_offset = reg & AST2600_SEG_ADDR_MASK; 506bcaa8dddSCédric Le Goater 5072175eacfSCédric Le Goater if (reg) { 508bcaa8dddSCédric Le Goater seg->addr = s->ctrl->flash_window_base + start_offset; 509bcaa8dddSCédric Le Goater seg->size = end_offset + MiB - start_offset; 5102175eacfSCédric Le Goater } else { 5112175eacfSCédric Le Goater seg->addr = s->ctrl->flash_window_base; 5122175eacfSCédric Le Goater seg->size = 0; 5132175eacfSCédric Le Goater } 514bcaa8dddSCédric Le Goater } 515bcaa8dddSCédric Le Goater 516a03cb1daSCédric Le Goater static bool aspeed_smc_flash_overlap(const AspeedSMCState *s, 517a03cb1daSCédric Le Goater const AspeedSegments *new, 518a03cb1daSCédric Le Goater int cs) 519a03cb1daSCédric Le Goater { 520a03cb1daSCédric Le Goater AspeedSegments seg; 521a03cb1daSCédric Le Goater int i; 522a03cb1daSCédric Le Goater 5235ade579bSPhilippe Mathieu-Daudé for (i = 0; i < s->ctrl->max_peripherals; i++) { 524a03cb1daSCédric Le Goater if (i == cs) { 525a03cb1daSCédric Le Goater continue; 526a03cb1daSCédric Le Goater } 527a03cb1daSCédric Le Goater 528d0e25040SCédric Le Goater s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + i], &seg); 529a03cb1daSCédric Le Goater 530a03cb1daSCédric Le Goater if (new->addr + new->size > seg.addr && 531a03cb1daSCédric Le Goater new->addr < seg.addr + seg.size) { 532a03cb1daSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: new segment CS%d [ 0x%" 533a03cb1daSCédric Le Goater HWADDR_PRIx" - 0x%"HWADDR_PRIx" ] overlaps with " 534a03cb1daSCédric Le Goater "CS%d [ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]\n", 535a03cb1daSCédric Le Goater s->ctrl->name, cs, new->addr, new->addr + new->size, 536a03cb1daSCédric Le Goater i, seg.addr, seg.addr + seg.size); 537a03cb1daSCédric Le Goater return true; 538a03cb1daSCédric Le Goater } 539a03cb1daSCédric Le Goater } 540a03cb1daSCédric Le Goater return false; 541a03cb1daSCédric Le Goater } 542a03cb1daSCédric Le Goater 543673b1f86SCédric Le Goater static void aspeed_smc_flash_set_segment_region(AspeedSMCState *s, int cs, 544673b1f86SCédric Le Goater uint64_t regval) 545673b1f86SCédric Le Goater { 546673b1f86SCédric Le Goater AspeedSMCFlash *fl = &s->flashes[cs]; 547673b1f86SCédric Le Goater AspeedSegments seg; 548673b1f86SCédric Le Goater 549673b1f86SCédric Le Goater s->ctrl->reg_to_segment(s, regval, &seg); 550673b1f86SCédric Le Goater 551673b1f86SCédric Le Goater memory_region_transaction_begin(); 552673b1f86SCédric Le Goater memory_region_set_size(&fl->mmio, seg.size); 553673b1f86SCédric Le Goater memory_region_set_address(&fl->mmio, seg.addr - s->ctrl->flash_window_base); 5542175eacfSCédric Le Goater memory_region_set_enabled(&fl->mmio, !!seg.size); 555673b1f86SCédric Le Goater memory_region_transaction_commit(); 556673b1f86SCédric Le Goater 557673b1f86SCédric Le Goater s->regs[R_SEG_ADDR0 + cs] = regval; 558673b1f86SCédric Le Goater } 559673b1f86SCédric Le Goater 560a03cb1daSCédric Le Goater static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, 561a03cb1daSCédric Le Goater uint64_t new) 562a03cb1daSCédric Le Goater { 563a03cb1daSCédric Le Goater AspeedSegments seg; 564a03cb1daSCédric Le Goater 565d0e25040SCédric Le Goater s->ctrl->reg_to_segment(s, new, &seg); 566a03cb1daSCédric Le Goater 567bd6ce9a6SCédric Le Goater trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); 568bd6ce9a6SCédric Le Goater 569a03cb1daSCédric Le Goater /* The start address of CS0 is read-only */ 570a03cb1daSCédric Le Goater if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { 571a03cb1daSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 572a03cb1daSCédric Le Goater "%s: Tried to change CS0 start address to 0x%" 573a03cb1daSCédric Le Goater HWADDR_PRIx "\n", s->ctrl->name, seg.addr); 5740584d3c3SCédric Le Goater seg.addr = s->ctrl->flash_window_base; 575d0e25040SCédric Le Goater new = s->ctrl->segment_to_reg(s, &seg); 576a03cb1daSCédric Le Goater } 577a03cb1daSCédric Le Goater 578a03cb1daSCédric Le Goater /* 579a03cb1daSCédric Le Goater * The end address of the AST2500 spi controllers is also 580a03cb1daSCédric Le Goater * read-only. 581a03cb1daSCédric Le Goater */ 582a03cb1daSCédric Le Goater if ((s->ctrl->segments == aspeed_segments_ast2500_spi1 || 583a03cb1daSCédric Le Goater s->ctrl->segments == aspeed_segments_ast2500_spi2) && 5845ade579bSPhilippe Mathieu-Daudé cs == s->ctrl->max_peripherals && 585a03cb1daSCédric Le Goater seg.addr + seg.size != s->ctrl->segments[cs].addr + 586a03cb1daSCédric Le Goater s->ctrl->segments[cs].size) { 587a03cb1daSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 588a03cb1daSCédric Le Goater "%s: Tried to change CS%d end address to 0x%" 5890584d3c3SCédric Le Goater HWADDR_PRIx "\n", s->ctrl->name, cs, seg.addr + seg.size); 5900584d3c3SCédric Le Goater seg.size = s->ctrl->segments[cs].addr + s->ctrl->segments[cs].size - 5910584d3c3SCédric Le Goater seg.addr; 592d0e25040SCédric Le Goater new = s->ctrl->segment_to_reg(s, &seg); 593a03cb1daSCédric Le Goater } 594a03cb1daSCédric Le Goater 595a03cb1daSCédric Le Goater /* Keep the segment in the overall flash window */ 5962175eacfSCédric Le Goater if (seg.size && 5972175eacfSCédric Le Goater (seg.addr + seg.size <= s->ctrl->flash_window_base || 5982175eacfSCédric Le Goater seg.addr > s->ctrl->flash_window_base + s->ctrl->flash_window_size)) { 599a03cb1daSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: new segment for CS%d is invalid : " 600a03cb1daSCédric Le Goater "[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]\n", 601a03cb1daSCédric Le Goater s->ctrl->name, cs, seg.addr, seg.addr + seg.size); 602a03cb1daSCédric Le Goater return; 603a03cb1daSCédric Le Goater } 604a03cb1daSCédric Le Goater 605a03cb1daSCédric Le Goater /* Check start address vs. alignment */ 6060584d3c3SCédric Le Goater if (seg.size && !QEMU_IS_ALIGNED(seg.addr, seg.size)) { 607a03cb1daSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: new segment for CS%d is not " 608a03cb1daSCédric Le Goater "aligned : [ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]\n", 609a03cb1daSCédric Le Goater s->ctrl->name, cs, seg.addr, seg.addr + seg.size); 610a03cb1daSCédric Le Goater } 611a03cb1daSCédric Le Goater 6120584d3c3SCédric Le Goater /* And segments should not overlap (in the specs) */ 6130584d3c3SCédric Le Goater aspeed_smc_flash_overlap(s, &seg, cs); 614a03cb1daSCédric Le Goater 615a03cb1daSCédric Le Goater /* All should be fine now to move the region */ 616673b1f86SCédric Le Goater aspeed_smc_flash_set_segment_region(s, cs, new); 617a03cb1daSCédric Le Goater } 618a03cb1daSCédric Le Goater 619924ed163SCédric Le Goater static uint64_t aspeed_smc_flash_default_read(void *opaque, hwaddr addr, 620924ed163SCédric Le Goater unsigned size) 621924ed163SCédric Le Goater { 622924ed163SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: To 0x%" HWADDR_PRIx " of size %u" 623924ed163SCédric Le Goater PRIx64 "\n", __func__, addr, size); 624924ed163SCédric Le Goater return 0; 625924ed163SCédric Le Goater } 626924ed163SCédric Le Goater 627924ed163SCédric Le Goater static void aspeed_smc_flash_default_write(void *opaque, hwaddr addr, 628924ed163SCédric Le Goater uint64_t data, unsigned size) 629924ed163SCédric Le Goater { 630924ed163SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: To 0x%" HWADDR_PRIx " of size %u: 0x%" 631924ed163SCédric Le Goater PRIx64 "\n", __func__, addr, size, data); 632924ed163SCédric Le Goater } 633924ed163SCédric Le Goater 634924ed163SCédric Le Goater static const MemoryRegionOps aspeed_smc_flash_default_ops = { 635924ed163SCédric Le Goater .read = aspeed_smc_flash_default_read, 636924ed163SCédric Le Goater .write = aspeed_smc_flash_default_write, 637924ed163SCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 638924ed163SCédric Le Goater .valid = { 639924ed163SCédric Le Goater .min_access_size = 1, 640924ed163SCédric Le Goater .max_access_size = 4, 641924ed163SCédric Le Goater }, 642924ed163SCédric Le Goater }; 643924ed163SCédric Le Goater 644f248a9dbSCédric Le Goater static inline int aspeed_smc_flash_mode(const AspeedSMCFlash *fl) 645924ed163SCédric Le Goater { 646f248a9dbSCédric Le Goater const AspeedSMCState *s = fl->controller; 647f248a9dbSCédric Le Goater 648f248a9dbSCédric Le Goater return s->regs[s->r_ctrl0 + fl->id] & CTRL_CMD_MODE_MASK; 649924ed163SCédric Le Goater } 650924ed163SCédric Le Goater 651f248a9dbSCédric Le Goater static inline bool aspeed_smc_is_writable(const AspeedSMCFlash *fl) 652924ed163SCédric Le Goater { 653f248a9dbSCédric Le Goater const AspeedSMCState *s = fl->controller; 654f248a9dbSCédric Le Goater 655f248a9dbSCédric Le Goater return s->regs[s->r_conf] & (1 << (s->conf_enable_w0 + fl->id)); 656924ed163SCédric Le Goater } 657924ed163SCédric Le Goater 658fcdf2c59SCédric Le Goater static inline int aspeed_smc_flash_cmd(const AspeedSMCFlash *fl) 659fcdf2c59SCédric Le Goater { 660fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 661fcdf2c59SCédric Le Goater int cmd = (s->regs[s->r_ctrl0 + fl->id] >> CTRL_CMD_SHIFT) & CTRL_CMD_MASK; 662fcdf2c59SCédric Le Goater 663bcaa8dddSCédric Le Goater /* 664bcaa8dddSCédric Le Goater * In read mode, the default SPI command is READ (0x3). In other 665bcaa8dddSCédric Le Goater * modes, the command should necessarily be defined 666bcaa8dddSCédric Le Goater * 667bcaa8dddSCédric Le Goater * TODO: add support for READ4 (0x13) on AST2600 668bcaa8dddSCédric Le Goater */ 669fcdf2c59SCédric Le Goater if (aspeed_smc_flash_mode(fl) == CTRL_READMODE) { 670fcdf2c59SCédric Le Goater cmd = SPI_OP_READ; 671fcdf2c59SCédric Le Goater } 672fcdf2c59SCédric Le Goater 673fcdf2c59SCédric Le Goater if (!cmd) { 674fcdf2c59SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: no command defined for mode %d\n", 675fcdf2c59SCédric Le Goater __func__, aspeed_smc_flash_mode(fl)); 676fcdf2c59SCédric Le Goater } 677fcdf2c59SCédric Le Goater 678fcdf2c59SCédric Le Goater return cmd; 679fcdf2c59SCédric Le Goater } 680fcdf2c59SCédric Le Goater 681fcdf2c59SCédric Le Goater static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) 682fcdf2c59SCédric Le Goater { 683fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 684fcdf2c59SCédric Le Goater 685fcdf2c59SCédric Le Goater if (s->ctrl->segments == aspeed_segments_spi) { 686fcdf2c59SCédric Le Goater return s->regs[s->r_ctrl0] & CTRL_AST2400_SPI_4BYTE; 687fcdf2c59SCédric Le Goater } else { 688fcdf2c59SCédric Le Goater return s->regs[s->r_ce_ctrl] & (1 << (CTRL_EXTENDED0 + fl->id)); 689fcdf2c59SCédric Le Goater } 690fcdf2c59SCédric Le Goater } 691fcdf2c59SCédric Le Goater 692e7e741caSCédric Le Goater static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) 693fcdf2c59SCédric Le Goater { 694e7e741caSCédric Le Goater AspeedSMCState *s = fl->controller; 695fcdf2c59SCédric Le Goater 696e7e741caSCédric Le Goater trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); 697e7e741caSCédric Le Goater 698e7e741caSCédric Le Goater qemu_set_irq(s->cs_lines[fl->id], unselect); 699fcdf2c59SCédric Le Goater } 700fcdf2c59SCédric Le Goater 701fcdf2c59SCédric Le Goater static void aspeed_smc_flash_select(AspeedSMCFlash *fl) 702fcdf2c59SCédric Le Goater { 703e7e741caSCédric Le Goater aspeed_smc_flash_do_select(fl, false); 704fcdf2c59SCédric Le Goater } 705fcdf2c59SCédric Le Goater 706fcdf2c59SCédric Le Goater static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) 707fcdf2c59SCédric Le Goater { 708e7e741caSCédric Le Goater aspeed_smc_flash_do_select(fl, true); 709fcdf2c59SCédric Le Goater } 710fcdf2c59SCédric Le Goater 711fcdf2c59SCédric Le Goater static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, 712fcdf2c59SCédric Le Goater uint32_t addr) 713fcdf2c59SCédric Le Goater { 714fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 715fcdf2c59SCédric Le Goater AspeedSegments seg; 716fcdf2c59SCédric Le Goater 717d0e25040SCédric Le Goater s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + fl->id], &seg); 718b4cc583fSCédric Le Goater if ((addr % seg.size) != addr) { 719fcdf2c59SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 720fcdf2c59SCédric Le Goater "%s: invalid address 0x%08x for CS%d segment : " 721fcdf2c59SCédric Le Goater "[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]\n", 722fcdf2c59SCédric Le Goater s->ctrl->name, addr, fl->id, seg.addr, 723fcdf2c59SCédric Le Goater seg.addr + seg.size); 724b4cc583fSCédric Le Goater addr %= seg.size; 725fcdf2c59SCédric Le Goater } 726fcdf2c59SCédric Le Goater 727fcdf2c59SCédric Le Goater return addr; 728fcdf2c59SCédric Le Goater } 729fcdf2c59SCédric Le Goater 730ac2810deSCédric Le Goater static int aspeed_smc_flash_dummies(const AspeedSMCFlash *fl) 731ac2810deSCédric Le Goater { 732ac2810deSCédric Le Goater const AspeedSMCState *s = fl->controller; 733ac2810deSCédric Le Goater uint32_t r_ctrl0 = s->regs[s->r_ctrl0 + fl->id]; 734ac2810deSCédric Le Goater uint32_t dummy_high = (r_ctrl0 >> CTRL_DUMMY_HIGH_SHIFT) & 0x1; 735ac2810deSCédric Le Goater uint32_t dummy_low = (r_ctrl0 >> CTRL_DUMMY_LOW_SHIFT) & 0x3; 7360721309eSCédric Le Goater uint32_t dummies = ((dummy_high << 2) | dummy_low) * 8; 737ac2810deSCédric Le Goater 7380721309eSCédric Le Goater if (r_ctrl0 & CTRL_IO_DUAL_ADDR_DATA) { 7390721309eSCédric Le Goater dummies /= 2; 7400721309eSCédric Le Goater } 7410721309eSCédric Le Goater 7420721309eSCédric Le Goater return dummies; 743ac2810deSCédric Le Goater } 744ac2810deSCédric Le Goater 74596c4be95SCédric Le Goater static void aspeed_smc_flash_setup(AspeedSMCFlash *fl, uint32_t addr) 746fcdf2c59SCédric Le Goater { 747fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 748fcdf2c59SCédric Le Goater uint8_t cmd = aspeed_smc_flash_cmd(fl); 749af453a5eSCédric Le Goater int i = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; 750fcdf2c59SCédric Le Goater 751fcdf2c59SCédric Le Goater /* Flash access can not exceed CS segment */ 752fcdf2c59SCédric Le Goater addr = aspeed_smc_check_segment_addr(fl, addr); 753fcdf2c59SCédric Le Goater 754fcdf2c59SCédric Le Goater ssi_transfer(s->spi, cmd); 755af453a5eSCédric Le Goater while (i--) { 756af453a5eSCédric Le Goater if (aspeed_smc_addr_byte_enabled(s, i)) { 757af453a5eSCédric Le Goater ssi_transfer(s->spi, (addr >> (i * 8)) & 0xff); 758fcdf2c59SCédric Le Goater } 759af453a5eSCédric Le Goater } 76096c4be95SCédric Le Goater 76196c4be95SCédric Le Goater /* 76296c4be95SCédric Le Goater * Use fake transfers to model dummy bytes. The value should 76396c4be95SCédric Le Goater * be configured to some non-zero value in fast read mode and 76496c4be95SCédric Le Goater * zero in read mode. But, as the HW allows inconsistent 76596c4be95SCédric Le Goater * settings, let's check for fast read mode. 76696c4be95SCédric Le Goater */ 76796c4be95SCédric Le Goater if (aspeed_smc_flash_mode(fl) == CTRL_FREADMODE) { 76896c4be95SCédric Le Goater for (i = 0; i < aspeed_smc_flash_dummies(fl); i++) { 7699149af2aSCédric Le Goater ssi_transfer(fl->controller->spi, s->regs[R_DUMMY_DATA] & 0xff); 77096c4be95SCédric Le Goater } 77196c4be95SCédric Le Goater } 772fcdf2c59SCédric Le Goater } 773fcdf2c59SCédric Le Goater 774924ed163SCédric Le Goater static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) 775924ed163SCédric Le Goater { 776924ed163SCédric Le Goater AspeedSMCFlash *fl = opaque; 777fcdf2c59SCédric Le Goater AspeedSMCState *s = fl->controller; 778924ed163SCédric Le Goater uint64_t ret = 0; 779924ed163SCédric Le Goater int i; 780924ed163SCédric Le Goater 781fcdf2c59SCédric Le Goater switch (aspeed_smc_flash_mode(fl)) { 782fcdf2c59SCédric Le Goater case CTRL_USERMODE: 783924ed163SCédric Le Goater for (i = 0; i < size; i++) { 784924ed163SCédric Le Goater ret |= ssi_transfer(s->spi, 0x0) << (8 * i); 785924ed163SCédric Le Goater } 786fcdf2c59SCédric Le Goater break; 787fcdf2c59SCédric Le Goater case CTRL_READMODE: 788fcdf2c59SCédric Le Goater case CTRL_FREADMODE: 789fcdf2c59SCédric Le Goater aspeed_smc_flash_select(fl); 79096c4be95SCédric Le Goater aspeed_smc_flash_setup(fl, addr); 791ac2810deSCédric Le Goater 792fcdf2c59SCédric Le Goater for (i = 0; i < size; i++) { 793fcdf2c59SCédric Le Goater ret |= ssi_transfer(s->spi, 0x0) << (8 * i); 794fcdf2c59SCédric Le Goater } 795fcdf2c59SCédric Le Goater 796fcdf2c59SCédric Le Goater aspeed_smc_flash_unselect(fl); 797fcdf2c59SCédric Le Goater break; 798fcdf2c59SCédric Le Goater default: 799fcdf2c59SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid flash mode %d\n", 800fcdf2c59SCédric Le Goater __func__, aspeed_smc_flash_mode(fl)); 801924ed163SCédric Le Goater } 802924ed163SCédric Le Goater 803bd6ce9a6SCédric Le Goater trace_aspeed_smc_flash_read(fl->id, addr, size, ret, 804bd6ce9a6SCédric Le Goater aspeed_smc_flash_mode(fl)); 805924ed163SCédric Le Goater return ret; 806924ed163SCédric Le Goater } 807924ed163SCédric Le Goater 808f95c4bffSCédric Le Goater /* 809f95c4bffSCédric Le Goater * TODO (clg@kaod.org): stolen from xilinx_spips.c. Should move to a 810f95c4bffSCédric Le Goater * common include header. 811f95c4bffSCédric Le Goater */ 812f95c4bffSCédric Le Goater typedef enum { 813f95c4bffSCédric Le Goater READ = 0x3, READ_4 = 0x13, 814f95c4bffSCédric Le Goater FAST_READ = 0xb, FAST_READ_4 = 0x0c, 815f95c4bffSCédric Le Goater DOR = 0x3b, DOR_4 = 0x3c, 816f95c4bffSCédric Le Goater QOR = 0x6b, QOR_4 = 0x6c, 817f95c4bffSCédric Le Goater DIOR = 0xbb, DIOR_4 = 0xbc, 818f95c4bffSCédric Le Goater QIOR = 0xeb, QIOR_4 = 0xec, 819f95c4bffSCédric Le Goater 820f95c4bffSCédric Le Goater PP = 0x2, PP_4 = 0x12, 821f95c4bffSCédric Le Goater DPP = 0xa2, 822f95c4bffSCédric Le Goater QPP = 0x32, QPP_4 = 0x34, 823f95c4bffSCédric Le Goater } FlashCMD; 824f95c4bffSCédric Le Goater 825f95c4bffSCédric Le Goater static int aspeed_smc_num_dummies(uint8_t command) 826f95c4bffSCédric Le Goater { 827f95c4bffSCédric Le Goater switch (command) { /* check for dummies */ 828f95c4bffSCédric Le Goater case READ: /* no dummy bytes/cycles */ 829f95c4bffSCédric Le Goater case PP: 830f95c4bffSCédric Le Goater case DPP: 831f95c4bffSCédric Le Goater case QPP: 832f95c4bffSCédric Le Goater case READ_4: 833f95c4bffSCédric Le Goater case PP_4: 834f95c4bffSCédric Le Goater case QPP_4: 835f95c4bffSCédric Le Goater return 0; 836f95c4bffSCédric Le Goater case FAST_READ: 837f95c4bffSCédric Le Goater case DOR: 838f95c4bffSCédric Le Goater case QOR: 8397faf6f17SGuenter Roeck case FAST_READ_4: 840f95c4bffSCédric Le Goater case DOR_4: 841f95c4bffSCédric Le Goater case QOR_4: 842f95c4bffSCédric Le Goater return 1; 843f95c4bffSCédric Le Goater case DIOR: 844f95c4bffSCédric Le Goater case DIOR_4: 845f95c4bffSCédric Le Goater return 2; 846f95c4bffSCédric Le Goater case QIOR: 847f95c4bffSCédric Le Goater case QIOR_4: 848f95c4bffSCédric Le Goater return 4; 849f95c4bffSCédric Le Goater default: 850f95c4bffSCédric Le Goater return -1; 851f95c4bffSCédric Le Goater } 852f95c4bffSCédric Le Goater } 853f95c4bffSCédric Le Goater 854f95c4bffSCédric Le Goater static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, 855f95c4bffSCédric Le Goater unsigned size) 856f95c4bffSCédric Le Goater { 857f95c4bffSCédric Le Goater AspeedSMCState *s = fl->controller; 858f95c4bffSCédric Le Goater uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; 859f95c4bffSCédric Le Goater 860bd6ce9a6SCédric Le Goater trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, 861bd6ce9a6SCédric Le Goater (uint8_t) data & 0xff); 862bd6ce9a6SCédric Le Goater 863f95c4bffSCédric Le Goater if (s->snoop_index == SNOOP_OFF) { 864f95c4bffSCédric Le Goater return false; /* Do nothing */ 865f95c4bffSCédric Le Goater 866f95c4bffSCédric Le Goater } else if (s->snoop_index == SNOOP_START) { 867f95c4bffSCédric Le Goater uint8_t cmd = data & 0xff; 868f95c4bffSCédric Le Goater int ndummies = aspeed_smc_num_dummies(cmd); 869f95c4bffSCédric Le Goater 870f95c4bffSCédric Le Goater /* 871f95c4bffSCédric Le Goater * No dummy cycles are expected with the current command. Turn 872f95c4bffSCédric Le Goater * off snooping and let the transfer proceed normally. 873f95c4bffSCédric Le Goater */ 874f95c4bffSCédric Le Goater if (ndummies <= 0) { 875f95c4bffSCédric Le Goater s->snoop_index = SNOOP_OFF; 876f95c4bffSCédric Le Goater return false; 877f95c4bffSCédric Le Goater } 878f95c4bffSCédric Le Goater 879f95c4bffSCédric Le Goater s->snoop_dummies = ndummies * 8; 880f95c4bffSCédric Le Goater 881f95c4bffSCédric Le Goater } else if (s->snoop_index >= addr_width + 1) { 882f95c4bffSCédric Le Goater 883f95c4bffSCédric Le Goater /* The SPI transfer has reached the dummy cycles sequence */ 884f95c4bffSCédric Le Goater for (; s->snoop_dummies; s->snoop_dummies--) { 885f95c4bffSCédric Le Goater ssi_transfer(s->spi, s->regs[R_DUMMY_DATA] & 0xff); 886f95c4bffSCédric Le Goater } 887f95c4bffSCédric Le Goater 888f95c4bffSCédric Le Goater /* If no more dummy cycles are expected, turn off snooping */ 889f95c4bffSCédric Le Goater if (!s->snoop_dummies) { 890f95c4bffSCédric Le Goater s->snoop_index = SNOOP_OFF; 891f95c4bffSCédric Le Goater } else { 892f95c4bffSCédric Le Goater s->snoop_index += size; 893f95c4bffSCédric Le Goater } 894f95c4bffSCédric Le Goater 895f95c4bffSCédric Le Goater /* 896f95c4bffSCédric Le Goater * Dummy cycles have been faked already. Ignore the current 897f95c4bffSCédric Le Goater * SPI transfer 898f95c4bffSCédric Le Goater */ 899f95c4bffSCédric Le Goater return true; 900f95c4bffSCédric Le Goater } 901f95c4bffSCédric Le Goater 902f95c4bffSCédric Le Goater s->snoop_index += size; 903f95c4bffSCédric Le Goater return false; 904f95c4bffSCédric Le Goater } 905f95c4bffSCédric Le Goater 906924ed163SCédric Le Goater static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, 907924ed163SCédric Le Goater unsigned size) 908924ed163SCédric Le Goater { 909924ed163SCédric Le Goater AspeedSMCFlash *fl = opaque; 910fcdf2c59SCédric Le Goater AspeedSMCState *s = fl->controller; 911924ed163SCédric Le Goater int i; 912924ed163SCédric Le Goater 913bd6ce9a6SCédric Le Goater trace_aspeed_smc_flash_write(fl->id, addr, size, data, 914bd6ce9a6SCédric Le Goater aspeed_smc_flash_mode(fl)); 915bd6ce9a6SCédric Le Goater 916f248a9dbSCédric Le Goater if (!aspeed_smc_is_writable(fl)) { 917924ed163SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: flash is not writable at 0x%" 918924ed163SCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 919924ed163SCédric Le Goater return; 920924ed163SCédric Le Goater } 921924ed163SCédric Le Goater 922fcdf2c59SCédric Le Goater switch (aspeed_smc_flash_mode(fl)) { 923fcdf2c59SCédric Le Goater case CTRL_USERMODE: 924f95c4bffSCédric Le Goater if (aspeed_smc_do_snoop(fl, data, size)) { 925f95c4bffSCédric Le Goater break; 926f95c4bffSCédric Le Goater } 927f95c4bffSCédric Le Goater 928fcdf2c59SCédric Le Goater for (i = 0; i < size; i++) { 929fcdf2c59SCédric Le Goater ssi_transfer(s->spi, (data >> (8 * i)) & 0xff); 930924ed163SCédric Le Goater } 931fcdf2c59SCédric Le Goater break; 932fcdf2c59SCédric Le Goater case CTRL_WRITEMODE: 933fcdf2c59SCédric Le Goater aspeed_smc_flash_select(fl); 93496c4be95SCédric Le Goater aspeed_smc_flash_setup(fl, addr); 935924ed163SCédric Le Goater 936924ed163SCédric Le Goater for (i = 0; i < size; i++) { 937924ed163SCédric Le Goater ssi_transfer(s->spi, (data >> (8 * i)) & 0xff); 938924ed163SCédric Le Goater } 939fcdf2c59SCédric Le Goater 940fcdf2c59SCédric Le Goater aspeed_smc_flash_unselect(fl); 941fcdf2c59SCédric Le Goater break; 942fcdf2c59SCédric Le Goater default: 943fcdf2c59SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid flash mode %d\n", 944fcdf2c59SCédric Le Goater __func__, aspeed_smc_flash_mode(fl)); 945fcdf2c59SCédric Le Goater } 946924ed163SCédric Le Goater } 947924ed163SCédric Le Goater 948924ed163SCédric Le Goater static const MemoryRegionOps aspeed_smc_flash_ops = { 949924ed163SCédric Le Goater .read = aspeed_smc_flash_read, 950924ed163SCédric Le Goater .write = aspeed_smc_flash_write, 951924ed163SCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 952924ed163SCédric Le Goater .valid = { 953924ed163SCédric Le Goater .min_access_size = 1, 954924ed163SCédric Le Goater .max_access_size = 4, 955924ed163SCédric Le Goater }, 9567c1c69bcSCédric Le Goater }; 9577c1c69bcSCédric Le Goater 958e7e741caSCédric Le Goater static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) 9597c1c69bcSCédric Le Goater { 960f95c4bffSCédric Le Goater AspeedSMCState *s = fl->controller; 961e7e741caSCédric Le Goater bool unselect; 962f95c4bffSCédric Le Goater 963e7e741caSCédric Le Goater /* User mode selects the CS, other modes unselect */ 964e7e741caSCédric Le Goater unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; 9657c1c69bcSCédric Le Goater 966e7e741caSCédric Le Goater /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ 967e7e741caSCédric Le Goater if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && 968e7e741caSCédric Le Goater value & CTRL_CE_STOP_ACTIVE) { 969e7e741caSCédric Le Goater unselect = true; 970e7e741caSCédric Le Goater } 971e7e741caSCédric Le Goater 972e7e741caSCédric Le Goater s->regs[s->r_ctrl0 + fl->id] = value; 973e7e741caSCédric Le Goater 974e7e741caSCédric Le Goater s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; 975e7e741caSCédric Le Goater 976e7e741caSCédric Le Goater aspeed_smc_flash_do_select(fl, unselect); 9777c1c69bcSCédric Le Goater } 9787c1c69bcSCédric Le Goater 9797c1c69bcSCédric Le Goater static void aspeed_smc_reset(DeviceState *d) 9807c1c69bcSCédric Le Goater { 9817c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(d); 9827c1c69bcSCédric Le Goater int i; 9837c1c69bcSCédric Le Goater 9847c1c69bcSCédric Le Goater memset(s->regs, 0, sizeof s->regs); 9857c1c69bcSCédric Le Goater 9865ade579bSPhilippe Mathieu-Daudé /* Unselect all peripherals */ 9877c1c69bcSCédric Le Goater for (i = 0; i < s->num_cs; ++i) { 9887c1c69bcSCédric Le Goater s->regs[s->r_ctrl0 + i] |= CTRL_CE_STOP_ACTIVE; 9891d247bd0SCédric Le Goater qemu_set_irq(s->cs_lines[i], true); 9907c1c69bcSCédric Le Goater } 9917c1c69bcSCédric Le Goater 992673b1f86SCédric Le Goater /* setup the default segment register values and regions for all */ 9935ade579bSPhilippe Mathieu-Daudé for (i = 0; i < s->ctrl->max_peripherals; ++i) { 994673b1f86SCédric Le Goater aspeed_smc_flash_set_segment_region(s, i, 995673b1f86SCédric Le Goater s->ctrl->segment_to_reg(s, &s->ctrl->segments[i])); 996a03cb1daSCédric Le Goater } 9970707b34dSCédric Le Goater 998bcaa8dddSCédric Le Goater /* HW strapping flash type for the AST2600 controllers */ 999bcaa8dddSCédric Le Goater if (s->ctrl->segments == aspeed_segments_ast2600_fmc) { 1000bcaa8dddSCédric Le Goater /* flash type is fixed to SPI for all */ 1001bcaa8dddSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); 1002bcaa8dddSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1); 1003bcaa8dddSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE2); 1004bcaa8dddSCédric Le Goater } 1005bcaa8dddSCédric Le Goater 1006a57baeb4SCédric Le Goater /* HW strapping flash type for FMC controllers */ 10070707b34dSCédric Le Goater if (s->ctrl->segments == aspeed_segments_ast2500_fmc) { 10080707b34dSCédric Le Goater /* flash type is fixed to SPI for CE0 and CE1 */ 10090707b34dSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); 10100707b34dSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1); 10110707b34dSCédric Le Goater } 10120707b34dSCédric Le Goater 10130707b34dSCédric Le Goater /* HW strapping for AST2400 FMC controllers (SCU70). Let's use the 10140707b34dSCédric Le Goater * configuration of the palmetto-bmc machine */ 10150707b34dSCédric Le Goater if (s->ctrl->segments == aspeed_segments_fmc) { 10160707b34dSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); 10170707b34dSCédric Le Goater } 1018f95c4bffSCédric Le Goater 1019f95c4bffSCédric Le Goater s->snoop_index = SNOOP_OFF; 1020f95c4bffSCédric Le Goater s->snoop_dummies = 0; 10217c1c69bcSCédric Le Goater } 10227c1c69bcSCédric Le Goater 10237c1c69bcSCédric Le Goater static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) 10247c1c69bcSCédric Le Goater { 10257c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(opaque); 10267c1c69bcSCédric Le Goater 10277c1c69bcSCédric Le Goater addr >>= 2; 10287c1c69bcSCédric Le Goater 102997c2ed5dSCédric Le Goater if (addr == s->r_conf || 1030f286f04cSCédric Le Goater (addr >= s->r_timings && 1031f286f04cSCédric Le Goater addr < s->r_timings + s->ctrl->nregs_timings) || 103297c2ed5dSCédric Le Goater addr == s->r_ce_ctrl || 1033af453a5eSCédric Le Goater addr == R_CE_CMD_CTRL || 10342e1f0502SCédric Le Goater addr == R_INTR_CTRL || 10359149af2aSCédric Le Goater addr == R_DUMMY_DATA || 1036*45a904afSCédric Le Goater (aspeed_smc_has_wdt_control(s) && addr == R_FMC_WDT2_CTRL) || 10371c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_CTRL) || 10381c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_FLASH_ADDR) || 10391c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_DRAM_ADDR) || 10401c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_LEN) || 10411c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_CHECKSUM) || 10425ade579bSPhilippe Mathieu-Daudé (addr >= R_SEG_ADDR0 && 10435ade579bSPhilippe Mathieu-Daudé addr < R_SEG_ADDR0 + s->ctrl->max_peripherals) || 10445ade579bSPhilippe Mathieu-Daudé (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_peripherals)) { 1045bd6ce9a6SCédric Le Goater 1046bd6ce9a6SCédric Le Goater trace_aspeed_smc_read(addr, size, s->regs[addr]); 1047bd6ce9a6SCédric Le Goater 104897c2ed5dSCédric Le Goater return s->regs[addr]; 104997c2ed5dSCédric Le Goater } else { 10507c1c69bcSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", 10517c1c69bcSCédric Le Goater __func__, addr); 1052b617ca92SCédric Le Goater return -1; 10537c1c69bcSCédric Le Goater } 10547c1c69bcSCédric Le Goater } 10557c1c69bcSCédric Le Goater 10560d72c717SCédric Le Goater static uint8_t aspeed_smc_hclk_divisor(uint8_t hclk_mask) 10570d72c717SCédric Le Goater { 10580d72c717SCédric Le Goater /* HCLK/1 .. HCLK/16 */ 10590d72c717SCédric Le Goater const uint8_t hclk_divisors[] = { 10600d72c717SCédric Le Goater 15, 7, 14, 6, 13, 5, 12, 4, 11, 3, 10, 2, 9, 1, 8, 0 10610d72c717SCédric Le Goater }; 10620d72c717SCédric Le Goater int i; 10630d72c717SCédric Le Goater 10640d72c717SCédric Le Goater for (i = 0; i < ARRAY_SIZE(hclk_divisors); i++) { 10650d72c717SCédric Le Goater if (hclk_mask == hclk_divisors[i]) { 10660d72c717SCédric Le Goater return i + 1; 10670d72c717SCédric Le Goater } 10680d72c717SCédric Le Goater } 10690d72c717SCédric Le Goater 10700d72c717SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "invalid HCLK mask %x", hclk_mask); 10710d72c717SCédric Le Goater return 0; 10720d72c717SCédric Le Goater } 10730d72c717SCédric Le Goater 10740d72c717SCédric Le Goater /* 10750d72c717SCédric Le Goater * When doing calibration, the SPI clock rate in the CE0 Control 10760d72c717SCédric Le Goater * Register and the read delay cycles in the Read Timing Compensation 10770d72c717SCédric Le Goater * Register are set using bit[11:4] of the DMA Control Register. 10780d72c717SCédric Le Goater */ 10790d72c717SCédric Le Goater static void aspeed_smc_dma_calibration(AspeedSMCState *s) 10800d72c717SCédric Le Goater { 10810d72c717SCédric Le Goater uint8_t delay = 10820d72c717SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_DELAY_SHIFT) & DMA_CTRL_DELAY_MASK; 10830d72c717SCédric Le Goater uint8_t hclk_mask = 10840d72c717SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_FREQ_SHIFT) & DMA_CTRL_FREQ_MASK; 10850d72c717SCédric Le Goater uint8_t hclk_div = aspeed_smc_hclk_divisor(hclk_mask); 10860d72c717SCédric Le Goater uint32_t hclk_shift = (hclk_div - 1) << 2; 10870d72c717SCédric Le Goater uint8_t cs; 10880d72c717SCédric Le Goater 10890d72c717SCédric Le Goater /* 10900d72c717SCédric Le Goater * The Read Timing Compensation Register values apply to all CS on 10910d72c717SCédric Le Goater * the SPI bus and only HCLK/1 - HCLK/5 can have tunable delays 10920d72c717SCédric Le Goater */ 10930d72c717SCédric Le Goater if (hclk_div && hclk_div < 6) { 10940d72c717SCédric Le Goater s->regs[s->r_timings] &= ~(0xf << hclk_shift); 10950d72c717SCédric Le Goater s->regs[s->r_timings] |= delay << hclk_shift; 10960d72c717SCédric Le Goater } 10970d72c717SCédric Le Goater 10980d72c717SCédric Le Goater /* 10990d72c717SCédric Le Goater * TODO: compute the CS from the DMA address and the segment 11000d72c717SCédric Le Goater * registers. This is not really a problem for now because the 11010d72c717SCédric Le Goater * Timing Register values apply to all CS and software uses CS0 to 11020d72c717SCédric Le Goater * do calibration. 11030d72c717SCédric Le Goater */ 11040d72c717SCédric Le Goater cs = 0; 11050d72c717SCédric Le Goater s->regs[s->r_ctrl0 + cs] &= 11060d72c717SCédric Le Goater ~(CE_CTRL_CLOCK_FREQ_MASK << CE_CTRL_CLOCK_FREQ_SHIFT); 11070d72c717SCédric Le Goater s->regs[s->r_ctrl0 + cs] |= CE_CTRL_CLOCK_FREQ(hclk_div); 11080d72c717SCédric Le Goater } 11090d72c717SCédric Le Goater 1110c4e1f0b4SCédric Le Goater /* 11115258c2a6SCédric Le Goater * Emulate read errors in the DMA Checksum Register for high 11125258c2a6SCédric Le Goater * frequencies and optimistic settings of the Read Timing Compensation 11135258c2a6SCédric Le Goater * Register. This will help in tuning the SPI timing calibration 11145258c2a6SCédric Le Goater * algorithm. 11155258c2a6SCédric Le Goater */ 11165258c2a6SCédric Le Goater static bool aspeed_smc_inject_read_failure(AspeedSMCState *s) 11175258c2a6SCédric Le Goater { 11185258c2a6SCédric Le Goater uint8_t delay = 11195258c2a6SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_DELAY_SHIFT) & DMA_CTRL_DELAY_MASK; 11205258c2a6SCédric Le Goater uint8_t hclk_mask = 11215258c2a6SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_FREQ_SHIFT) & DMA_CTRL_FREQ_MASK; 11225258c2a6SCédric Le Goater 11235258c2a6SCédric Le Goater /* 11245258c2a6SCédric Le Goater * Typical values of a palmetto-bmc machine. 11255258c2a6SCédric Le Goater */ 11265258c2a6SCédric Le Goater switch (aspeed_smc_hclk_divisor(hclk_mask)) { 11275258c2a6SCédric Le Goater case 4 ... 16: 11285258c2a6SCédric Le Goater return false; 11295258c2a6SCédric Le Goater case 3: /* at least one HCLK cycle delay */ 11305258c2a6SCédric Le Goater return (delay & 0x7) < 1; 11315258c2a6SCédric Le Goater case 2: /* at least two HCLK cycle delay */ 11325258c2a6SCédric Le Goater return (delay & 0x7) < 2; 11335258c2a6SCédric Le Goater case 1: /* (> 100MHz) is above the max freq of the controller */ 11345258c2a6SCédric Le Goater return true; 11355258c2a6SCédric Le Goater default: 11365258c2a6SCédric Le Goater g_assert_not_reached(); 11375258c2a6SCédric Le Goater } 11385258c2a6SCédric Le Goater } 11395258c2a6SCédric Le Goater 11405258c2a6SCédric Le Goater /* 1141c4e1f0b4SCédric Le Goater * Accumulate the result of the reads to provide a checksum that will 1142c4e1f0b4SCédric Le Goater * be used to validate the read timing settings. 1143c4e1f0b4SCédric Le Goater */ 1144c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_checksum(AspeedSMCState *s) 1145c4e1f0b4SCédric Le Goater { 1146c4e1f0b4SCédric Le Goater MemTxResult result; 1147c4e1f0b4SCédric Le Goater uint32_t data; 1148c4e1f0b4SCédric Le Goater 1149c4e1f0b4SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE) { 1150c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 1151c4e1f0b4SCédric Le Goater "%s: invalid direction for DMA checksum\n", __func__); 1152c4e1f0b4SCédric Le Goater return; 1153c4e1f0b4SCédric Le Goater } 1154c4e1f0b4SCédric Le Goater 11550d72c717SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_CALIB) { 11560d72c717SCédric Le Goater aspeed_smc_dma_calibration(s); 11570d72c717SCédric Le Goater } 11580d72c717SCédric Le Goater 1159c4e1f0b4SCédric Le Goater while (s->regs[R_DMA_LEN]) { 1160c4e1f0b4SCédric Le Goater data = address_space_ldl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR], 1161c4e1f0b4SCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result); 1162c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1163c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Flash read failed @%08x\n", 1164c4e1f0b4SCédric Le Goater __func__, s->regs[R_DMA_FLASH_ADDR]); 1165c4e1f0b4SCédric Le Goater return; 1166c4e1f0b4SCédric Le Goater } 1167bd6ce9a6SCédric Le Goater trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); 1168c4e1f0b4SCédric Le Goater 1169c4e1f0b4SCédric Le Goater /* 1170c4e1f0b4SCédric Le Goater * When the DMA is on-going, the DMA registers are updated 1171c4e1f0b4SCédric Le Goater * with the current working addresses and length. 1172c4e1f0b4SCédric Le Goater */ 1173c4e1f0b4SCédric Le Goater s->regs[R_DMA_CHECKSUM] += data; 1174c4e1f0b4SCédric Le Goater s->regs[R_DMA_FLASH_ADDR] += 4; 1175c4e1f0b4SCédric Le Goater s->regs[R_DMA_LEN] -= 4; 1176c4e1f0b4SCédric Le Goater } 11775258c2a6SCédric Le Goater 11785258c2a6SCédric Le Goater if (s->inject_failure && aspeed_smc_inject_read_failure(s)) { 11795258c2a6SCédric Le Goater s->regs[R_DMA_CHECKSUM] = 0xbadc0de; 11805258c2a6SCédric Le Goater } 11815258c2a6SCédric Le Goater 1182c4e1f0b4SCédric Le Goater } 1183c4e1f0b4SCédric Le Goater 1184c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_rw(AspeedSMCState *s) 1185c4e1f0b4SCédric Le Goater { 1186c4e1f0b4SCédric Le Goater MemTxResult result; 1187c4e1f0b4SCédric Le Goater uint32_t data; 1188c4e1f0b4SCédric Le Goater 11894dabf395SCédric Le Goater trace_aspeed_smc_dma_rw(s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE ? 11904dabf395SCédric Le Goater "write" : "read", 11914dabf395SCédric Le Goater s->regs[R_DMA_FLASH_ADDR], 11924dabf395SCédric Le Goater s->regs[R_DMA_DRAM_ADDR], 11934dabf395SCédric Le Goater s->regs[R_DMA_LEN]); 1194c4e1f0b4SCédric Le Goater while (s->regs[R_DMA_LEN]) { 1195c4e1f0b4SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE) { 1196c4e1f0b4SCédric Le Goater data = address_space_ldl_le(&s->dram_as, s->regs[R_DMA_DRAM_ADDR], 1197c4e1f0b4SCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result); 1198c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1199c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM read failed @%08x\n", 1200c4e1f0b4SCédric Le Goater __func__, s->regs[R_DMA_DRAM_ADDR]); 1201c4e1f0b4SCédric Le Goater return; 1202c4e1f0b4SCédric Le Goater } 1203c4e1f0b4SCédric Le Goater 1204c4e1f0b4SCédric Le Goater address_space_stl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR], 1205c4e1f0b4SCédric Le Goater data, MEMTXATTRS_UNSPECIFIED, &result); 1206c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1207c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Flash write failed @%08x\n", 1208c4e1f0b4SCédric Le Goater __func__, s->regs[R_DMA_FLASH_ADDR]); 1209c4e1f0b4SCédric Le Goater return; 1210c4e1f0b4SCédric Le Goater } 1211c4e1f0b4SCédric Le Goater } else { 1212c4e1f0b4SCédric Le Goater data = address_space_ldl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR], 1213c4e1f0b4SCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result); 1214c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1215c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Flash read failed @%08x\n", 1216c4e1f0b4SCédric Le Goater __func__, s->regs[R_DMA_FLASH_ADDR]); 1217c4e1f0b4SCédric Le Goater return; 1218c4e1f0b4SCédric Le Goater } 1219c4e1f0b4SCédric Le Goater 1220c4e1f0b4SCédric Le Goater address_space_stl_le(&s->dram_as, s->regs[R_DMA_DRAM_ADDR], 1221c4e1f0b4SCédric Le Goater data, MEMTXATTRS_UNSPECIFIED, &result); 1222c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1223c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: DRAM write failed @%08x\n", 1224c4e1f0b4SCédric Le Goater __func__, s->regs[R_DMA_DRAM_ADDR]); 1225c4e1f0b4SCédric Le Goater return; 1226c4e1f0b4SCédric Le Goater } 1227c4e1f0b4SCédric Le Goater } 1228c4e1f0b4SCédric Le Goater 1229c4e1f0b4SCédric Le Goater /* 1230c4e1f0b4SCédric Le Goater * When the DMA is on-going, the DMA registers are updated 1231c4e1f0b4SCédric Le Goater * with the current working addresses and length. 1232c4e1f0b4SCédric Le Goater */ 1233c4e1f0b4SCédric Le Goater s->regs[R_DMA_FLASH_ADDR] += 4; 1234c4e1f0b4SCédric Le Goater s->regs[R_DMA_DRAM_ADDR] += 4; 1235c4e1f0b4SCédric Le Goater s->regs[R_DMA_LEN] -= 4; 1236ae275f71SChristian Svensson s->regs[R_DMA_CHECKSUM] += data; 1237c4e1f0b4SCédric Le Goater } 1238c4e1f0b4SCédric Le Goater } 1239c4e1f0b4SCédric Le Goater 1240c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_stop(AspeedSMCState *s) 1241c4e1f0b4SCédric Le Goater { 1242c4e1f0b4SCédric Le Goater /* 1243c4e1f0b4SCédric Le Goater * When the DMA is disabled, INTR_CTRL_DMA_STATUS=0 means the 1244c4e1f0b4SCédric Le Goater * engine is idle 1245c4e1f0b4SCédric Le Goater */ 1246c4e1f0b4SCédric Le Goater s->regs[R_INTR_CTRL] &= ~INTR_CTRL_DMA_STATUS; 1247c4e1f0b4SCédric Le Goater s->regs[R_DMA_CHECKSUM] = 0; 1248c4e1f0b4SCédric Le Goater 1249c4e1f0b4SCédric Le Goater /* 1250c4e1f0b4SCédric Le Goater * Lower the DMA irq in any case. The IRQ control register could 1251c4e1f0b4SCédric Le Goater * have been cleared before disabling the DMA. 1252c4e1f0b4SCédric Le Goater */ 1253c4e1f0b4SCédric Le Goater qemu_irq_lower(s->irq); 1254c4e1f0b4SCédric Le Goater } 1255c4e1f0b4SCédric Le Goater 1256c4e1f0b4SCédric Le Goater /* 1257c4e1f0b4SCédric Le Goater * When INTR_CTRL_DMA_STATUS=1, the DMA has completed and a new DMA 1258c4e1f0b4SCédric Le Goater * can start even if the result of the previous was not collected. 1259c4e1f0b4SCédric Le Goater */ 1260c4e1f0b4SCédric Le Goater static bool aspeed_smc_dma_in_progress(AspeedSMCState *s) 1261c4e1f0b4SCédric Le Goater { 1262c4e1f0b4SCédric Le Goater return s->regs[R_DMA_CTRL] & DMA_CTRL_ENABLE && 1263c4e1f0b4SCédric Le Goater !(s->regs[R_INTR_CTRL] & INTR_CTRL_DMA_STATUS); 1264c4e1f0b4SCédric Le Goater } 1265c4e1f0b4SCédric Le Goater 1266c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_done(AspeedSMCState *s) 1267c4e1f0b4SCédric Le Goater { 1268c4e1f0b4SCédric Le Goater s->regs[R_INTR_CTRL] |= INTR_CTRL_DMA_STATUS; 1269c4e1f0b4SCédric Le Goater if (s->regs[R_INTR_CTRL] & INTR_CTRL_DMA_EN) { 1270c4e1f0b4SCédric Le Goater qemu_irq_raise(s->irq); 1271c4e1f0b4SCédric Le Goater } 1272c4e1f0b4SCédric Le Goater } 1273c4e1f0b4SCédric Le Goater 12741769a70eSCédric Le Goater static void aspeed_smc_dma_ctrl(AspeedSMCState *s, uint32_t dma_ctrl) 1275c4e1f0b4SCédric Le Goater { 1276c4e1f0b4SCédric Le Goater if (!(dma_ctrl & DMA_CTRL_ENABLE)) { 1277c4e1f0b4SCédric Le Goater s->regs[R_DMA_CTRL] = dma_ctrl; 1278c4e1f0b4SCédric Le Goater 1279c4e1f0b4SCédric Le Goater aspeed_smc_dma_stop(s); 1280c4e1f0b4SCédric Le Goater return; 1281c4e1f0b4SCédric Le Goater } 1282c4e1f0b4SCédric Le Goater 1283c4e1f0b4SCédric Le Goater if (aspeed_smc_dma_in_progress(s)) { 1284c4e1f0b4SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA in progress\n", __func__); 1285c4e1f0b4SCédric Le Goater return; 1286c4e1f0b4SCédric Le Goater } 1287c4e1f0b4SCédric Le Goater 1288c4e1f0b4SCédric Le Goater s->regs[R_DMA_CTRL] = dma_ctrl; 1289c4e1f0b4SCédric Le Goater 1290c4e1f0b4SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_CKSUM) { 1291c4e1f0b4SCédric Le Goater aspeed_smc_dma_checksum(s); 1292c4e1f0b4SCédric Le Goater } else { 1293c4e1f0b4SCédric Le Goater aspeed_smc_dma_rw(s); 1294c4e1f0b4SCédric Le Goater } 1295c4e1f0b4SCédric Le Goater 1296c4e1f0b4SCédric Le Goater aspeed_smc_dma_done(s); 1297c4e1f0b4SCédric Le Goater } 1298c4e1f0b4SCédric Le Goater 12991769a70eSCédric Le Goater static inline bool aspeed_smc_dma_granted(AspeedSMCState *s) 13001769a70eSCédric Le Goater { 13011769a70eSCédric Le Goater if (!(s->ctrl->features & ASPEED_SMC_FEATURE_DMA_GRANT)) { 13021769a70eSCédric Le Goater return true; 13031769a70eSCédric Le Goater } 13041769a70eSCédric Le Goater 13051769a70eSCédric Le Goater if (!(s->regs[R_DMA_CTRL] & DMA_CTRL_GRANT)) { 13061769a70eSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA not granted\n", __func__); 13071769a70eSCédric Le Goater return false; 13081769a70eSCédric Le Goater } 13091769a70eSCédric Le Goater 13101769a70eSCédric Le Goater return true; 13111769a70eSCédric Le Goater } 13121769a70eSCédric Le Goater 13131769a70eSCédric Le Goater static void aspeed_2600_smc_dma_ctrl(AspeedSMCState *s, uint32_t dma_ctrl) 13141769a70eSCédric Le Goater { 13151769a70eSCédric Le Goater /* Preserve DMA bits */ 13161769a70eSCédric Le Goater dma_ctrl |= s->regs[R_DMA_CTRL] & (DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13171769a70eSCédric Le Goater 13181769a70eSCédric Le Goater if (dma_ctrl == 0xAEED0000) { 13191769a70eSCédric Le Goater /* automatically grant request */ 13201769a70eSCédric Le Goater s->regs[R_DMA_CTRL] |= (DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13211769a70eSCédric Le Goater return; 13221769a70eSCédric Le Goater } 13231769a70eSCédric Le Goater 13241769a70eSCédric Le Goater /* clear request */ 13251769a70eSCédric Le Goater if (dma_ctrl == 0xDEEA0000) { 13261769a70eSCédric Le Goater s->regs[R_DMA_CTRL] &= ~(DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13271769a70eSCédric Le Goater return; 13281769a70eSCédric Le Goater } 13291769a70eSCédric Le Goater 13301769a70eSCédric Le Goater if (!aspeed_smc_dma_granted(s)) { 13311769a70eSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA not granted\n", __func__); 13321769a70eSCédric Le Goater return; 13331769a70eSCédric Le Goater } 13341769a70eSCédric Le Goater 13351769a70eSCédric Le Goater aspeed_smc_dma_ctrl(s, dma_ctrl); 13361769a70eSCédric Le Goater s->regs[R_DMA_CTRL] &= ~(DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13371769a70eSCédric Le Goater } 13381769a70eSCédric Le Goater 13397c1c69bcSCédric Le Goater static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, 13407c1c69bcSCédric Le Goater unsigned int size) 13417c1c69bcSCédric Le Goater { 13427c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(opaque); 13437c1c69bcSCédric Le Goater uint32_t value = data; 13447c1c69bcSCédric Le Goater 13457c1c69bcSCédric Le Goater addr >>= 2; 13467c1c69bcSCédric Le Goater 1347bd6ce9a6SCédric Le Goater trace_aspeed_smc_write(addr, size, data); 1348bd6ce9a6SCédric Le Goater 134997c2ed5dSCédric Le Goater if (addr == s->r_conf || 1350f286f04cSCédric Le Goater (addr >= s->r_timings && 1351f286f04cSCédric Le Goater addr < s->r_timings + s->ctrl->nregs_timings) || 135297c2ed5dSCédric Le Goater addr == s->r_ce_ctrl) { 135397c2ed5dSCédric Le Goater s->regs[addr] = value; 135497c2ed5dSCédric Le Goater } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { 1355f248a9dbSCédric Le Goater int cs = addr - s->r_ctrl0; 1356e7e741caSCédric Le Goater aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); 1357a03cb1daSCédric Le Goater } else if (addr >= R_SEG_ADDR0 && 13585ade579bSPhilippe Mathieu-Daudé addr < R_SEG_ADDR0 + s->ctrl->max_peripherals) { 1359a03cb1daSCédric Le Goater int cs = addr - R_SEG_ADDR0; 1360a03cb1daSCédric Le Goater 1361a03cb1daSCédric Le Goater if (value != s->regs[R_SEG_ADDR0 + cs]) { 1362a03cb1daSCédric Le Goater aspeed_smc_flash_set_segment(s, cs, value); 1363a03cb1daSCédric Le Goater } 1364af453a5eSCédric Le Goater } else if (addr == R_CE_CMD_CTRL) { 1365af453a5eSCédric Le Goater s->regs[addr] = value & 0xff; 13669149af2aSCédric Le Goater } else if (addr == R_DUMMY_DATA) { 13679149af2aSCédric Le Goater s->regs[addr] = value & 0xff; 1368*45a904afSCédric Le Goater } else if (aspeed_smc_has_wdt_control(s) && addr == R_FMC_WDT2_CTRL) { 1369*45a904afSCédric Le Goater s->regs[addr] = value & FMC_WDT2_CTRL_EN; 1370c4e1f0b4SCédric Le Goater } else if (addr == R_INTR_CTRL) { 1371c4e1f0b4SCédric Le Goater s->regs[addr] = value; 13721c5ee69dSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_CTRL) { 13731769a70eSCédric Le Goater s->ctrl->dma_ctrl(s, value); 13741769a70eSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_DRAM_ADDR && 13751769a70eSCédric Le Goater aspeed_smc_dma_granted(s)) { 1376c4e1f0b4SCédric Le Goater s->regs[addr] = DMA_DRAM_ADDR(s, value); 13771769a70eSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_FLASH_ADDR && 13781769a70eSCédric Le Goater aspeed_smc_dma_granted(s)) { 1379c4e1f0b4SCédric Le Goater s->regs[addr] = DMA_FLASH_ADDR(s, value); 13801769a70eSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_LEN && 13811769a70eSCédric Le Goater aspeed_smc_dma_granted(s)) { 1382c4e1f0b4SCédric Le Goater s->regs[addr] = DMA_LENGTH(value); 138397c2ed5dSCédric Le Goater } else { 13847c1c69bcSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", 13857c1c69bcSCédric Le Goater __func__, addr); 13867c1c69bcSCédric Le Goater return; 13877c1c69bcSCédric Le Goater } 13887c1c69bcSCédric Le Goater } 13897c1c69bcSCédric Le Goater 13907c1c69bcSCédric Le Goater static const MemoryRegionOps aspeed_smc_ops = { 13917c1c69bcSCédric Le Goater .read = aspeed_smc_read, 13927c1c69bcSCédric Le Goater .write = aspeed_smc_write, 13937c1c69bcSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 13947c1c69bcSCédric Le Goater }; 13957c1c69bcSCédric Le Goater 1396c4e1f0b4SCédric Le Goater /* 1397c4e1f0b4SCédric Le Goater * Initialize the custom address spaces for DMAs 1398c4e1f0b4SCédric Le Goater */ 1399c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_setup(AspeedSMCState *s, Error **errp) 1400c4e1f0b4SCédric Le Goater { 1401c4e1f0b4SCédric Le Goater char *name; 1402c4e1f0b4SCédric Le Goater 1403c4e1f0b4SCédric Le Goater if (!s->dram_mr) { 1404c4e1f0b4SCédric Le Goater error_setg(errp, TYPE_ASPEED_SMC ": 'dram' link not set"); 1405c4e1f0b4SCédric Le Goater return; 1406c4e1f0b4SCédric Le Goater } 1407c4e1f0b4SCédric Le Goater 1408c4e1f0b4SCédric Le Goater name = g_strdup_printf("%s-dma-flash", s->ctrl->name); 1409c4e1f0b4SCédric Le Goater address_space_init(&s->flash_as, &s->mmio_flash, name); 1410c4e1f0b4SCédric Le Goater g_free(name); 1411c4e1f0b4SCédric Le Goater 1412c4e1f0b4SCédric Le Goater name = g_strdup_printf("%s-dma-dram", s->ctrl->name); 1413c4e1f0b4SCédric Le Goater address_space_init(&s->dram_as, s->dram_mr, name); 1414c4e1f0b4SCédric Le Goater g_free(name); 1415c4e1f0b4SCédric Le Goater } 1416c4e1f0b4SCédric Le Goater 14177c1c69bcSCédric Le Goater static void aspeed_smc_realize(DeviceState *dev, Error **errp) 14187c1c69bcSCédric Le Goater { 14197c1c69bcSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 14207c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(dev); 14217c1c69bcSCédric Le Goater AspeedSMCClass *mc = ASPEED_SMC_GET_CLASS(s); 14227c1c69bcSCédric Le Goater int i; 1423924ed163SCédric Le Goater char name[32]; 1424924ed163SCédric Le Goater hwaddr offset = 0; 14257c1c69bcSCédric Le Goater 14267c1c69bcSCédric Le Goater s->ctrl = mc->ctrl; 14277c1c69bcSCédric Le Goater 14287c1c69bcSCédric Le Goater /* keep a copy under AspeedSMCState to speed up accesses */ 14297c1c69bcSCédric Le Goater s->r_conf = s->ctrl->r_conf; 14307c1c69bcSCédric Le Goater s->r_ce_ctrl = s->ctrl->r_ce_ctrl; 14317c1c69bcSCédric Le Goater s->r_ctrl0 = s->ctrl->r_ctrl0; 14327c1c69bcSCédric Le Goater s->r_timings = s->ctrl->r_timings; 14337c1c69bcSCédric Le Goater s->conf_enable_w0 = s->ctrl->conf_enable_w0; 14347c1c69bcSCédric Le Goater 14357c1c69bcSCédric Le Goater /* Enforce some real HW limits */ 14365ade579bSPhilippe Mathieu-Daudé if (s->num_cs > s->ctrl->max_peripherals) { 14377c1c69bcSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: num_cs cannot exceed: %d\n", 14385ade579bSPhilippe Mathieu-Daudé __func__, s->ctrl->max_peripherals); 14395ade579bSPhilippe Mathieu-Daudé s->num_cs = s->ctrl->max_peripherals; 14407c1c69bcSCédric Le Goater } 14417c1c69bcSCédric Le Goater 1442c4e1f0b4SCédric Le Goater /* DMA irq. Keep it first for the initialization in the SoC */ 1443c4e1f0b4SCédric Le Goater sysbus_init_irq(sbd, &s->irq); 1444c4e1f0b4SCédric Le Goater 14457c1c69bcSCédric Le Goater s->spi = ssi_create_bus(dev, "spi"); 14467c1c69bcSCédric Le Goater 14475ade579bSPhilippe Mathieu-Daudé /* Setup cs_lines for peripherals */ 14487c1c69bcSCédric Le Goater s->cs_lines = g_new0(qemu_irq, s->num_cs); 14497c1c69bcSCédric Le Goater 14507c1c69bcSCédric Le Goater for (i = 0; i < s->num_cs; ++i) { 14517c1c69bcSCédric Le Goater sysbus_init_irq(sbd, &s->cs_lines[i]); 14527c1c69bcSCédric Le Goater } 14537c1c69bcSCédric Le Goater 14542da95fd8SCédric Le Goater /* The memory region for the controller registers */ 14557c1c69bcSCédric Le Goater memory_region_init_io(&s->mmio, OBJECT(s), &aspeed_smc_ops, s, 1456087b57c9SCédric Le Goater s->ctrl->name, s->ctrl->nregs * 4); 14577c1c69bcSCédric Le Goater sysbus_init_mmio(sbd, &s->mmio); 1458924ed163SCédric Le Goater 1459924ed163SCédric Le Goater /* 14602da95fd8SCédric Le Goater * The container memory region representing the address space 14612da95fd8SCédric Le Goater * window in which the flash modules are mapped. The size and 14622da95fd8SCédric Le Goater * address depends on the SoC model and controller type. 1463924ed163SCédric Le Goater */ 1464924ed163SCédric Le Goater snprintf(name, sizeof(name), "%s.flash", s->ctrl->name); 1465924ed163SCédric Le Goater 1466924ed163SCédric Le Goater memory_region_init_io(&s->mmio_flash, OBJECT(s), 1467924ed163SCédric Le Goater &aspeed_smc_flash_default_ops, s, name, 1468dcb83444SCédric Le Goater s->ctrl->flash_window_size); 1469e9c568dbSPhilippe Mathieu-Daudé memory_region_init_alias(&s->mmio_flash_alias, OBJECT(s), name, 1470e9c568dbSPhilippe Mathieu-Daudé &s->mmio_flash, 0, s->ctrl->flash_window_size); 1471e9c568dbSPhilippe Mathieu-Daudé sysbus_init_mmio(sbd, &s->mmio_flash_alias); 1472924ed163SCédric Le Goater 14735ade579bSPhilippe Mathieu-Daudé s->flashes = g_new0(AspeedSMCFlash, s->ctrl->max_peripherals); 1474924ed163SCédric Le Goater 14752da95fd8SCédric Le Goater /* 14765ade579bSPhilippe Mathieu-Daudé * Let's create a sub memory region for each possible peripheral. All 14772da95fd8SCédric Le Goater * have a configurable memory segment in the overall flash mapping 14782da95fd8SCédric Le Goater * window of the controller but, there is not necessarily a flash 14792da95fd8SCédric Le Goater * module behind to handle the memory accesses. This depends on 14802da95fd8SCédric Le Goater * the board configuration. 14812da95fd8SCédric Le Goater */ 14825ade579bSPhilippe Mathieu-Daudé for (i = 0; i < s->ctrl->max_peripherals; ++i) { 1483924ed163SCédric Le Goater AspeedSMCFlash *fl = &s->flashes[i]; 1484924ed163SCédric Le Goater 1485924ed163SCédric Le Goater snprintf(name, sizeof(name), "%s.%d", s->ctrl->name, i); 1486924ed163SCédric Le Goater 1487924ed163SCédric Le Goater fl->id = i; 1488924ed163SCédric Le Goater fl->controller = s; 1489924ed163SCédric Le Goater fl->size = s->ctrl->segments[i].size; 1490924ed163SCédric Le Goater memory_region_init_io(&fl->mmio, OBJECT(s), &aspeed_smc_flash_ops, 1491924ed163SCédric Le Goater fl, name, fl->size); 1492924ed163SCédric Le Goater memory_region_add_subregion(&s->mmio_flash, offset, &fl->mmio); 1493924ed163SCédric Le Goater offset += fl->size; 1494924ed163SCédric Le Goater } 1495c4e1f0b4SCédric Le Goater 1496c4e1f0b4SCédric Le Goater /* DMA support */ 14971c5ee69dSCédric Le Goater if (aspeed_smc_has_dma(s)) { 1498c4e1f0b4SCédric Le Goater aspeed_smc_dma_setup(s, errp); 1499c4e1f0b4SCédric Le Goater } 15007c1c69bcSCédric Le Goater } 15017c1c69bcSCédric Le Goater 15027c1c69bcSCédric Le Goater static const VMStateDescription vmstate_aspeed_smc = { 15037c1c69bcSCédric Le Goater .name = "aspeed.smc", 1504f95c4bffSCédric Le Goater .version_id = 2, 1505f95c4bffSCédric Le Goater .minimum_version_id = 2, 15067c1c69bcSCédric Le Goater .fields = (VMStateField[]) { 15077c1c69bcSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSMCState, ASPEED_SMC_R_MAX), 1508f95c4bffSCédric Le Goater VMSTATE_UINT8(snoop_index, AspeedSMCState), 1509f95c4bffSCédric Le Goater VMSTATE_UINT8(snoop_dummies, AspeedSMCState), 15107c1c69bcSCédric Le Goater VMSTATE_END_OF_LIST() 15117c1c69bcSCédric Le Goater } 15127c1c69bcSCédric Le Goater }; 15137c1c69bcSCédric Le Goater 15147c1c69bcSCédric Le Goater static Property aspeed_smc_properties[] = { 15157c1c69bcSCédric Le Goater DEFINE_PROP_UINT32("num-cs", AspeedSMCState, num_cs, 1), 15165258c2a6SCédric Le Goater DEFINE_PROP_BOOL("inject-failure", AspeedSMCState, inject_failure, false), 1517c4e1f0b4SCédric Le Goater DEFINE_PROP_LINK("dram", AspeedSMCState, dram_mr, 1518c4e1f0b4SCédric Le Goater TYPE_MEMORY_REGION, MemoryRegion *), 15197c1c69bcSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 15207c1c69bcSCédric Le Goater }; 15217c1c69bcSCédric Le Goater 15227c1c69bcSCédric Le Goater static void aspeed_smc_class_init(ObjectClass *klass, void *data) 15237c1c69bcSCédric Le Goater { 15247c1c69bcSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 15257c1c69bcSCédric Le Goater AspeedSMCClass *mc = ASPEED_SMC_CLASS(klass); 15267c1c69bcSCédric Le Goater 15277c1c69bcSCédric Le Goater dc->realize = aspeed_smc_realize; 15287c1c69bcSCédric Le Goater dc->reset = aspeed_smc_reset; 15294f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_smc_properties); 15307c1c69bcSCédric Le Goater dc->vmsd = &vmstate_aspeed_smc; 15317c1c69bcSCédric Le Goater mc->ctrl = data; 15327c1c69bcSCédric Le Goater } 15337c1c69bcSCédric Le Goater 15347c1c69bcSCédric Le Goater static const TypeInfo aspeed_smc_info = { 15357c1c69bcSCédric Le Goater .name = TYPE_ASPEED_SMC, 15367c1c69bcSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 15377c1c69bcSCédric Le Goater .instance_size = sizeof(AspeedSMCState), 15387c1c69bcSCédric Le Goater .class_size = sizeof(AspeedSMCClass), 15397c1c69bcSCédric Le Goater .abstract = true, 15407c1c69bcSCédric Le Goater }; 15417c1c69bcSCédric Le Goater 15427c1c69bcSCédric Le Goater static void aspeed_smc_register_types(void) 15437c1c69bcSCédric Le Goater { 15447c1c69bcSCédric Le Goater int i; 15457c1c69bcSCédric Le Goater 15467c1c69bcSCédric Le Goater type_register_static(&aspeed_smc_info); 15477c1c69bcSCédric Le Goater for (i = 0; i < ARRAY_SIZE(controllers); ++i) { 15487c1c69bcSCédric Le Goater TypeInfo ti = { 15497c1c69bcSCédric Le Goater .name = controllers[i].name, 15507c1c69bcSCédric Le Goater .parent = TYPE_ASPEED_SMC, 15517c1c69bcSCédric Le Goater .class_init = aspeed_smc_class_init, 15527c1c69bcSCédric Le Goater .class_data = (void *)&controllers[i], 15537c1c69bcSCédric Le Goater }; 15547c1c69bcSCédric Le Goater type_register(&ti); 15557c1c69bcSCédric Le Goater } 15567c1c69bcSCédric Le Goater } 15577c1c69bcSCédric Le Goater 15587c1c69bcSCédric Le Goater type_init(aspeed_smc_register_types) 1559