17c1c69bcSCédric Le Goater /* 27c1c69bcSCédric Le Goater * ASPEED AST2400 SMC Controller (SPI Flash Only) 37c1c69bcSCédric Le Goater * 47c1c69bcSCédric Le Goater * Copyright (C) 2016 IBM Corp. 57c1c69bcSCédric Le Goater * 67c1c69bcSCédric Le Goater * Permission is hereby granted, free of charge, to any person obtaining a copy 77c1c69bcSCédric Le Goater * of this software and associated documentation files (the "Software"), to deal 87c1c69bcSCédric Le Goater * in the Software without restriction, including without limitation the rights 97c1c69bcSCédric Le Goater * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 107c1c69bcSCédric Le Goater * copies of the Software, and to permit persons to whom the Software is 117c1c69bcSCédric Le Goater * furnished to do so, subject to the following conditions: 127c1c69bcSCédric Le Goater * 137c1c69bcSCédric Le Goater * The above copyright notice and this permission notice shall be included in 147c1c69bcSCédric Le Goater * all copies or substantial portions of the Software. 157c1c69bcSCédric Le Goater * 167c1c69bcSCédric Le Goater * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 177c1c69bcSCédric Le Goater * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 187c1c69bcSCédric Le Goater * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 197c1c69bcSCédric Le Goater * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 207c1c69bcSCédric Le Goater * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 217c1c69bcSCédric Le Goater * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 227c1c69bcSCédric Le Goater * THE SOFTWARE. 237c1c69bcSCédric Le Goater */ 247c1c69bcSCédric Le Goater 257c1c69bcSCédric Le Goater #include "qemu/osdep.h" 267c1c69bcSCédric Le Goater #include "hw/sysbus.h" 27d6454270SMarkus Armbruster #include "migration/vmstate.h" 287c1c69bcSCédric Le Goater #include "qemu/log.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 30d6e3f50aSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 31c4e1f0b4SCédric Le Goater #include "qapi/error.h" 32bcaa8dddSCédric Le Goater #include "qemu/units.h" 33bd6ce9a6SCédric Le Goater #include "trace.h" 347c1c69bcSCédric Le Goater 3564552b6bSMarkus Armbruster #include "hw/irq.h" 36a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 377c1c69bcSCédric Le Goater #include "hw/ssi/aspeed_smc.h" 387c1c69bcSCédric Le Goater 397c1c69bcSCédric Le Goater /* CE Type Setting Register */ 407c1c69bcSCédric Le Goater #define R_CONF (0x00 / 4) 417c1c69bcSCédric Le Goater #define CONF_LEGACY_DISABLE (1 << 31) 427c1c69bcSCédric Le Goater #define CONF_ENABLE_W4 20 437c1c69bcSCédric Le Goater #define CONF_ENABLE_W3 19 447c1c69bcSCédric Le Goater #define CONF_ENABLE_W2 18 457c1c69bcSCédric Le Goater #define CONF_ENABLE_W1 17 467c1c69bcSCédric Le Goater #define CONF_ENABLE_W0 16 470707b34dSCédric Le Goater #define CONF_FLASH_TYPE4 8 480707b34dSCédric Le Goater #define CONF_FLASH_TYPE3 6 490707b34dSCédric Le Goater #define CONF_FLASH_TYPE2 4 500707b34dSCédric Le Goater #define CONF_FLASH_TYPE1 2 510707b34dSCédric Le Goater #define CONF_FLASH_TYPE0 0 520707b34dSCédric Le Goater #define CONF_FLASH_TYPE_NOR 0x0 530707b34dSCédric Le Goater #define CONF_FLASH_TYPE_NAND 0x1 54bcaa8dddSCédric Le Goater #define CONF_FLASH_TYPE_SPI 0x2 /* AST2600 is SPI only */ 557c1c69bcSCédric Le Goater 567c1c69bcSCédric Le Goater /* CE Control Register */ 577c1c69bcSCédric Le Goater #define R_CE_CTRL (0x04 / 4) 587c1c69bcSCédric Le Goater #define CTRL_EXTENDED4 4 /* 32 bit addressing for SPI */ 597c1c69bcSCédric Le Goater #define CTRL_EXTENDED3 3 /* 32 bit addressing for SPI */ 607c1c69bcSCédric Le Goater #define CTRL_EXTENDED2 2 /* 32 bit addressing for SPI */ 617c1c69bcSCédric Le Goater #define CTRL_EXTENDED1 1 /* 32 bit addressing for SPI */ 627c1c69bcSCédric Le Goater #define CTRL_EXTENDED0 0 /* 32 bit addressing for SPI */ 637c1c69bcSCédric Le Goater 647c1c69bcSCédric Le Goater /* Interrupt Control and Status Register */ 657c1c69bcSCédric Le Goater #define R_INTR_CTRL (0x08 / 4) 667c1c69bcSCédric Le Goater #define INTR_CTRL_DMA_STATUS (1 << 11) 677c1c69bcSCédric Le Goater #define INTR_CTRL_CMD_ABORT_STATUS (1 << 10) 687c1c69bcSCédric Le Goater #define INTR_CTRL_WRITE_PROTECT_STATUS (1 << 9) 697c1c69bcSCédric Le Goater #define INTR_CTRL_DMA_EN (1 << 3) 707c1c69bcSCédric Le Goater #define INTR_CTRL_CMD_ABORT_EN (1 << 2) 717c1c69bcSCédric Le Goater #define INTR_CTRL_WRITE_PROTECT_EN (1 << 1) 727c1c69bcSCédric Le Goater 73af453a5eSCédric Le Goater /* Command Control Register */ 74af453a5eSCédric Le Goater #define R_CE_CMD_CTRL (0x0C / 4) 75af453a5eSCédric Le Goater #define CTRL_ADDR_BYTE0_DISABLE_SHIFT 4 76af453a5eSCédric Le Goater #define CTRL_DATA_BYTE0_DISABLE_SHIFT 0 77af453a5eSCédric Le Goater 78af453a5eSCédric Le Goater #define aspeed_smc_addr_byte_enabled(s, i) \ 79af453a5eSCédric Le Goater (!((s)->regs[R_CE_CMD_CTRL] & (1 << (CTRL_ADDR_BYTE0_DISABLE_SHIFT + (i))))) 80af453a5eSCédric Le Goater #define aspeed_smc_data_byte_enabled(s, i) \ 81af453a5eSCédric Le Goater (!((s)->regs[R_CE_CMD_CTRL] & (1 << (CTRL_DATA_BYTE0_DISABLE_SHIFT + (i))))) 82af453a5eSCédric Le Goater 837c1c69bcSCédric Le Goater /* CEx Control Register */ 847c1c69bcSCédric Le Goater #define R_CTRL0 (0x10 / 4) 85bcaa8dddSCédric Le Goater #define CTRL_IO_QPI (1 << 31) 86bcaa8dddSCédric Le Goater #define CTRL_IO_QUAD_DATA (1 << 30) 870721309eSCédric Le Goater #define CTRL_IO_DUAL_DATA (1 << 29) 880721309eSCédric Le Goater #define CTRL_IO_DUAL_ADDR_DATA (1 << 28) /* Includes dummies */ 89bcaa8dddSCédric Le Goater #define CTRL_IO_QUAD_ADDR_DATA (1 << 28) /* Includes dummies */ 907c1c69bcSCédric Le Goater #define CTRL_CMD_SHIFT 16 917c1c69bcSCédric Le Goater #define CTRL_CMD_MASK 0xff 92ac2810deSCédric Le Goater #define CTRL_DUMMY_HIGH_SHIFT 14 93fcdf2c59SCédric Le Goater #define CTRL_AST2400_SPI_4BYTE (1 << 13) 940d72c717SCédric Le Goater #define CE_CTRL_CLOCK_FREQ_SHIFT 8 950d72c717SCédric Le Goater #define CE_CTRL_CLOCK_FREQ_MASK 0xf 960d72c717SCédric Le Goater #define CE_CTRL_CLOCK_FREQ(div) \ 970d72c717SCédric Le Goater (((div) & CE_CTRL_CLOCK_FREQ_MASK) << CE_CTRL_CLOCK_FREQ_SHIFT) 98ac2810deSCédric Le Goater #define CTRL_DUMMY_LOW_SHIFT 6 /* 2 bits [7:6] */ 997c1c69bcSCédric Le Goater #define CTRL_CE_STOP_ACTIVE (1 << 2) 1007c1c69bcSCédric Le Goater #define CTRL_CMD_MODE_MASK 0x3 1017c1c69bcSCédric Le Goater #define CTRL_READMODE 0x0 1027c1c69bcSCédric Le Goater #define CTRL_FREADMODE 0x1 1037c1c69bcSCédric Le Goater #define CTRL_WRITEMODE 0x2 1047c1c69bcSCédric Le Goater #define CTRL_USERMODE 0x3 1057c1c69bcSCédric Le Goater #define R_CTRL1 (0x14 / 4) 1067c1c69bcSCédric Le Goater #define R_CTRL2 (0x18 / 4) 1077c1c69bcSCédric Le Goater #define R_CTRL3 (0x1C / 4) 1087c1c69bcSCédric Le Goater #define R_CTRL4 (0x20 / 4) 1097c1c69bcSCédric Le Goater 1107c1c69bcSCédric Le Goater /* CEx Segment Address Register */ 1117c1c69bcSCédric Le Goater #define R_SEG_ADDR0 (0x30 / 4) 112a03cb1daSCédric Le Goater #define SEG_END_SHIFT 24 /* 8MB units */ 113a03cb1daSCédric Le Goater #define SEG_END_MASK 0xff 1147c1c69bcSCédric Le Goater #define SEG_START_SHIFT 16 /* address bit [A29-A23] */ 115a03cb1daSCédric Le Goater #define SEG_START_MASK 0xff 1167c1c69bcSCédric Le Goater #define R_SEG_ADDR1 (0x34 / 4) 1177c1c69bcSCédric Le Goater #define R_SEG_ADDR2 (0x38 / 4) 1187c1c69bcSCédric Le Goater #define R_SEG_ADDR3 (0x3C / 4) 1197c1c69bcSCédric Le Goater #define R_SEG_ADDR4 (0x40 / 4) 1207c1c69bcSCédric Le Goater 1217c1c69bcSCédric Le Goater /* Misc Control Register #1 */ 1227c1c69bcSCédric Le Goater #define R_MISC_CTRL1 (0x50 / 4) 1237c1c69bcSCédric Le Goater 1249149af2aSCédric Le Goater /* SPI dummy cycle data */ 1259149af2aSCédric Le Goater #define R_DUMMY_DATA (0x54 / 4) 1267c1c69bcSCédric Le Goater 12745a904afSCédric Le Goater /* FMC_WDT2 Control/Status Register for Alternate Boot (AST2600) */ 12845a904afSCédric Le Goater #define R_FMC_WDT2_CTRL (0x64 / 4) 12945a904afSCédric Le Goater #define FMC_WDT2_CTRL_ALT_BOOT_MODE BIT(6) /* O: 2 chips 1: 1 chip */ 13045a904afSCédric Le Goater #define FMC_WDT2_CTRL_SINGLE_BOOT_MODE BIT(5) 13145a904afSCédric Le Goater #define FMC_WDT2_CTRL_BOOT_SOURCE BIT(4) /* O: primary 1: alternate */ 13245a904afSCédric Le Goater #define FMC_WDT2_CTRL_EN BIT(0) 13345a904afSCédric Le Goater 1347c1c69bcSCédric Le Goater /* DMA Control/Status Register */ 1357c1c69bcSCédric Le Goater #define R_DMA_CTRL (0x80 / 4) 1361769a70eSCédric Le Goater #define DMA_CTRL_REQUEST (1 << 31) 1371769a70eSCédric Le Goater #define DMA_CTRL_GRANT (1 << 30) 1387c1c69bcSCédric Le Goater #define DMA_CTRL_DELAY_MASK 0xf 1397c1c69bcSCédric Le Goater #define DMA_CTRL_DELAY_SHIFT 8 1407c1c69bcSCédric Le Goater #define DMA_CTRL_FREQ_MASK 0xf 1417c1c69bcSCédric Le Goater #define DMA_CTRL_FREQ_SHIFT 4 1420d72c717SCédric Le Goater #define DMA_CTRL_CALIB (1 << 3) 1437c1c69bcSCédric Le Goater #define DMA_CTRL_CKSUM (1 << 2) 144c4e1f0b4SCédric Le Goater #define DMA_CTRL_WRITE (1 << 1) 145c4e1f0b4SCédric Le Goater #define DMA_CTRL_ENABLE (1 << 0) 1467c1c69bcSCédric Le Goater 1477c1c69bcSCédric Le Goater /* DMA Flash Side Address */ 1487c1c69bcSCédric Le Goater #define R_DMA_FLASH_ADDR (0x84 / 4) 1497c1c69bcSCédric Le Goater 1507c1c69bcSCédric Le Goater /* DMA DRAM Side Address */ 1517c1c69bcSCédric Le Goater #define R_DMA_DRAM_ADDR (0x88 / 4) 1527c1c69bcSCédric Le Goater 1537c1c69bcSCédric Le Goater /* DMA Length Register */ 1547c1c69bcSCédric Le Goater #define R_DMA_LEN (0x8C / 4) 1557c1c69bcSCédric Le Goater 1567c1c69bcSCédric Le Goater /* Checksum Calculation Result */ 1577c1c69bcSCédric Le Goater #define R_DMA_CHECKSUM (0x90 / 4) 1587c1c69bcSCédric Le Goater 159f286f04cSCédric Le Goater /* Read Timing Compensation Register */ 1607c1c69bcSCédric Le Goater #define R_TIMINGS (0x94 / 4) 1617c1c69bcSCédric Le Goater 162bcaa8dddSCédric Le Goater /* SPI controller registers and bits (AST2400) */ 1637c1c69bcSCédric Le Goater #define R_SPI_CONF (0x00 / 4) 1647c1c69bcSCédric Le Goater #define SPI_CONF_ENABLE_W0 0 1657c1c69bcSCédric Le Goater #define R_SPI_CTRL0 (0x4 / 4) 1667c1c69bcSCédric Le Goater #define R_SPI_MISC_CTRL (0x10 / 4) 1677c1c69bcSCédric Le Goater #define R_SPI_TIMINGS (0x14 / 4) 1687c1c69bcSCédric Le Goater 169087b57c9SCédric Le Goater #define ASPEED_SMC_R_SPI_MAX (0x20 / 4) 170087b57c9SCédric Le Goater #define ASPEED_SMC_R_SMC_MAX (0x20 / 4) 171087b57c9SCédric Le Goater 172dcb83444SCédric Le Goater #define ASPEED_SOC_SMC_FLASH_BASE 0x10000000 173dcb83444SCédric Le Goater #define ASPEED_SOC_FMC_FLASH_BASE 0x20000000 174dcb83444SCédric Le Goater #define ASPEED_SOC_SPI_FLASH_BASE 0x30000000 1756dc52326SCédric Le Goater #define ASPEED_SOC_SPI2_FLASH_BASE 0x38000000 176dcb83444SCédric Le Goater 177c4e1f0b4SCédric Le Goater /* 178c4e1f0b4SCédric Le Goater * DMA DRAM addresses should be 4 bytes aligned and the valid address 179c4e1f0b4SCédric Le Goater * range is 0x40000000 - 0x5FFFFFFF (AST2400) 180c4e1f0b4SCédric Le Goater * 0x80000000 - 0xBFFFFFFF (AST2500) 181c4e1f0b4SCédric Le Goater * 182c4e1f0b4SCédric Le Goater * DMA flash addresses should be 4 bytes aligned and the valid address 183c4e1f0b4SCédric Le Goater * range is 0x20000000 - 0x2FFFFFFF. 184c4e1f0b4SCédric Le Goater * 185c4e1f0b4SCédric Le Goater * DMA length is from 4 bytes to 32MB 186c4e1f0b4SCédric Le Goater * 0: 4 bytes 187c4e1f0b4SCédric Le Goater * 0x7FFFFF: 32M bytes 188c4e1f0b4SCédric Le Goater */ 1890df2d9a6SCédric Le Goater #define DMA_DRAM_ADDR(s, val) ((val) & (s)->ctrl->dma_dram_mask) 190e9c568dbSPhilippe Mathieu-Daudé #define DMA_FLASH_ADDR(s, val) ((val) & (s)->ctrl->dma_flash_mask) 191c4e1f0b4SCédric Le Goater #define DMA_LENGTH(val) ((val) & 0x01FFFFFC) 192c4e1f0b4SCédric Le Goater 193fcdf2c59SCédric Le Goater /* Flash opcodes. */ 194fcdf2c59SCédric Le Goater #define SPI_OP_READ 0x03 /* Read data bytes (low frequency) */ 195fcdf2c59SCédric Le Goater 196f95c4bffSCédric Le Goater #define SNOOP_OFF 0xFF 197f95c4bffSCédric Le Goater #define SNOOP_START 0x0 198f95c4bffSCédric Le Goater 199924ed163SCédric Le Goater /* 2005ade579bSPhilippe Mathieu-Daudé * Default segments mapping addresses and size for each peripheral per 201924ed163SCédric Le Goater * controller. These can be changed when board is initialized with the 202a03cb1daSCédric Le Goater * Segment Address Registers. 203924ed163SCédric Le Goater */ 204924ed163SCédric Le Goater static const AspeedSegments aspeed_segments_legacy[] = { 205924ed163SCédric Le Goater { 0x10000000, 32 * 1024 * 1024 }, 206924ed163SCédric Le Goater }; 207924ed163SCédric Le Goater 208924ed163SCédric Le Goater static const AspeedSegments aspeed_segments_fmc[] = { 2096dc52326SCédric Le Goater { 0x20000000, 64 * 1024 * 1024 }, /* start address is readonly */ 210924ed163SCédric Le Goater { 0x24000000, 32 * 1024 * 1024 }, 211924ed163SCédric Le Goater { 0x26000000, 32 * 1024 * 1024 }, 212924ed163SCédric Le Goater { 0x28000000, 32 * 1024 * 1024 }, 213924ed163SCédric Le Goater { 0x2A000000, 32 * 1024 * 1024 } 214924ed163SCédric Le Goater }; 215924ed163SCédric Le Goater 216924ed163SCédric Le Goater static const AspeedSegments aspeed_segments_spi[] = { 217924ed163SCédric Le Goater { 0x30000000, 64 * 1024 * 1024 }, 218924ed163SCédric Le Goater }; 219924ed163SCédric Le Goater 2206dc52326SCédric Le Goater static const AspeedSegments aspeed_segments_ast2500_fmc[] = { 2216dc52326SCédric Le Goater { 0x20000000, 128 * 1024 * 1024 }, /* start address is readonly */ 2226dc52326SCédric Le Goater { 0x28000000, 32 * 1024 * 1024 }, 2236dc52326SCédric Le Goater { 0x2A000000, 32 * 1024 * 1024 }, 2246dc52326SCédric Le Goater }; 2256dc52326SCédric Le Goater 2266dc52326SCédric Le Goater static const AspeedSegments aspeed_segments_ast2500_spi1[] = { 2276dc52326SCédric Le Goater { 0x30000000, 32 * 1024 * 1024 }, /* start address is readonly */ 2286dc52326SCédric Le Goater { 0x32000000, 96 * 1024 * 1024 }, /* end address is readonly */ 2296dc52326SCédric Le Goater }; 2306dc52326SCédric Le Goater 2316dc52326SCédric Le Goater static const AspeedSegments aspeed_segments_ast2500_spi2[] = { 2326dc52326SCédric Le Goater { 0x38000000, 32 * 1024 * 1024 }, /* start address is readonly */ 2336dc52326SCédric Le Goater { 0x3A000000, 96 * 1024 * 1024 }, /* end address is readonly */ 2346dc52326SCédric Le Goater }; 235d0e25040SCédric Le Goater static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, 236d0e25040SCédric Le Goater const AspeedSegments *seg); 237d0e25040SCédric Le Goater static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, uint32_t reg, 238d0e25040SCédric Le Goater AspeedSegments *seg); 2391769a70eSCédric Le Goater static void aspeed_smc_dma_ctrl(AspeedSMCState *s, uint32_t value); 2406dc52326SCédric Le Goater 241bcaa8dddSCédric Le Goater /* 242bcaa8dddSCédric Le Goater * AST2600 definitions 243bcaa8dddSCédric Le Goater */ 244bcaa8dddSCédric Le Goater #define ASPEED26_SOC_FMC_FLASH_BASE 0x20000000 245bcaa8dddSCédric Le Goater #define ASPEED26_SOC_SPI_FLASH_BASE 0x30000000 246bcaa8dddSCédric Le Goater #define ASPEED26_SOC_SPI2_FLASH_BASE 0x50000000 247bcaa8dddSCédric Le Goater 248bcaa8dddSCédric Le Goater static const AspeedSegments aspeed_segments_ast2600_fmc[] = { 249bcaa8dddSCédric Le Goater { 0x0, 128 * MiB }, /* start address is readonly */ 2501f240ca1SCédric Le Goater { 128 * MiB, 128 * MiB }, /* default is disabled but needed for -kernel */ 251bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 252bcaa8dddSCédric Le Goater }; 253bcaa8dddSCédric Le Goater 254bcaa8dddSCédric Le Goater static const AspeedSegments aspeed_segments_ast2600_spi1[] = { 255bcaa8dddSCédric Le Goater { 0x0, 128 * MiB }, /* start address is readonly */ 256bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 257bcaa8dddSCédric Le Goater }; 258bcaa8dddSCédric Le Goater 259bcaa8dddSCédric Le Goater static const AspeedSegments aspeed_segments_ast2600_spi2[] = { 260bcaa8dddSCédric Le Goater { 0x0, 128 * MiB }, /* start address is readonly */ 261bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 262bcaa8dddSCédric Le Goater { 0x0, 0 }, /* disabled */ 263bcaa8dddSCédric Le Goater }; 264bcaa8dddSCédric Le Goater 265bcaa8dddSCédric Le Goater static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s, 266bcaa8dddSCédric Le Goater const AspeedSegments *seg); 267bcaa8dddSCédric Le Goater static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s, 268bcaa8dddSCédric Le Goater uint32_t reg, AspeedSegments *seg); 2691769a70eSCédric Le Goater static void aspeed_2600_smc_dma_ctrl(AspeedSMCState *s, uint32_t value); 2701769a70eSCédric Le Goater 2711c5ee69dSCédric Le Goater #define ASPEED_SMC_FEATURE_DMA 0x1 2721769a70eSCédric Le Goater #define ASPEED_SMC_FEATURE_DMA_GRANT 0x2 27345a904afSCédric Le Goater #define ASPEED_SMC_FEATURE_WDT_CONTROL 0x4 2741c5ee69dSCédric Le Goater 2751c5ee69dSCédric Le Goater static inline bool aspeed_smc_has_dma(const AspeedSMCState *s) 2761c5ee69dSCédric Le Goater { 2771c5ee69dSCédric Le Goater return !!(s->ctrl->features & ASPEED_SMC_FEATURE_DMA); 2781c5ee69dSCédric Le Goater } 279bcaa8dddSCédric Le Goater 28045a904afSCédric Le Goater static inline bool aspeed_smc_has_wdt_control(const AspeedSMCState *s) 28145a904afSCédric Le Goater { 28245a904afSCédric Le Goater return !!(s->ctrl->features & ASPEED_SMC_FEATURE_WDT_CONTROL); 28345a904afSCédric Le Goater } 28445a904afSCédric Le Goater 2857c1c69bcSCédric Le Goater static const AspeedSMCController controllers[] = { 286d09dc5b7SCédric Le Goater { 287811a5b1dSCédric Le Goater .name = "aspeed.smc-ast2400", 288d09dc5b7SCédric Le Goater .r_conf = R_CONF, 289d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 290d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 291d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 292f286f04cSCédric Le Goater .nregs_timings = 1, 293d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 2945ade579bSPhilippe Mathieu-Daudé .max_peripherals = 1, 295d09dc5b7SCédric Le Goater .segments = aspeed_segments_legacy, 296d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SMC_FLASH_BASE, 297d09dc5b7SCédric Le Goater .flash_window_size = 0x6000000, 2981c5ee69dSCédric Le Goater .features = 0x0, 299087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_SMC_MAX, 300d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 301d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3021769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 303d09dc5b7SCédric Le Goater }, { 304811a5b1dSCédric Le Goater .name = "aspeed.fmc-ast2400", 305d09dc5b7SCédric Le Goater .r_conf = R_CONF, 306d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 307d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 308d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 309f286f04cSCédric Le Goater .nregs_timings = 1, 310d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3115ade579bSPhilippe Mathieu-Daudé .max_peripherals = 5, 312d09dc5b7SCédric Le Goater .segments = aspeed_segments_fmc, 313d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_FMC_FLASH_BASE, 314d09dc5b7SCédric Le Goater .flash_window_size = 0x10000000, 3151c5ee69dSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA, 316c4e1f0b4SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 317c4e1f0b4SCédric Le Goater .dma_dram_mask = 0x1FFFFFFC, 318087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 319d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 320d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3211769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 322d09dc5b7SCédric Le Goater }, { 323811a5b1dSCédric Le Goater .name = "aspeed.spi1-ast2400", 324d09dc5b7SCédric Le Goater .r_conf = R_SPI_CONF, 325d09dc5b7SCédric Le Goater .r_ce_ctrl = 0xff, 326d09dc5b7SCédric Le Goater .r_ctrl0 = R_SPI_CTRL0, 327d09dc5b7SCédric Le Goater .r_timings = R_SPI_TIMINGS, 328f286f04cSCédric Le Goater .nregs_timings = 1, 329d09dc5b7SCédric Le Goater .conf_enable_w0 = SPI_CONF_ENABLE_W0, 3305ade579bSPhilippe Mathieu-Daudé .max_peripherals = 1, 331d09dc5b7SCédric Le Goater .segments = aspeed_segments_spi, 332d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SPI_FLASH_BASE, 333d09dc5b7SCédric Le Goater .flash_window_size = 0x10000000, 3341c5ee69dSCédric Le Goater .features = 0x0, 335087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_SPI_MAX, 336d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 337d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3381769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 339d09dc5b7SCédric Le Goater }, { 340811a5b1dSCédric Le Goater .name = "aspeed.fmc-ast2500", 341d09dc5b7SCédric Le Goater .r_conf = R_CONF, 342d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 343d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 344d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 345f286f04cSCédric Le Goater .nregs_timings = 1, 346d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3475ade579bSPhilippe Mathieu-Daudé .max_peripherals = 3, 348d09dc5b7SCédric Le Goater .segments = aspeed_segments_ast2500_fmc, 349d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_FMC_FLASH_BASE, 350d09dc5b7SCédric Le Goater .flash_window_size = 0x10000000, 3511c5ee69dSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA, 352c4e1f0b4SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 353c4e1f0b4SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 354087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 355d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 356d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3571769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 358d09dc5b7SCédric Le Goater }, { 359811a5b1dSCédric Le Goater .name = "aspeed.spi1-ast2500", 360d09dc5b7SCédric Le Goater .r_conf = R_CONF, 361d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 362d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 363d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 364f286f04cSCédric Le Goater .nregs_timings = 1, 365d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3665ade579bSPhilippe Mathieu-Daudé .max_peripherals = 2, 367d09dc5b7SCédric Le Goater .segments = aspeed_segments_ast2500_spi1, 368d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SPI_FLASH_BASE, 369d09dc5b7SCédric Le Goater .flash_window_size = 0x8000000, 3701c5ee69dSCédric Le Goater .features = 0x0, 371087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 372d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 373d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3741769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 375d09dc5b7SCédric Le Goater }, { 376811a5b1dSCédric Le Goater .name = "aspeed.spi2-ast2500", 377d09dc5b7SCédric Le Goater .r_conf = R_CONF, 378d09dc5b7SCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 379d09dc5b7SCédric Le Goater .r_ctrl0 = R_CTRL0, 380d09dc5b7SCédric Le Goater .r_timings = R_TIMINGS, 381f286f04cSCédric Le Goater .nregs_timings = 1, 382d09dc5b7SCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 3835ade579bSPhilippe Mathieu-Daudé .max_peripherals = 2, 384d09dc5b7SCédric Le Goater .segments = aspeed_segments_ast2500_spi2, 385d09dc5b7SCédric Le Goater .flash_window_base = ASPEED_SOC_SPI2_FLASH_BASE, 386d09dc5b7SCédric Le Goater .flash_window_size = 0x8000000, 3871c5ee69dSCédric Le Goater .features = 0x0, 388087b57c9SCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 389d0e25040SCédric Le Goater .segment_to_reg = aspeed_smc_segment_to_reg, 390d0e25040SCédric Le Goater .reg_to_segment = aspeed_smc_reg_to_segment, 3911769a70eSCédric Le Goater .dma_ctrl = aspeed_smc_dma_ctrl, 392bcaa8dddSCédric Le Goater }, { 393bcaa8dddSCédric Le Goater .name = "aspeed.fmc-ast2600", 394bcaa8dddSCédric Le Goater .r_conf = R_CONF, 395bcaa8dddSCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 396bcaa8dddSCédric Le Goater .r_ctrl0 = R_CTRL0, 397bcaa8dddSCédric Le Goater .r_timings = R_TIMINGS, 398f286f04cSCédric Le Goater .nregs_timings = 1, 399bcaa8dddSCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 4005ade579bSPhilippe Mathieu-Daudé .max_peripherals = 3, 401bcaa8dddSCédric Le Goater .segments = aspeed_segments_ast2600_fmc, 402bcaa8dddSCédric Le Goater .flash_window_base = ASPEED26_SOC_FMC_FLASH_BASE, 403bcaa8dddSCédric Le Goater .flash_window_size = 0x10000000, 40445a904afSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA | 40545a904afSCédric Le Goater ASPEED_SMC_FEATURE_WDT_CONTROL, 4064dabf395SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 4074dabf395SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 408bcaa8dddSCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 409bcaa8dddSCédric Le Goater .segment_to_reg = aspeed_2600_smc_segment_to_reg, 410bcaa8dddSCédric Le Goater .reg_to_segment = aspeed_2600_smc_reg_to_segment, 4111769a70eSCédric Le Goater .dma_ctrl = aspeed_2600_smc_dma_ctrl, 412bcaa8dddSCédric Le Goater }, { 413bcaa8dddSCédric Le Goater .name = "aspeed.spi1-ast2600", 414bcaa8dddSCédric Le Goater .r_conf = R_CONF, 415bcaa8dddSCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 416bcaa8dddSCédric Le Goater .r_ctrl0 = R_CTRL0, 417bcaa8dddSCédric Le Goater .r_timings = R_TIMINGS, 418f286f04cSCédric Le Goater .nregs_timings = 2, 419bcaa8dddSCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 4205ade579bSPhilippe Mathieu-Daudé .max_peripherals = 2, 421bcaa8dddSCédric Le Goater .segments = aspeed_segments_ast2600_spi1, 422bcaa8dddSCédric Le Goater .flash_window_base = ASPEED26_SOC_SPI_FLASH_BASE, 423bcaa8dddSCédric Le Goater .flash_window_size = 0x10000000, 4241769a70eSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA | 4251769a70eSCédric Le Goater ASPEED_SMC_FEATURE_DMA_GRANT, 4264dabf395SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 4274dabf395SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 428bcaa8dddSCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 429bcaa8dddSCédric Le Goater .segment_to_reg = aspeed_2600_smc_segment_to_reg, 430bcaa8dddSCédric Le Goater .reg_to_segment = aspeed_2600_smc_reg_to_segment, 4311769a70eSCédric Le Goater .dma_ctrl = aspeed_2600_smc_dma_ctrl, 432bcaa8dddSCédric Le Goater }, { 433bcaa8dddSCédric Le Goater .name = "aspeed.spi2-ast2600", 434bcaa8dddSCédric Le Goater .r_conf = R_CONF, 435bcaa8dddSCédric Le Goater .r_ce_ctrl = R_CE_CTRL, 436bcaa8dddSCédric Le Goater .r_ctrl0 = R_CTRL0, 437bcaa8dddSCédric Le Goater .r_timings = R_TIMINGS, 438f286f04cSCédric Le Goater .nregs_timings = 3, 439bcaa8dddSCédric Le Goater .conf_enable_w0 = CONF_ENABLE_W0, 4405ade579bSPhilippe Mathieu-Daudé .max_peripherals = 3, 441bcaa8dddSCédric Le Goater .segments = aspeed_segments_ast2600_spi2, 442bcaa8dddSCédric Le Goater .flash_window_base = ASPEED26_SOC_SPI2_FLASH_BASE, 443bcaa8dddSCédric Le Goater .flash_window_size = 0x10000000, 4441769a70eSCédric Le Goater .features = ASPEED_SMC_FEATURE_DMA | 4451769a70eSCédric Le Goater ASPEED_SMC_FEATURE_DMA_GRANT, 4464dabf395SCédric Le Goater .dma_flash_mask = 0x0FFFFFFC, 4474dabf395SCédric Le Goater .dma_dram_mask = 0x3FFFFFFC, 448bcaa8dddSCédric Le Goater .nregs = ASPEED_SMC_R_MAX, 449bcaa8dddSCédric Le Goater .segment_to_reg = aspeed_2600_smc_segment_to_reg, 450bcaa8dddSCédric Le Goater .reg_to_segment = aspeed_2600_smc_reg_to_segment, 4511769a70eSCédric Le Goater .dma_ctrl = aspeed_2600_smc_dma_ctrl, 452d09dc5b7SCédric Le Goater }, 453924ed163SCédric Le Goater }; 454924ed163SCédric Le Goater 455a03cb1daSCédric Le Goater /* 456d0e25040SCédric Le Goater * The Segment Registers of the AST2400 and AST2500 have a 8MB 4575ade579bSPhilippe Mathieu-Daudé * unit. The address range of a flash SPI peripheral is encoded with 458d0e25040SCédric Le Goater * absolute addresses which should be part of the overall controller 459d0e25040SCédric Le Goater * window. 460a03cb1daSCédric Le Goater */ 461d0e25040SCédric Le Goater static uint32_t aspeed_smc_segment_to_reg(const AspeedSMCState *s, 462d0e25040SCédric Le Goater const AspeedSegments *seg) 463a03cb1daSCédric Le Goater { 464a03cb1daSCédric Le Goater uint32_t reg = 0; 465a03cb1daSCédric Le Goater reg |= ((seg->addr >> 23) & SEG_START_MASK) << SEG_START_SHIFT; 466a03cb1daSCédric Le Goater reg |= (((seg->addr + seg->size) >> 23) & SEG_END_MASK) << SEG_END_SHIFT; 467a03cb1daSCédric Le Goater return reg; 468a03cb1daSCédric Le Goater } 469a03cb1daSCédric Le Goater 470d0e25040SCédric Le Goater static void aspeed_smc_reg_to_segment(const AspeedSMCState *s, 471d0e25040SCédric Le Goater uint32_t reg, AspeedSegments *seg) 472a03cb1daSCédric Le Goater { 473a03cb1daSCédric Le Goater seg->addr = ((reg >> SEG_START_SHIFT) & SEG_START_MASK) << 23; 474a03cb1daSCédric Le Goater seg->size = (((reg >> SEG_END_SHIFT) & SEG_END_MASK) << 23) - seg->addr; 475a03cb1daSCédric Le Goater } 476a03cb1daSCédric Le Goater 477bcaa8dddSCédric Le Goater /* 478bcaa8dddSCédric Le Goater * The Segment Registers of the AST2600 have a 1MB unit. The address 4795ade579bSPhilippe Mathieu-Daudé * range of a flash SPI peripheral is encoded with offsets in the overall 480bcaa8dddSCédric Le Goater * controller window. The previous SoC AST2400 and AST2500 used 481bcaa8dddSCédric Le Goater * absolute addresses. Only bits [27:20] are relevant and the end 482bcaa8dddSCédric Le Goater * address is an upper bound limit. 483bcaa8dddSCédric Le Goater */ 484bcaa8dddSCédric Le Goater #define AST2600_SEG_ADDR_MASK 0x0ff00000 485bcaa8dddSCédric Le Goater 486bcaa8dddSCédric Le Goater static uint32_t aspeed_2600_smc_segment_to_reg(const AspeedSMCState *s, 487bcaa8dddSCédric Le Goater const AspeedSegments *seg) 488bcaa8dddSCédric Le Goater { 489bcaa8dddSCédric Le Goater uint32_t reg = 0; 490bcaa8dddSCédric Le Goater 491bcaa8dddSCédric Le Goater /* Disabled segments have a nil register */ 492bcaa8dddSCédric Le Goater if (!seg->size) { 493bcaa8dddSCédric Le Goater return 0; 494bcaa8dddSCédric Le Goater } 495bcaa8dddSCédric Le Goater 496bcaa8dddSCédric Le Goater reg |= (seg->addr & AST2600_SEG_ADDR_MASK) >> 16; /* start offset */ 497bcaa8dddSCédric Le Goater reg |= (seg->addr + seg->size - 1) & AST2600_SEG_ADDR_MASK; /* end offset */ 498bcaa8dddSCédric Le Goater return reg; 499bcaa8dddSCédric Le Goater } 500bcaa8dddSCédric Le Goater 501bcaa8dddSCédric Le Goater static void aspeed_2600_smc_reg_to_segment(const AspeedSMCState *s, 502bcaa8dddSCédric Le Goater uint32_t reg, AspeedSegments *seg) 503bcaa8dddSCédric Le Goater { 504bcaa8dddSCédric Le Goater uint32_t start_offset = (reg << 16) & AST2600_SEG_ADDR_MASK; 505bcaa8dddSCédric Le Goater uint32_t end_offset = reg & AST2600_SEG_ADDR_MASK; 506bcaa8dddSCédric Le Goater 5072175eacfSCédric Le Goater if (reg) { 508bcaa8dddSCédric Le Goater seg->addr = s->ctrl->flash_window_base + start_offset; 509bcaa8dddSCédric Le Goater seg->size = end_offset + MiB - start_offset; 5102175eacfSCédric Le Goater } else { 5112175eacfSCédric Le Goater seg->addr = s->ctrl->flash_window_base; 5122175eacfSCédric Le Goater seg->size = 0; 5132175eacfSCédric Le Goater } 514bcaa8dddSCédric Le Goater } 515bcaa8dddSCédric Le Goater 516*32c54bd0SCédric Le Goater #define aspeed_smc_error(fmt, ...) \ 517*32c54bd0SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt "\n", __func__, ## __VA_ARGS__) 518*32c54bd0SCédric Le Goater 519a03cb1daSCédric Le Goater static bool aspeed_smc_flash_overlap(const AspeedSMCState *s, 520a03cb1daSCédric Le Goater const AspeedSegments *new, 521a03cb1daSCédric Le Goater int cs) 522a03cb1daSCédric Le Goater { 523a03cb1daSCédric Le Goater AspeedSegments seg; 524a03cb1daSCédric Le Goater int i; 525a03cb1daSCédric Le Goater 5265ade579bSPhilippe Mathieu-Daudé for (i = 0; i < s->ctrl->max_peripherals; i++) { 527a03cb1daSCédric Le Goater if (i == cs) { 528a03cb1daSCédric Le Goater continue; 529a03cb1daSCédric Le Goater } 530a03cb1daSCédric Le Goater 531d0e25040SCédric Le Goater s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + i], &seg); 532a03cb1daSCédric Le Goater 533a03cb1daSCédric Le Goater if (new->addr + new->size > seg.addr && 534a03cb1daSCédric Le Goater new->addr < seg.addr + seg.size) { 535*32c54bd0SCédric Le Goater aspeed_smc_error("new segment CS%d [ 0x%" 536a03cb1daSCédric Le Goater HWADDR_PRIx" - 0x%"HWADDR_PRIx" ] overlaps with " 537*32c54bd0SCédric Le Goater "CS%d [ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]", 538*32c54bd0SCédric Le Goater cs, new->addr, new->addr + new->size, 539a03cb1daSCédric Le Goater i, seg.addr, seg.addr + seg.size); 540a03cb1daSCédric Le Goater return true; 541a03cb1daSCédric Le Goater } 542a03cb1daSCédric Le Goater } 543a03cb1daSCédric Le Goater return false; 544a03cb1daSCédric Le Goater } 545a03cb1daSCédric Le Goater 546673b1f86SCédric Le Goater static void aspeed_smc_flash_set_segment_region(AspeedSMCState *s, int cs, 547673b1f86SCédric Le Goater uint64_t regval) 548673b1f86SCédric Le Goater { 549673b1f86SCédric Le Goater AspeedSMCFlash *fl = &s->flashes[cs]; 550673b1f86SCédric Le Goater AspeedSegments seg; 551673b1f86SCédric Le Goater 552673b1f86SCédric Le Goater s->ctrl->reg_to_segment(s, regval, &seg); 553673b1f86SCédric Le Goater 554673b1f86SCédric Le Goater memory_region_transaction_begin(); 555673b1f86SCédric Le Goater memory_region_set_size(&fl->mmio, seg.size); 556673b1f86SCédric Le Goater memory_region_set_address(&fl->mmio, seg.addr - s->ctrl->flash_window_base); 5572175eacfSCédric Le Goater memory_region_set_enabled(&fl->mmio, !!seg.size); 558673b1f86SCédric Le Goater memory_region_transaction_commit(); 559673b1f86SCédric Le Goater 560673b1f86SCédric Le Goater s->regs[R_SEG_ADDR0 + cs] = regval; 561673b1f86SCédric Le Goater } 562673b1f86SCédric Le Goater 563a03cb1daSCédric Le Goater static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, 564a03cb1daSCédric Le Goater uint64_t new) 565a03cb1daSCédric Le Goater { 566a03cb1daSCédric Le Goater AspeedSegments seg; 567a03cb1daSCédric Le Goater 568d0e25040SCédric Le Goater s->ctrl->reg_to_segment(s, new, &seg); 569a03cb1daSCédric Le Goater 570bd6ce9a6SCédric Le Goater trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); 571bd6ce9a6SCédric Le Goater 572a03cb1daSCédric Le Goater /* The start address of CS0 is read-only */ 573a03cb1daSCédric Le Goater if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { 574*32c54bd0SCédric Le Goater aspeed_smc_error("Tried to change CS0 start address to 0x%" 575*32c54bd0SCédric Le Goater HWADDR_PRIx, seg.addr); 5760584d3c3SCédric Le Goater seg.addr = s->ctrl->flash_window_base; 577d0e25040SCédric Le Goater new = s->ctrl->segment_to_reg(s, &seg); 578a03cb1daSCédric Le Goater } 579a03cb1daSCédric Le Goater 580a03cb1daSCédric Le Goater /* 581a03cb1daSCédric Le Goater * The end address of the AST2500 spi controllers is also 582a03cb1daSCédric Le Goater * read-only. 583a03cb1daSCédric Le Goater */ 584a03cb1daSCédric Le Goater if ((s->ctrl->segments == aspeed_segments_ast2500_spi1 || 585a03cb1daSCédric Le Goater s->ctrl->segments == aspeed_segments_ast2500_spi2) && 5865ade579bSPhilippe Mathieu-Daudé cs == s->ctrl->max_peripherals && 587a03cb1daSCédric Le Goater seg.addr + seg.size != s->ctrl->segments[cs].addr + 588a03cb1daSCédric Le Goater s->ctrl->segments[cs].size) { 589*32c54bd0SCédric Le Goater aspeed_smc_error("Tried to change CS%d end address to 0x%" 590*32c54bd0SCédric Le Goater HWADDR_PRIx, cs, seg.addr + seg.size); 5910584d3c3SCédric Le Goater seg.size = s->ctrl->segments[cs].addr + s->ctrl->segments[cs].size - 5920584d3c3SCédric Le Goater seg.addr; 593d0e25040SCédric Le Goater new = s->ctrl->segment_to_reg(s, &seg); 594a03cb1daSCédric Le Goater } 595a03cb1daSCédric Le Goater 596a03cb1daSCédric Le Goater /* Keep the segment in the overall flash window */ 5972175eacfSCédric Le Goater if (seg.size && 5982175eacfSCédric Le Goater (seg.addr + seg.size <= s->ctrl->flash_window_base || 5992175eacfSCédric Le Goater seg.addr > s->ctrl->flash_window_base + s->ctrl->flash_window_size)) { 600*32c54bd0SCédric Le Goater aspeed_smc_error("new segment for CS%d is invalid : " 601*32c54bd0SCédric Le Goater "[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]", 602*32c54bd0SCédric Le Goater cs, seg.addr, seg.addr + seg.size); 603a03cb1daSCédric Le Goater return; 604a03cb1daSCédric Le Goater } 605a03cb1daSCédric Le Goater 606a03cb1daSCédric Le Goater /* Check start address vs. alignment */ 6070584d3c3SCédric Le Goater if (seg.size && !QEMU_IS_ALIGNED(seg.addr, seg.size)) { 608*32c54bd0SCédric Le Goater aspeed_smc_error("new segment for CS%d is not " 609*32c54bd0SCédric Le Goater "aligned : [ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]", 610*32c54bd0SCédric Le Goater cs, seg.addr, seg.addr + seg.size); 611a03cb1daSCédric Le Goater } 612a03cb1daSCédric Le Goater 6130584d3c3SCédric Le Goater /* And segments should not overlap (in the specs) */ 6140584d3c3SCédric Le Goater aspeed_smc_flash_overlap(s, &seg, cs); 615a03cb1daSCédric Le Goater 616a03cb1daSCédric Le Goater /* All should be fine now to move the region */ 617673b1f86SCédric Le Goater aspeed_smc_flash_set_segment_region(s, cs, new); 618a03cb1daSCédric Le Goater } 619a03cb1daSCédric Le Goater 620924ed163SCédric Le Goater static uint64_t aspeed_smc_flash_default_read(void *opaque, hwaddr addr, 621924ed163SCédric Le Goater unsigned size) 622924ed163SCédric Le Goater { 623*32c54bd0SCédric Le Goater aspeed_smc_error("To 0x%" HWADDR_PRIx " of size %u" PRIx64, addr, size); 624924ed163SCédric Le Goater return 0; 625924ed163SCédric Le Goater } 626924ed163SCédric Le Goater 627924ed163SCédric Le Goater static void aspeed_smc_flash_default_write(void *opaque, hwaddr addr, 628924ed163SCédric Le Goater uint64_t data, unsigned size) 629924ed163SCédric Le Goater { 630*32c54bd0SCédric Le Goater aspeed_smc_error("To 0x%" HWADDR_PRIx " of size %u: 0x%" PRIx64, 631*32c54bd0SCédric Le Goater addr, size, data); 632924ed163SCédric Le Goater } 633924ed163SCédric Le Goater 634924ed163SCédric Le Goater static const MemoryRegionOps aspeed_smc_flash_default_ops = { 635924ed163SCédric Le Goater .read = aspeed_smc_flash_default_read, 636924ed163SCédric Le Goater .write = aspeed_smc_flash_default_write, 637924ed163SCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 638924ed163SCédric Le Goater .valid = { 639924ed163SCédric Le Goater .min_access_size = 1, 640924ed163SCédric Le Goater .max_access_size = 4, 641924ed163SCédric Le Goater }, 642924ed163SCédric Le Goater }; 643924ed163SCédric Le Goater 644f248a9dbSCédric Le Goater static inline int aspeed_smc_flash_mode(const AspeedSMCFlash *fl) 645924ed163SCédric Le Goater { 646f248a9dbSCédric Le Goater const AspeedSMCState *s = fl->controller; 647f248a9dbSCédric Le Goater 648f248a9dbSCédric Le Goater return s->regs[s->r_ctrl0 + fl->id] & CTRL_CMD_MODE_MASK; 649924ed163SCédric Le Goater } 650924ed163SCédric Le Goater 651f248a9dbSCédric Le Goater static inline bool aspeed_smc_is_writable(const AspeedSMCFlash *fl) 652924ed163SCédric Le Goater { 653f248a9dbSCédric Le Goater const AspeedSMCState *s = fl->controller; 654f248a9dbSCédric Le Goater 655f248a9dbSCédric Le Goater return s->regs[s->r_conf] & (1 << (s->conf_enable_w0 + fl->id)); 656924ed163SCédric Le Goater } 657924ed163SCédric Le Goater 658fcdf2c59SCédric Le Goater static inline int aspeed_smc_flash_cmd(const AspeedSMCFlash *fl) 659fcdf2c59SCédric Le Goater { 660fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 661fcdf2c59SCédric Le Goater int cmd = (s->regs[s->r_ctrl0 + fl->id] >> CTRL_CMD_SHIFT) & CTRL_CMD_MASK; 662fcdf2c59SCédric Le Goater 663bcaa8dddSCédric Le Goater /* 664bcaa8dddSCédric Le Goater * In read mode, the default SPI command is READ (0x3). In other 665bcaa8dddSCédric Le Goater * modes, the command should necessarily be defined 666bcaa8dddSCédric Le Goater * 667bcaa8dddSCédric Le Goater * TODO: add support for READ4 (0x13) on AST2600 668bcaa8dddSCédric Le Goater */ 669fcdf2c59SCédric Le Goater if (aspeed_smc_flash_mode(fl) == CTRL_READMODE) { 670fcdf2c59SCédric Le Goater cmd = SPI_OP_READ; 671fcdf2c59SCédric Le Goater } 672fcdf2c59SCédric Le Goater 673fcdf2c59SCédric Le Goater if (!cmd) { 674*32c54bd0SCédric Le Goater aspeed_smc_error("no command defined for mode %d", 675*32c54bd0SCédric Le Goater aspeed_smc_flash_mode(fl)); 676fcdf2c59SCédric Le Goater } 677fcdf2c59SCédric Le Goater 678fcdf2c59SCédric Le Goater return cmd; 679fcdf2c59SCédric Le Goater } 680fcdf2c59SCédric Le Goater 681fcdf2c59SCédric Le Goater static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) 682fcdf2c59SCédric Le Goater { 683fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 684fcdf2c59SCédric Le Goater 685fcdf2c59SCédric Le Goater if (s->ctrl->segments == aspeed_segments_spi) { 686fcdf2c59SCédric Le Goater return s->regs[s->r_ctrl0] & CTRL_AST2400_SPI_4BYTE; 687fcdf2c59SCédric Le Goater } else { 688fcdf2c59SCédric Le Goater return s->regs[s->r_ce_ctrl] & (1 << (CTRL_EXTENDED0 + fl->id)); 689fcdf2c59SCédric Le Goater } 690fcdf2c59SCédric Le Goater } 691fcdf2c59SCédric Le Goater 692e7e741caSCédric Le Goater static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) 693fcdf2c59SCédric Le Goater { 694e7e741caSCédric Le Goater AspeedSMCState *s = fl->controller; 695fcdf2c59SCédric Le Goater 696e7e741caSCédric Le Goater trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); 697e7e741caSCédric Le Goater 698e7e741caSCédric Le Goater qemu_set_irq(s->cs_lines[fl->id], unselect); 699fcdf2c59SCédric Le Goater } 700fcdf2c59SCédric Le Goater 701fcdf2c59SCédric Le Goater static void aspeed_smc_flash_select(AspeedSMCFlash *fl) 702fcdf2c59SCédric Le Goater { 703e7e741caSCédric Le Goater aspeed_smc_flash_do_select(fl, false); 704fcdf2c59SCédric Le Goater } 705fcdf2c59SCédric Le Goater 706fcdf2c59SCédric Le Goater static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) 707fcdf2c59SCédric Le Goater { 708e7e741caSCédric Le Goater aspeed_smc_flash_do_select(fl, true); 709fcdf2c59SCédric Le Goater } 710fcdf2c59SCédric Le Goater 711fcdf2c59SCédric Le Goater static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, 712fcdf2c59SCédric Le Goater uint32_t addr) 713fcdf2c59SCédric Le Goater { 714fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 715fcdf2c59SCédric Le Goater AspeedSegments seg; 716fcdf2c59SCédric Le Goater 717d0e25040SCédric Le Goater s->ctrl->reg_to_segment(s, s->regs[R_SEG_ADDR0 + fl->id], &seg); 718b4cc583fSCédric Le Goater if ((addr % seg.size) != addr) { 719*32c54bd0SCédric Le Goater aspeed_smc_error("invalid address 0x%08x for CS%d segment : " 720*32c54bd0SCédric Le Goater "[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]", 721*32c54bd0SCédric Le Goater addr, fl->id, seg.addr, seg.addr + seg.size); 722b4cc583fSCédric Le Goater addr %= seg.size; 723fcdf2c59SCédric Le Goater } 724fcdf2c59SCédric Le Goater 725fcdf2c59SCédric Le Goater return addr; 726fcdf2c59SCédric Le Goater } 727fcdf2c59SCédric Le Goater 728ac2810deSCédric Le Goater static int aspeed_smc_flash_dummies(const AspeedSMCFlash *fl) 729ac2810deSCédric Le Goater { 730ac2810deSCédric Le Goater const AspeedSMCState *s = fl->controller; 731ac2810deSCédric Le Goater uint32_t r_ctrl0 = s->regs[s->r_ctrl0 + fl->id]; 732ac2810deSCédric Le Goater uint32_t dummy_high = (r_ctrl0 >> CTRL_DUMMY_HIGH_SHIFT) & 0x1; 733ac2810deSCédric Le Goater uint32_t dummy_low = (r_ctrl0 >> CTRL_DUMMY_LOW_SHIFT) & 0x3; 7340721309eSCédric Le Goater uint32_t dummies = ((dummy_high << 2) | dummy_low) * 8; 735ac2810deSCédric Le Goater 7360721309eSCédric Le Goater if (r_ctrl0 & CTRL_IO_DUAL_ADDR_DATA) { 7370721309eSCédric Le Goater dummies /= 2; 7380721309eSCédric Le Goater } 7390721309eSCédric Le Goater 7400721309eSCédric Le Goater return dummies; 741ac2810deSCédric Le Goater } 742ac2810deSCédric Le Goater 74396c4be95SCédric Le Goater static void aspeed_smc_flash_setup(AspeedSMCFlash *fl, uint32_t addr) 744fcdf2c59SCédric Le Goater { 745fcdf2c59SCédric Le Goater const AspeedSMCState *s = fl->controller; 746fcdf2c59SCédric Le Goater uint8_t cmd = aspeed_smc_flash_cmd(fl); 747af453a5eSCédric Le Goater int i = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; 748fcdf2c59SCédric Le Goater 749fcdf2c59SCédric Le Goater /* Flash access can not exceed CS segment */ 750fcdf2c59SCédric Le Goater addr = aspeed_smc_check_segment_addr(fl, addr); 751fcdf2c59SCédric Le Goater 752fcdf2c59SCédric Le Goater ssi_transfer(s->spi, cmd); 753af453a5eSCédric Le Goater while (i--) { 754af453a5eSCédric Le Goater if (aspeed_smc_addr_byte_enabled(s, i)) { 755af453a5eSCédric Le Goater ssi_transfer(s->spi, (addr >> (i * 8)) & 0xff); 756fcdf2c59SCédric Le Goater } 757af453a5eSCédric Le Goater } 75896c4be95SCédric Le Goater 75996c4be95SCédric Le Goater /* 76096c4be95SCédric Le Goater * Use fake transfers to model dummy bytes. The value should 76196c4be95SCédric Le Goater * be configured to some non-zero value in fast read mode and 76296c4be95SCédric Le Goater * zero in read mode. But, as the HW allows inconsistent 76396c4be95SCédric Le Goater * settings, let's check for fast read mode. 76496c4be95SCédric Le Goater */ 76596c4be95SCédric Le Goater if (aspeed_smc_flash_mode(fl) == CTRL_FREADMODE) { 76696c4be95SCédric Le Goater for (i = 0; i < aspeed_smc_flash_dummies(fl); i++) { 7679149af2aSCédric Le Goater ssi_transfer(fl->controller->spi, s->regs[R_DUMMY_DATA] & 0xff); 76896c4be95SCédric Le Goater } 76996c4be95SCédric Le Goater } 770fcdf2c59SCédric Le Goater } 771fcdf2c59SCédric Le Goater 772924ed163SCédric Le Goater static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) 773924ed163SCédric Le Goater { 774924ed163SCédric Le Goater AspeedSMCFlash *fl = opaque; 775fcdf2c59SCédric Le Goater AspeedSMCState *s = fl->controller; 776924ed163SCédric Le Goater uint64_t ret = 0; 777924ed163SCédric Le Goater int i; 778924ed163SCédric Le Goater 779fcdf2c59SCédric Le Goater switch (aspeed_smc_flash_mode(fl)) { 780fcdf2c59SCédric Le Goater case CTRL_USERMODE: 781924ed163SCédric Le Goater for (i = 0; i < size; i++) { 782924ed163SCédric Le Goater ret |= ssi_transfer(s->spi, 0x0) << (8 * i); 783924ed163SCédric Le Goater } 784fcdf2c59SCédric Le Goater break; 785fcdf2c59SCédric Le Goater case CTRL_READMODE: 786fcdf2c59SCédric Le Goater case CTRL_FREADMODE: 787fcdf2c59SCédric Le Goater aspeed_smc_flash_select(fl); 78896c4be95SCédric Le Goater aspeed_smc_flash_setup(fl, addr); 789ac2810deSCédric Le Goater 790fcdf2c59SCédric Le Goater for (i = 0; i < size; i++) { 791fcdf2c59SCédric Le Goater ret |= ssi_transfer(s->spi, 0x0) << (8 * i); 792fcdf2c59SCédric Le Goater } 793fcdf2c59SCédric Le Goater 794fcdf2c59SCédric Le Goater aspeed_smc_flash_unselect(fl); 795fcdf2c59SCédric Le Goater break; 796fcdf2c59SCédric Le Goater default: 797*32c54bd0SCédric Le Goater aspeed_smc_error("invalid flash mode %d", aspeed_smc_flash_mode(fl)); 798924ed163SCédric Le Goater } 799924ed163SCédric Le Goater 800bd6ce9a6SCédric Le Goater trace_aspeed_smc_flash_read(fl->id, addr, size, ret, 801bd6ce9a6SCédric Le Goater aspeed_smc_flash_mode(fl)); 802924ed163SCédric Le Goater return ret; 803924ed163SCédric Le Goater } 804924ed163SCédric Le Goater 805f95c4bffSCédric Le Goater /* 806f95c4bffSCédric Le Goater * TODO (clg@kaod.org): stolen from xilinx_spips.c. Should move to a 807f95c4bffSCédric Le Goater * common include header. 808f95c4bffSCédric Le Goater */ 809f95c4bffSCédric Le Goater typedef enum { 810f95c4bffSCédric Le Goater READ = 0x3, READ_4 = 0x13, 811f95c4bffSCédric Le Goater FAST_READ = 0xb, FAST_READ_4 = 0x0c, 812f95c4bffSCédric Le Goater DOR = 0x3b, DOR_4 = 0x3c, 813f95c4bffSCédric Le Goater QOR = 0x6b, QOR_4 = 0x6c, 814f95c4bffSCédric Le Goater DIOR = 0xbb, DIOR_4 = 0xbc, 815f95c4bffSCédric Le Goater QIOR = 0xeb, QIOR_4 = 0xec, 816f95c4bffSCédric Le Goater 817f95c4bffSCédric Le Goater PP = 0x2, PP_4 = 0x12, 818f95c4bffSCédric Le Goater DPP = 0xa2, 819f95c4bffSCédric Le Goater QPP = 0x32, QPP_4 = 0x34, 820f95c4bffSCédric Le Goater } FlashCMD; 821f95c4bffSCédric Le Goater 822f95c4bffSCédric Le Goater static int aspeed_smc_num_dummies(uint8_t command) 823f95c4bffSCédric Le Goater { 824f95c4bffSCédric Le Goater switch (command) { /* check for dummies */ 825f95c4bffSCédric Le Goater case READ: /* no dummy bytes/cycles */ 826f95c4bffSCédric Le Goater case PP: 827f95c4bffSCédric Le Goater case DPP: 828f95c4bffSCédric Le Goater case QPP: 829f95c4bffSCédric Le Goater case READ_4: 830f95c4bffSCédric Le Goater case PP_4: 831f95c4bffSCédric Le Goater case QPP_4: 832f95c4bffSCédric Le Goater return 0; 833f95c4bffSCédric Le Goater case FAST_READ: 834f95c4bffSCédric Le Goater case DOR: 835f95c4bffSCédric Le Goater case QOR: 8367faf6f17SGuenter Roeck case FAST_READ_4: 837f95c4bffSCédric Le Goater case DOR_4: 838f95c4bffSCédric Le Goater case QOR_4: 839f95c4bffSCédric Le Goater return 1; 840f95c4bffSCédric Le Goater case DIOR: 841f95c4bffSCédric Le Goater case DIOR_4: 842f95c4bffSCédric Le Goater return 2; 843f95c4bffSCédric Le Goater case QIOR: 844f95c4bffSCédric Le Goater case QIOR_4: 845f95c4bffSCédric Le Goater return 4; 846f95c4bffSCédric Le Goater default: 847f95c4bffSCédric Le Goater return -1; 848f95c4bffSCédric Le Goater } 849f95c4bffSCédric Le Goater } 850f95c4bffSCédric Le Goater 851f95c4bffSCédric Le Goater static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, 852f95c4bffSCédric Le Goater unsigned size) 853f95c4bffSCédric Le Goater { 854f95c4bffSCédric Le Goater AspeedSMCState *s = fl->controller; 855f95c4bffSCédric Le Goater uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; 856f95c4bffSCédric Le Goater 857bd6ce9a6SCédric Le Goater trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, 858bd6ce9a6SCédric Le Goater (uint8_t) data & 0xff); 859bd6ce9a6SCédric Le Goater 860f95c4bffSCédric Le Goater if (s->snoop_index == SNOOP_OFF) { 861f95c4bffSCédric Le Goater return false; /* Do nothing */ 862f95c4bffSCédric Le Goater 863f95c4bffSCédric Le Goater } else if (s->snoop_index == SNOOP_START) { 864f95c4bffSCédric Le Goater uint8_t cmd = data & 0xff; 865f95c4bffSCédric Le Goater int ndummies = aspeed_smc_num_dummies(cmd); 866f95c4bffSCédric Le Goater 867f95c4bffSCédric Le Goater /* 868f95c4bffSCédric Le Goater * No dummy cycles are expected with the current command. Turn 869f95c4bffSCédric Le Goater * off snooping and let the transfer proceed normally. 870f95c4bffSCédric Le Goater */ 871f95c4bffSCédric Le Goater if (ndummies <= 0) { 872f95c4bffSCédric Le Goater s->snoop_index = SNOOP_OFF; 873f95c4bffSCédric Le Goater return false; 874f95c4bffSCédric Le Goater } 875f95c4bffSCédric Le Goater 876f95c4bffSCédric Le Goater s->snoop_dummies = ndummies * 8; 877f95c4bffSCédric Le Goater 878f95c4bffSCédric Le Goater } else if (s->snoop_index >= addr_width + 1) { 879f95c4bffSCédric Le Goater 880f95c4bffSCédric Le Goater /* The SPI transfer has reached the dummy cycles sequence */ 881f95c4bffSCédric Le Goater for (; s->snoop_dummies; s->snoop_dummies--) { 882f95c4bffSCédric Le Goater ssi_transfer(s->spi, s->regs[R_DUMMY_DATA] & 0xff); 883f95c4bffSCédric Le Goater } 884f95c4bffSCédric Le Goater 885f95c4bffSCédric Le Goater /* If no more dummy cycles are expected, turn off snooping */ 886f95c4bffSCédric Le Goater if (!s->snoop_dummies) { 887f95c4bffSCédric Le Goater s->snoop_index = SNOOP_OFF; 888f95c4bffSCédric Le Goater } else { 889f95c4bffSCédric Le Goater s->snoop_index += size; 890f95c4bffSCédric Le Goater } 891f95c4bffSCédric Le Goater 892f95c4bffSCédric Le Goater /* 893f95c4bffSCédric Le Goater * Dummy cycles have been faked already. Ignore the current 894f95c4bffSCédric Le Goater * SPI transfer 895f95c4bffSCédric Le Goater */ 896f95c4bffSCédric Le Goater return true; 897f95c4bffSCédric Le Goater } 898f95c4bffSCédric Le Goater 899f95c4bffSCédric Le Goater s->snoop_index += size; 900f95c4bffSCédric Le Goater return false; 901f95c4bffSCédric Le Goater } 902f95c4bffSCédric Le Goater 903924ed163SCédric Le Goater static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, 904924ed163SCédric Le Goater unsigned size) 905924ed163SCédric Le Goater { 906924ed163SCédric Le Goater AspeedSMCFlash *fl = opaque; 907fcdf2c59SCédric Le Goater AspeedSMCState *s = fl->controller; 908924ed163SCédric Le Goater int i; 909924ed163SCédric Le Goater 910bd6ce9a6SCédric Le Goater trace_aspeed_smc_flash_write(fl->id, addr, size, data, 911bd6ce9a6SCédric Le Goater aspeed_smc_flash_mode(fl)); 912bd6ce9a6SCédric Le Goater 913f248a9dbSCédric Le Goater if (!aspeed_smc_is_writable(fl)) { 914*32c54bd0SCédric Le Goater aspeed_smc_error("flash is not writable at 0x%" HWADDR_PRIx, addr); 915924ed163SCédric Le Goater return; 916924ed163SCédric Le Goater } 917924ed163SCédric Le Goater 918fcdf2c59SCédric Le Goater switch (aspeed_smc_flash_mode(fl)) { 919fcdf2c59SCédric Le Goater case CTRL_USERMODE: 920f95c4bffSCédric Le Goater if (aspeed_smc_do_snoop(fl, data, size)) { 921f95c4bffSCédric Le Goater break; 922f95c4bffSCédric Le Goater } 923f95c4bffSCédric Le Goater 924fcdf2c59SCédric Le Goater for (i = 0; i < size; i++) { 925fcdf2c59SCédric Le Goater ssi_transfer(s->spi, (data >> (8 * i)) & 0xff); 926924ed163SCédric Le Goater } 927fcdf2c59SCédric Le Goater break; 928fcdf2c59SCédric Le Goater case CTRL_WRITEMODE: 929fcdf2c59SCédric Le Goater aspeed_smc_flash_select(fl); 93096c4be95SCédric Le Goater aspeed_smc_flash_setup(fl, addr); 931924ed163SCédric Le Goater 932924ed163SCédric Le Goater for (i = 0; i < size; i++) { 933924ed163SCédric Le Goater ssi_transfer(s->spi, (data >> (8 * i)) & 0xff); 934924ed163SCédric Le Goater } 935fcdf2c59SCédric Le Goater 936fcdf2c59SCédric Le Goater aspeed_smc_flash_unselect(fl); 937fcdf2c59SCédric Le Goater break; 938fcdf2c59SCédric Le Goater default: 939*32c54bd0SCédric Le Goater aspeed_smc_error("invalid flash mode %d", aspeed_smc_flash_mode(fl)); 940fcdf2c59SCédric Le Goater } 941924ed163SCédric Le Goater } 942924ed163SCédric Le Goater 943924ed163SCédric Le Goater static const MemoryRegionOps aspeed_smc_flash_ops = { 944924ed163SCédric Le Goater .read = aspeed_smc_flash_read, 945924ed163SCédric Le Goater .write = aspeed_smc_flash_write, 946924ed163SCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 947924ed163SCédric Le Goater .valid = { 948924ed163SCédric Le Goater .min_access_size = 1, 949924ed163SCédric Le Goater .max_access_size = 4, 950924ed163SCédric Le Goater }, 9517c1c69bcSCédric Le Goater }; 9527c1c69bcSCédric Le Goater 953e7e741caSCédric Le Goater static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) 9547c1c69bcSCédric Le Goater { 955f95c4bffSCédric Le Goater AspeedSMCState *s = fl->controller; 956e7e741caSCédric Le Goater bool unselect; 957f95c4bffSCédric Le Goater 958e7e741caSCédric Le Goater /* User mode selects the CS, other modes unselect */ 959e7e741caSCédric Le Goater unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; 9607c1c69bcSCédric Le Goater 961e7e741caSCédric Le Goater /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ 962e7e741caSCédric Le Goater if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && 963e7e741caSCédric Le Goater value & CTRL_CE_STOP_ACTIVE) { 964e7e741caSCédric Le Goater unselect = true; 965e7e741caSCédric Le Goater } 966e7e741caSCédric Le Goater 967e7e741caSCédric Le Goater s->regs[s->r_ctrl0 + fl->id] = value; 968e7e741caSCédric Le Goater 969e7e741caSCédric Le Goater s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; 970e7e741caSCédric Le Goater 971e7e741caSCédric Le Goater aspeed_smc_flash_do_select(fl, unselect); 9727c1c69bcSCédric Le Goater } 9737c1c69bcSCédric Le Goater 9747c1c69bcSCédric Le Goater static void aspeed_smc_reset(DeviceState *d) 9757c1c69bcSCédric Le Goater { 9767c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(d); 9777c1c69bcSCédric Le Goater int i; 9787c1c69bcSCédric Le Goater 9797c1c69bcSCédric Le Goater memset(s->regs, 0, sizeof s->regs); 9807c1c69bcSCédric Le Goater 9815ade579bSPhilippe Mathieu-Daudé /* Unselect all peripherals */ 9827c1c69bcSCédric Le Goater for (i = 0; i < s->num_cs; ++i) { 9837c1c69bcSCédric Le Goater s->regs[s->r_ctrl0 + i] |= CTRL_CE_STOP_ACTIVE; 9841d247bd0SCédric Le Goater qemu_set_irq(s->cs_lines[i], true); 9857c1c69bcSCédric Le Goater } 9867c1c69bcSCédric Le Goater 987673b1f86SCédric Le Goater /* setup the default segment register values and regions for all */ 9885ade579bSPhilippe Mathieu-Daudé for (i = 0; i < s->ctrl->max_peripherals; ++i) { 989673b1f86SCédric Le Goater aspeed_smc_flash_set_segment_region(s, i, 990673b1f86SCédric Le Goater s->ctrl->segment_to_reg(s, &s->ctrl->segments[i])); 991a03cb1daSCédric Le Goater } 9920707b34dSCédric Le Goater 993bcaa8dddSCédric Le Goater /* HW strapping flash type for the AST2600 controllers */ 994bcaa8dddSCédric Le Goater if (s->ctrl->segments == aspeed_segments_ast2600_fmc) { 995bcaa8dddSCédric Le Goater /* flash type is fixed to SPI for all */ 996bcaa8dddSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); 997bcaa8dddSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1); 998bcaa8dddSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE2); 999bcaa8dddSCédric Le Goater } 1000bcaa8dddSCédric Le Goater 1001a57baeb4SCédric Le Goater /* HW strapping flash type for FMC controllers */ 10020707b34dSCédric Le Goater if (s->ctrl->segments == aspeed_segments_ast2500_fmc) { 10030707b34dSCédric Le Goater /* flash type is fixed to SPI for CE0 and CE1 */ 10040707b34dSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); 10050707b34dSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE1); 10060707b34dSCédric Le Goater } 10070707b34dSCédric Le Goater 10080707b34dSCédric Le Goater /* HW strapping for AST2400 FMC controllers (SCU70). Let's use the 10090707b34dSCédric Le Goater * configuration of the palmetto-bmc machine */ 10100707b34dSCédric Le Goater if (s->ctrl->segments == aspeed_segments_fmc) { 10110707b34dSCédric Le Goater s->regs[s->r_conf] |= (CONF_FLASH_TYPE_SPI << CONF_FLASH_TYPE0); 10120707b34dSCédric Le Goater } 1013f95c4bffSCédric Le Goater 1014f95c4bffSCédric Le Goater s->snoop_index = SNOOP_OFF; 1015f95c4bffSCédric Le Goater s->snoop_dummies = 0; 10167c1c69bcSCédric Le Goater } 10177c1c69bcSCédric Le Goater 10187c1c69bcSCédric Le Goater static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) 10197c1c69bcSCédric Le Goater { 10207c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(opaque); 10217c1c69bcSCédric Le Goater 10227c1c69bcSCédric Le Goater addr >>= 2; 10237c1c69bcSCédric Le Goater 102497c2ed5dSCédric Le Goater if (addr == s->r_conf || 1025f286f04cSCédric Le Goater (addr >= s->r_timings && 1026f286f04cSCédric Le Goater addr < s->r_timings + s->ctrl->nregs_timings) || 102797c2ed5dSCédric Le Goater addr == s->r_ce_ctrl || 1028af453a5eSCédric Le Goater addr == R_CE_CMD_CTRL || 10292e1f0502SCédric Le Goater addr == R_INTR_CTRL || 10309149af2aSCédric Le Goater addr == R_DUMMY_DATA || 103145a904afSCédric Le Goater (aspeed_smc_has_wdt_control(s) && addr == R_FMC_WDT2_CTRL) || 10321c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_CTRL) || 10331c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_FLASH_ADDR) || 10341c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_DRAM_ADDR) || 10351c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_LEN) || 10361c5ee69dSCédric Le Goater (aspeed_smc_has_dma(s) && addr == R_DMA_CHECKSUM) || 10375ade579bSPhilippe Mathieu-Daudé (addr >= R_SEG_ADDR0 && 10385ade579bSPhilippe Mathieu-Daudé addr < R_SEG_ADDR0 + s->ctrl->max_peripherals) || 10395ade579bSPhilippe Mathieu-Daudé (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_peripherals)) { 1040bd6ce9a6SCédric Le Goater 1041bd6ce9a6SCédric Le Goater trace_aspeed_smc_read(addr, size, s->regs[addr]); 1042bd6ce9a6SCédric Le Goater 104397c2ed5dSCédric Le Goater return s->regs[addr]; 104497c2ed5dSCédric Le Goater } else { 10457c1c69bcSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", 10467c1c69bcSCédric Le Goater __func__, addr); 1047b617ca92SCédric Le Goater return -1; 10487c1c69bcSCédric Le Goater } 10497c1c69bcSCédric Le Goater } 10507c1c69bcSCédric Le Goater 10510d72c717SCédric Le Goater static uint8_t aspeed_smc_hclk_divisor(uint8_t hclk_mask) 10520d72c717SCédric Le Goater { 10530d72c717SCédric Le Goater /* HCLK/1 .. HCLK/16 */ 10540d72c717SCédric Le Goater const uint8_t hclk_divisors[] = { 10550d72c717SCédric Le Goater 15, 7, 14, 6, 13, 5, 12, 4, 11, 3, 10, 2, 9, 1, 8, 0 10560d72c717SCédric Le Goater }; 10570d72c717SCédric Le Goater int i; 10580d72c717SCédric Le Goater 10590d72c717SCédric Le Goater for (i = 0; i < ARRAY_SIZE(hclk_divisors); i++) { 10600d72c717SCédric Le Goater if (hclk_mask == hclk_divisors[i]) { 10610d72c717SCédric Le Goater return i + 1; 10620d72c717SCédric Le Goater } 10630d72c717SCédric Le Goater } 10640d72c717SCédric Le Goater 1065*32c54bd0SCédric Le Goater aspeed_smc_error("invalid HCLK mask %x", hclk_mask); 10660d72c717SCédric Le Goater return 0; 10670d72c717SCédric Le Goater } 10680d72c717SCédric Le Goater 10690d72c717SCédric Le Goater /* 10700d72c717SCédric Le Goater * When doing calibration, the SPI clock rate in the CE0 Control 10710d72c717SCédric Le Goater * Register and the read delay cycles in the Read Timing Compensation 10720d72c717SCédric Le Goater * Register are set using bit[11:4] of the DMA Control Register. 10730d72c717SCédric Le Goater */ 10740d72c717SCédric Le Goater static void aspeed_smc_dma_calibration(AspeedSMCState *s) 10750d72c717SCédric Le Goater { 10760d72c717SCédric Le Goater uint8_t delay = 10770d72c717SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_DELAY_SHIFT) & DMA_CTRL_DELAY_MASK; 10780d72c717SCédric Le Goater uint8_t hclk_mask = 10790d72c717SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_FREQ_SHIFT) & DMA_CTRL_FREQ_MASK; 10800d72c717SCédric Le Goater uint8_t hclk_div = aspeed_smc_hclk_divisor(hclk_mask); 10810d72c717SCédric Le Goater uint32_t hclk_shift = (hclk_div - 1) << 2; 10820d72c717SCédric Le Goater uint8_t cs; 10830d72c717SCédric Le Goater 10840d72c717SCédric Le Goater /* 10850d72c717SCédric Le Goater * The Read Timing Compensation Register values apply to all CS on 10860d72c717SCédric Le Goater * the SPI bus and only HCLK/1 - HCLK/5 can have tunable delays 10870d72c717SCédric Le Goater */ 10880d72c717SCédric Le Goater if (hclk_div && hclk_div < 6) { 10890d72c717SCédric Le Goater s->regs[s->r_timings] &= ~(0xf << hclk_shift); 10900d72c717SCédric Le Goater s->regs[s->r_timings] |= delay << hclk_shift; 10910d72c717SCédric Le Goater } 10920d72c717SCédric Le Goater 10930d72c717SCédric Le Goater /* 10940d72c717SCédric Le Goater * TODO: compute the CS from the DMA address and the segment 10950d72c717SCédric Le Goater * registers. This is not really a problem for now because the 10960d72c717SCédric Le Goater * Timing Register values apply to all CS and software uses CS0 to 10970d72c717SCédric Le Goater * do calibration. 10980d72c717SCédric Le Goater */ 10990d72c717SCédric Le Goater cs = 0; 11000d72c717SCédric Le Goater s->regs[s->r_ctrl0 + cs] &= 11010d72c717SCédric Le Goater ~(CE_CTRL_CLOCK_FREQ_MASK << CE_CTRL_CLOCK_FREQ_SHIFT); 11020d72c717SCédric Le Goater s->regs[s->r_ctrl0 + cs] |= CE_CTRL_CLOCK_FREQ(hclk_div); 11030d72c717SCédric Le Goater } 11040d72c717SCédric Le Goater 1105c4e1f0b4SCédric Le Goater /* 11065258c2a6SCédric Le Goater * Emulate read errors in the DMA Checksum Register for high 11075258c2a6SCédric Le Goater * frequencies and optimistic settings of the Read Timing Compensation 11085258c2a6SCédric Le Goater * Register. This will help in tuning the SPI timing calibration 11095258c2a6SCédric Le Goater * algorithm. 11105258c2a6SCédric Le Goater */ 11115258c2a6SCédric Le Goater static bool aspeed_smc_inject_read_failure(AspeedSMCState *s) 11125258c2a6SCédric Le Goater { 11135258c2a6SCédric Le Goater uint8_t delay = 11145258c2a6SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_DELAY_SHIFT) & DMA_CTRL_DELAY_MASK; 11155258c2a6SCédric Le Goater uint8_t hclk_mask = 11165258c2a6SCédric Le Goater (s->regs[R_DMA_CTRL] >> DMA_CTRL_FREQ_SHIFT) & DMA_CTRL_FREQ_MASK; 11175258c2a6SCédric Le Goater 11185258c2a6SCédric Le Goater /* 11195258c2a6SCédric Le Goater * Typical values of a palmetto-bmc machine. 11205258c2a6SCédric Le Goater */ 11215258c2a6SCédric Le Goater switch (aspeed_smc_hclk_divisor(hclk_mask)) { 11225258c2a6SCédric Le Goater case 4 ... 16: 11235258c2a6SCédric Le Goater return false; 11245258c2a6SCédric Le Goater case 3: /* at least one HCLK cycle delay */ 11255258c2a6SCédric Le Goater return (delay & 0x7) < 1; 11265258c2a6SCédric Le Goater case 2: /* at least two HCLK cycle delay */ 11275258c2a6SCédric Le Goater return (delay & 0x7) < 2; 11285258c2a6SCédric Le Goater case 1: /* (> 100MHz) is above the max freq of the controller */ 11295258c2a6SCédric Le Goater return true; 11305258c2a6SCédric Le Goater default: 11315258c2a6SCédric Le Goater g_assert_not_reached(); 11325258c2a6SCédric Le Goater } 11335258c2a6SCédric Le Goater } 11345258c2a6SCédric Le Goater 11355258c2a6SCédric Le Goater /* 1136c4e1f0b4SCédric Le Goater * Accumulate the result of the reads to provide a checksum that will 1137c4e1f0b4SCédric Le Goater * be used to validate the read timing settings. 1138c4e1f0b4SCédric Le Goater */ 1139c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_checksum(AspeedSMCState *s) 1140c4e1f0b4SCédric Le Goater { 1141c4e1f0b4SCédric Le Goater MemTxResult result; 1142c4e1f0b4SCédric Le Goater uint32_t data; 1143c4e1f0b4SCédric Le Goater 1144c4e1f0b4SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE) { 1145*32c54bd0SCédric Le Goater aspeed_smc_error("invalid direction for DMA checksum"); 1146c4e1f0b4SCédric Le Goater return; 1147c4e1f0b4SCédric Le Goater } 1148c4e1f0b4SCédric Le Goater 11490d72c717SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_CALIB) { 11500d72c717SCédric Le Goater aspeed_smc_dma_calibration(s); 11510d72c717SCédric Le Goater } 11520d72c717SCédric Le Goater 1153c4e1f0b4SCédric Le Goater while (s->regs[R_DMA_LEN]) { 1154c4e1f0b4SCédric Le Goater data = address_space_ldl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR], 1155c4e1f0b4SCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result); 1156c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1157*32c54bd0SCédric Le Goater aspeed_smc_error("Flash read failed @%08x", 1158*32c54bd0SCédric Le Goater s->regs[R_DMA_FLASH_ADDR]); 1159c4e1f0b4SCédric Le Goater return; 1160c4e1f0b4SCédric Le Goater } 1161bd6ce9a6SCédric Le Goater trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); 1162c4e1f0b4SCédric Le Goater 1163c4e1f0b4SCédric Le Goater /* 1164c4e1f0b4SCédric Le Goater * When the DMA is on-going, the DMA registers are updated 1165c4e1f0b4SCédric Le Goater * with the current working addresses and length. 1166c4e1f0b4SCédric Le Goater */ 1167c4e1f0b4SCédric Le Goater s->regs[R_DMA_CHECKSUM] += data; 1168c4e1f0b4SCédric Le Goater s->regs[R_DMA_FLASH_ADDR] += 4; 1169c4e1f0b4SCédric Le Goater s->regs[R_DMA_LEN] -= 4; 1170c4e1f0b4SCédric Le Goater } 11715258c2a6SCédric Le Goater 11725258c2a6SCédric Le Goater if (s->inject_failure && aspeed_smc_inject_read_failure(s)) { 11735258c2a6SCédric Le Goater s->regs[R_DMA_CHECKSUM] = 0xbadc0de; 11745258c2a6SCédric Le Goater } 11755258c2a6SCédric Le Goater 1176c4e1f0b4SCédric Le Goater } 1177c4e1f0b4SCédric Le Goater 1178c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_rw(AspeedSMCState *s) 1179c4e1f0b4SCédric Le Goater { 1180c4e1f0b4SCédric Le Goater MemTxResult result; 1181c4e1f0b4SCédric Le Goater uint32_t data; 1182c4e1f0b4SCédric Le Goater 11834dabf395SCédric Le Goater trace_aspeed_smc_dma_rw(s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE ? 11844dabf395SCédric Le Goater "write" : "read", 11854dabf395SCédric Le Goater s->regs[R_DMA_FLASH_ADDR], 11864dabf395SCédric Le Goater s->regs[R_DMA_DRAM_ADDR], 11874dabf395SCédric Le Goater s->regs[R_DMA_LEN]); 1188c4e1f0b4SCédric Le Goater while (s->regs[R_DMA_LEN]) { 1189c4e1f0b4SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_WRITE) { 1190c4e1f0b4SCédric Le Goater data = address_space_ldl_le(&s->dram_as, s->regs[R_DMA_DRAM_ADDR], 1191c4e1f0b4SCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result); 1192c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1193*32c54bd0SCédric Le Goater aspeed_smc_error("DRAM read failed @%08x", 1194*32c54bd0SCédric Le Goater s->regs[R_DMA_DRAM_ADDR]); 1195c4e1f0b4SCédric Le Goater return; 1196c4e1f0b4SCédric Le Goater } 1197c4e1f0b4SCédric Le Goater 1198c4e1f0b4SCédric Le Goater address_space_stl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR], 1199c4e1f0b4SCédric Le Goater data, MEMTXATTRS_UNSPECIFIED, &result); 1200c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1201*32c54bd0SCédric Le Goater aspeed_smc_error("Flash write failed @%08x", 1202*32c54bd0SCédric Le Goater s->regs[R_DMA_FLASH_ADDR]); 1203c4e1f0b4SCédric Le Goater return; 1204c4e1f0b4SCédric Le Goater } 1205c4e1f0b4SCédric Le Goater } else { 1206c4e1f0b4SCédric Le Goater data = address_space_ldl_le(&s->flash_as, s->regs[R_DMA_FLASH_ADDR], 1207c4e1f0b4SCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result); 1208c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1209*32c54bd0SCédric Le Goater aspeed_smc_error("Flash read failed @%08x", 1210*32c54bd0SCédric Le Goater s->regs[R_DMA_FLASH_ADDR]); 1211c4e1f0b4SCédric Le Goater return; 1212c4e1f0b4SCédric Le Goater } 1213c4e1f0b4SCédric Le Goater 1214c4e1f0b4SCédric Le Goater address_space_stl_le(&s->dram_as, s->regs[R_DMA_DRAM_ADDR], 1215c4e1f0b4SCédric Le Goater data, MEMTXATTRS_UNSPECIFIED, &result); 1216c4e1f0b4SCédric Le Goater if (result != MEMTX_OK) { 1217*32c54bd0SCédric Le Goater aspeed_smc_error("DRAM write failed @%08x", 1218*32c54bd0SCédric Le Goater s->regs[R_DMA_DRAM_ADDR]); 1219c4e1f0b4SCédric Le Goater return; 1220c4e1f0b4SCédric Le Goater } 1221c4e1f0b4SCédric Le Goater } 1222c4e1f0b4SCédric Le Goater 1223c4e1f0b4SCédric Le Goater /* 1224c4e1f0b4SCédric Le Goater * When the DMA is on-going, the DMA registers are updated 1225c4e1f0b4SCédric Le Goater * with the current working addresses and length. 1226c4e1f0b4SCédric Le Goater */ 1227c4e1f0b4SCédric Le Goater s->regs[R_DMA_FLASH_ADDR] += 4; 1228c4e1f0b4SCédric Le Goater s->regs[R_DMA_DRAM_ADDR] += 4; 1229c4e1f0b4SCédric Le Goater s->regs[R_DMA_LEN] -= 4; 1230ae275f71SChristian Svensson s->regs[R_DMA_CHECKSUM] += data; 1231c4e1f0b4SCédric Le Goater } 1232c4e1f0b4SCédric Le Goater } 1233c4e1f0b4SCédric Le Goater 1234c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_stop(AspeedSMCState *s) 1235c4e1f0b4SCédric Le Goater { 1236c4e1f0b4SCédric Le Goater /* 1237c4e1f0b4SCédric Le Goater * When the DMA is disabled, INTR_CTRL_DMA_STATUS=0 means the 1238c4e1f0b4SCédric Le Goater * engine is idle 1239c4e1f0b4SCédric Le Goater */ 1240c4e1f0b4SCédric Le Goater s->regs[R_INTR_CTRL] &= ~INTR_CTRL_DMA_STATUS; 1241c4e1f0b4SCédric Le Goater s->regs[R_DMA_CHECKSUM] = 0; 1242c4e1f0b4SCédric Le Goater 1243c4e1f0b4SCédric Le Goater /* 1244c4e1f0b4SCédric Le Goater * Lower the DMA irq in any case. The IRQ control register could 1245c4e1f0b4SCédric Le Goater * have been cleared before disabling the DMA. 1246c4e1f0b4SCédric Le Goater */ 1247c4e1f0b4SCédric Le Goater qemu_irq_lower(s->irq); 1248c4e1f0b4SCédric Le Goater } 1249c4e1f0b4SCédric Le Goater 1250c4e1f0b4SCédric Le Goater /* 1251c4e1f0b4SCédric Le Goater * When INTR_CTRL_DMA_STATUS=1, the DMA has completed and a new DMA 1252c4e1f0b4SCédric Le Goater * can start even if the result of the previous was not collected. 1253c4e1f0b4SCédric Le Goater */ 1254c4e1f0b4SCédric Le Goater static bool aspeed_smc_dma_in_progress(AspeedSMCState *s) 1255c4e1f0b4SCédric Le Goater { 1256c4e1f0b4SCédric Le Goater return s->regs[R_DMA_CTRL] & DMA_CTRL_ENABLE && 1257c4e1f0b4SCédric Le Goater !(s->regs[R_INTR_CTRL] & INTR_CTRL_DMA_STATUS); 1258c4e1f0b4SCédric Le Goater } 1259c4e1f0b4SCédric Le Goater 1260c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_done(AspeedSMCState *s) 1261c4e1f0b4SCédric Le Goater { 1262c4e1f0b4SCédric Le Goater s->regs[R_INTR_CTRL] |= INTR_CTRL_DMA_STATUS; 1263c4e1f0b4SCédric Le Goater if (s->regs[R_INTR_CTRL] & INTR_CTRL_DMA_EN) { 1264c4e1f0b4SCédric Le Goater qemu_irq_raise(s->irq); 1265c4e1f0b4SCédric Le Goater } 1266c4e1f0b4SCédric Le Goater } 1267c4e1f0b4SCédric Le Goater 12681769a70eSCédric Le Goater static void aspeed_smc_dma_ctrl(AspeedSMCState *s, uint32_t dma_ctrl) 1269c4e1f0b4SCédric Le Goater { 1270c4e1f0b4SCédric Le Goater if (!(dma_ctrl & DMA_CTRL_ENABLE)) { 1271c4e1f0b4SCédric Le Goater s->regs[R_DMA_CTRL] = dma_ctrl; 1272c4e1f0b4SCédric Le Goater 1273c4e1f0b4SCédric Le Goater aspeed_smc_dma_stop(s); 1274c4e1f0b4SCédric Le Goater return; 1275c4e1f0b4SCédric Le Goater } 1276c4e1f0b4SCédric Le Goater 1277c4e1f0b4SCédric Le Goater if (aspeed_smc_dma_in_progress(s)) { 1278*32c54bd0SCédric Le Goater aspeed_smc_error("DMA in progress !"); 1279c4e1f0b4SCédric Le Goater return; 1280c4e1f0b4SCédric Le Goater } 1281c4e1f0b4SCédric Le Goater 1282c4e1f0b4SCédric Le Goater s->regs[R_DMA_CTRL] = dma_ctrl; 1283c4e1f0b4SCédric Le Goater 1284c4e1f0b4SCédric Le Goater if (s->regs[R_DMA_CTRL] & DMA_CTRL_CKSUM) { 1285c4e1f0b4SCédric Le Goater aspeed_smc_dma_checksum(s); 1286c4e1f0b4SCédric Le Goater } else { 1287c4e1f0b4SCédric Le Goater aspeed_smc_dma_rw(s); 1288c4e1f0b4SCédric Le Goater } 1289c4e1f0b4SCédric Le Goater 1290c4e1f0b4SCédric Le Goater aspeed_smc_dma_done(s); 1291c4e1f0b4SCédric Le Goater } 1292c4e1f0b4SCédric Le Goater 12931769a70eSCédric Le Goater static inline bool aspeed_smc_dma_granted(AspeedSMCState *s) 12941769a70eSCédric Le Goater { 12951769a70eSCédric Le Goater if (!(s->ctrl->features & ASPEED_SMC_FEATURE_DMA_GRANT)) { 12961769a70eSCédric Le Goater return true; 12971769a70eSCédric Le Goater } 12981769a70eSCédric Le Goater 12991769a70eSCédric Le Goater if (!(s->regs[R_DMA_CTRL] & DMA_CTRL_GRANT)) { 1300*32c54bd0SCédric Le Goater aspeed_smc_error("DMA not granted"); 13011769a70eSCédric Le Goater return false; 13021769a70eSCédric Le Goater } 13031769a70eSCédric Le Goater 13041769a70eSCédric Le Goater return true; 13051769a70eSCédric Le Goater } 13061769a70eSCédric Le Goater 13071769a70eSCédric Le Goater static void aspeed_2600_smc_dma_ctrl(AspeedSMCState *s, uint32_t dma_ctrl) 13081769a70eSCédric Le Goater { 13091769a70eSCédric Le Goater /* Preserve DMA bits */ 13101769a70eSCédric Le Goater dma_ctrl |= s->regs[R_DMA_CTRL] & (DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13111769a70eSCédric Le Goater 13121769a70eSCédric Le Goater if (dma_ctrl == 0xAEED0000) { 13131769a70eSCédric Le Goater /* automatically grant request */ 13141769a70eSCédric Le Goater s->regs[R_DMA_CTRL] |= (DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13151769a70eSCédric Le Goater return; 13161769a70eSCédric Le Goater } 13171769a70eSCédric Le Goater 13181769a70eSCédric Le Goater /* clear request */ 13191769a70eSCédric Le Goater if (dma_ctrl == 0xDEEA0000) { 13201769a70eSCédric Le Goater s->regs[R_DMA_CTRL] &= ~(DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13211769a70eSCédric Le Goater return; 13221769a70eSCédric Le Goater } 13231769a70eSCédric Le Goater 13241769a70eSCédric Le Goater if (!aspeed_smc_dma_granted(s)) { 1325*32c54bd0SCédric Le Goater aspeed_smc_error("DMA not granted"); 13261769a70eSCédric Le Goater return; 13271769a70eSCédric Le Goater } 13281769a70eSCédric Le Goater 13291769a70eSCédric Le Goater aspeed_smc_dma_ctrl(s, dma_ctrl); 13301769a70eSCédric Le Goater s->regs[R_DMA_CTRL] &= ~(DMA_CTRL_REQUEST | DMA_CTRL_GRANT); 13311769a70eSCédric Le Goater } 13321769a70eSCédric Le Goater 13337c1c69bcSCédric Le Goater static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, 13347c1c69bcSCédric Le Goater unsigned int size) 13357c1c69bcSCédric Le Goater { 13367c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(opaque); 13377c1c69bcSCédric Le Goater uint32_t value = data; 13387c1c69bcSCédric Le Goater 13397c1c69bcSCédric Le Goater addr >>= 2; 13407c1c69bcSCédric Le Goater 1341bd6ce9a6SCédric Le Goater trace_aspeed_smc_write(addr, size, data); 1342bd6ce9a6SCédric Le Goater 134397c2ed5dSCédric Le Goater if (addr == s->r_conf || 1344f286f04cSCédric Le Goater (addr >= s->r_timings && 1345f286f04cSCédric Le Goater addr < s->r_timings + s->ctrl->nregs_timings) || 134697c2ed5dSCédric Le Goater addr == s->r_ce_ctrl) { 134797c2ed5dSCédric Le Goater s->regs[addr] = value; 134897c2ed5dSCédric Le Goater } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { 1349f248a9dbSCédric Le Goater int cs = addr - s->r_ctrl0; 1350e7e741caSCédric Le Goater aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); 1351a03cb1daSCédric Le Goater } else if (addr >= R_SEG_ADDR0 && 13525ade579bSPhilippe Mathieu-Daudé addr < R_SEG_ADDR0 + s->ctrl->max_peripherals) { 1353a03cb1daSCédric Le Goater int cs = addr - R_SEG_ADDR0; 1354a03cb1daSCédric Le Goater 1355a03cb1daSCédric Le Goater if (value != s->regs[R_SEG_ADDR0 + cs]) { 1356a03cb1daSCédric Le Goater aspeed_smc_flash_set_segment(s, cs, value); 1357a03cb1daSCédric Le Goater } 1358af453a5eSCédric Le Goater } else if (addr == R_CE_CMD_CTRL) { 1359af453a5eSCédric Le Goater s->regs[addr] = value & 0xff; 13609149af2aSCédric Le Goater } else if (addr == R_DUMMY_DATA) { 13619149af2aSCédric Le Goater s->regs[addr] = value & 0xff; 136245a904afSCédric Le Goater } else if (aspeed_smc_has_wdt_control(s) && addr == R_FMC_WDT2_CTRL) { 136345a904afSCédric Le Goater s->regs[addr] = value & FMC_WDT2_CTRL_EN; 1364c4e1f0b4SCédric Le Goater } else if (addr == R_INTR_CTRL) { 1365c4e1f0b4SCédric Le Goater s->regs[addr] = value; 13661c5ee69dSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_CTRL) { 13671769a70eSCédric Le Goater s->ctrl->dma_ctrl(s, value); 13681769a70eSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_DRAM_ADDR && 13691769a70eSCédric Le Goater aspeed_smc_dma_granted(s)) { 1370c4e1f0b4SCédric Le Goater s->regs[addr] = DMA_DRAM_ADDR(s, value); 13711769a70eSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_FLASH_ADDR && 13721769a70eSCédric Le Goater aspeed_smc_dma_granted(s)) { 1373c4e1f0b4SCédric Le Goater s->regs[addr] = DMA_FLASH_ADDR(s, value); 13741769a70eSCédric Le Goater } else if (aspeed_smc_has_dma(s) && addr == R_DMA_LEN && 13751769a70eSCédric Le Goater aspeed_smc_dma_granted(s)) { 1376c4e1f0b4SCédric Le Goater s->regs[addr] = DMA_LENGTH(value); 137797c2ed5dSCédric Le Goater } else { 13787c1c69bcSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", 13797c1c69bcSCédric Le Goater __func__, addr); 13807c1c69bcSCédric Le Goater return; 13817c1c69bcSCédric Le Goater } 13827c1c69bcSCédric Le Goater } 13837c1c69bcSCédric Le Goater 13847c1c69bcSCédric Le Goater static const MemoryRegionOps aspeed_smc_ops = { 13857c1c69bcSCédric Le Goater .read = aspeed_smc_read, 13867c1c69bcSCédric Le Goater .write = aspeed_smc_write, 13877c1c69bcSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 13887c1c69bcSCédric Le Goater }; 13897c1c69bcSCédric Le Goater 1390c4e1f0b4SCédric Le Goater /* 1391c4e1f0b4SCédric Le Goater * Initialize the custom address spaces for DMAs 1392c4e1f0b4SCédric Le Goater */ 1393c4e1f0b4SCédric Le Goater static void aspeed_smc_dma_setup(AspeedSMCState *s, Error **errp) 1394c4e1f0b4SCédric Le Goater { 1395c4e1f0b4SCédric Le Goater char *name; 1396c4e1f0b4SCédric Le Goater 1397c4e1f0b4SCédric Le Goater if (!s->dram_mr) { 1398c4e1f0b4SCédric Le Goater error_setg(errp, TYPE_ASPEED_SMC ": 'dram' link not set"); 1399c4e1f0b4SCédric Le Goater return; 1400c4e1f0b4SCédric Le Goater } 1401c4e1f0b4SCédric Le Goater 1402c4e1f0b4SCédric Le Goater name = g_strdup_printf("%s-dma-flash", s->ctrl->name); 1403c4e1f0b4SCédric Le Goater address_space_init(&s->flash_as, &s->mmio_flash, name); 1404c4e1f0b4SCédric Le Goater g_free(name); 1405c4e1f0b4SCédric Le Goater 1406c4e1f0b4SCédric Le Goater name = g_strdup_printf("%s-dma-dram", s->ctrl->name); 1407c4e1f0b4SCédric Le Goater address_space_init(&s->dram_as, s->dram_mr, name); 1408c4e1f0b4SCédric Le Goater g_free(name); 1409c4e1f0b4SCédric Le Goater } 1410c4e1f0b4SCédric Le Goater 14117c1c69bcSCédric Le Goater static void aspeed_smc_realize(DeviceState *dev, Error **errp) 14127c1c69bcSCédric Le Goater { 14137c1c69bcSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 14147c1c69bcSCédric Le Goater AspeedSMCState *s = ASPEED_SMC(dev); 14157c1c69bcSCédric Le Goater AspeedSMCClass *mc = ASPEED_SMC_GET_CLASS(s); 14167c1c69bcSCédric Le Goater int i; 1417924ed163SCédric Le Goater char name[32]; 1418924ed163SCédric Le Goater hwaddr offset = 0; 14197c1c69bcSCédric Le Goater 14207c1c69bcSCédric Le Goater s->ctrl = mc->ctrl; 14217c1c69bcSCédric Le Goater 14227c1c69bcSCédric Le Goater /* keep a copy under AspeedSMCState to speed up accesses */ 14237c1c69bcSCédric Le Goater s->r_conf = s->ctrl->r_conf; 14247c1c69bcSCédric Le Goater s->r_ce_ctrl = s->ctrl->r_ce_ctrl; 14257c1c69bcSCédric Le Goater s->r_ctrl0 = s->ctrl->r_ctrl0; 14267c1c69bcSCédric Le Goater s->r_timings = s->ctrl->r_timings; 14277c1c69bcSCédric Le Goater s->conf_enable_w0 = s->ctrl->conf_enable_w0; 14287c1c69bcSCédric Le Goater 14297c1c69bcSCédric Le Goater /* Enforce some real HW limits */ 14305ade579bSPhilippe Mathieu-Daudé if (s->num_cs > s->ctrl->max_peripherals) { 1431*32c54bd0SCédric Le Goater aspeed_smc_error("num_cs cannot exceed: %d", s->ctrl->max_peripherals); 14325ade579bSPhilippe Mathieu-Daudé s->num_cs = s->ctrl->max_peripherals; 14337c1c69bcSCédric Le Goater } 14347c1c69bcSCédric Le Goater 1435c4e1f0b4SCédric Le Goater /* DMA irq. Keep it first for the initialization in the SoC */ 1436c4e1f0b4SCédric Le Goater sysbus_init_irq(sbd, &s->irq); 1437c4e1f0b4SCédric Le Goater 14387c1c69bcSCédric Le Goater s->spi = ssi_create_bus(dev, "spi"); 14397c1c69bcSCédric Le Goater 14405ade579bSPhilippe Mathieu-Daudé /* Setup cs_lines for peripherals */ 14417c1c69bcSCédric Le Goater s->cs_lines = g_new0(qemu_irq, s->num_cs); 14427c1c69bcSCédric Le Goater 14437c1c69bcSCédric Le Goater for (i = 0; i < s->num_cs; ++i) { 14447c1c69bcSCédric Le Goater sysbus_init_irq(sbd, &s->cs_lines[i]); 14457c1c69bcSCédric Le Goater } 14467c1c69bcSCédric Le Goater 14472da95fd8SCédric Le Goater /* The memory region for the controller registers */ 14487c1c69bcSCédric Le Goater memory_region_init_io(&s->mmio, OBJECT(s), &aspeed_smc_ops, s, 1449087b57c9SCédric Le Goater s->ctrl->name, s->ctrl->nregs * 4); 14507c1c69bcSCédric Le Goater sysbus_init_mmio(sbd, &s->mmio); 1451924ed163SCédric Le Goater 1452924ed163SCédric Le Goater /* 14532da95fd8SCédric Le Goater * The container memory region representing the address space 14542da95fd8SCédric Le Goater * window in which the flash modules are mapped. The size and 14552da95fd8SCédric Le Goater * address depends on the SoC model and controller type. 1456924ed163SCédric Le Goater */ 1457924ed163SCédric Le Goater snprintf(name, sizeof(name), "%s.flash", s->ctrl->name); 1458924ed163SCédric Le Goater 1459924ed163SCédric Le Goater memory_region_init_io(&s->mmio_flash, OBJECT(s), 1460924ed163SCédric Le Goater &aspeed_smc_flash_default_ops, s, name, 1461dcb83444SCédric Le Goater s->ctrl->flash_window_size); 1462e9c568dbSPhilippe Mathieu-Daudé memory_region_init_alias(&s->mmio_flash_alias, OBJECT(s), name, 1463e9c568dbSPhilippe Mathieu-Daudé &s->mmio_flash, 0, s->ctrl->flash_window_size); 1464e9c568dbSPhilippe Mathieu-Daudé sysbus_init_mmio(sbd, &s->mmio_flash_alias); 1465924ed163SCédric Le Goater 14665ade579bSPhilippe Mathieu-Daudé s->flashes = g_new0(AspeedSMCFlash, s->ctrl->max_peripherals); 1467924ed163SCédric Le Goater 14682da95fd8SCédric Le Goater /* 14695ade579bSPhilippe Mathieu-Daudé * Let's create a sub memory region for each possible peripheral. All 14702da95fd8SCédric Le Goater * have a configurable memory segment in the overall flash mapping 14712da95fd8SCédric Le Goater * window of the controller but, there is not necessarily a flash 14722da95fd8SCédric Le Goater * module behind to handle the memory accesses. This depends on 14732da95fd8SCédric Le Goater * the board configuration. 14742da95fd8SCédric Le Goater */ 14755ade579bSPhilippe Mathieu-Daudé for (i = 0; i < s->ctrl->max_peripherals; ++i) { 1476924ed163SCédric Le Goater AspeedSMCFlash *fl = &s->flashes[i]; 1477924ed163SCédric Le Goater 1478924ed163SCédric Le Goater snprintf(name, sizeof(name), "%s.%d", s->ctrl->name, i); 1479924ed163SCédric Le Goater 1480924ed163SCédric Le Goater fl->id = i; 1481924ed163SCédric Le Goater fl->controller = s; 1482924ed163SCédric Le Goater fl->size = s->ctrl->segments[i].size; 1483924ed163SCédric Le Goater memory_region_init_io(&fl->mmio, OBJECT(s), &aspeed_smc_flash_ops, 1484924ed163SCédric Le Goater fl, name, fl->size); 1485924ed163SCédric Le Goater memory_region_add_subregion(&s->mmio_flash, offset, &fl->mmio); 1486924ed163SCédric Le Goater offset += fl->size; 1487924ed163SCédric Le Goater } 1488c4e1f0b4SCédric Le Goater 1489c4e1f0b4SCédric Le Goater /* DMA support */ 14901c5ee69dSCédric Le Goater if (aspeed_smc_has_dma(s)) { 1491c4e1f0b4SCédric Le Goater aspeed_smc_dma_setup(s, errp); 1492c4e1f0b4SCédric Le Goater } 14937c1c69bcSCédric Le Goater } 14947c1c69bcSCédric Le Goater 14957c1c69bcSCédric Le Goater static const VMStateDescription vmstate_aspeed_smc = { 14967c1c69bcSCédric Le Goater .name = "aspeed.smc", 1497f95c4bffSCédric Le Goater .version_id = 2, 1498f95c4bffSCédric Le Goater .minimum_version_id = 2, 14997c1c69bcSCédric Le Goater .fields = (VMStateField[]) { 15007c1c69bcSCédric Le Goater VMSTATE_UINT32_ARRAY(regs, AspeedSMCState, ASPEED_SMC_R_MAX), 1501f95c4bffSCédric Le Goater VMSTATE_UINT8(snoop_index, AspeedSMCState), 1502f95c4bffSCédric Le Goater VMSTATE_UINT8(snoop_dummies, AspeedSMCState), 15037c1c69bcSCédric Le Goater VMSTATE_END_OF_LIST() 15047c1c69bcSCédric Le Goater } 15057c1c69bcSCédric Le Goater }; 15067c1c69bcSCédric Le Goater 15077c1c69bcSCédric Le Goater static Property aspeed_smc_properties[] = { 15087c1c69bcSCédric Le Goater DEFINE_PROP_UINT32("num-cs", AspeedSMCState, num_cs, 1), 15095258c2a6SCédric Le Goater DEFINE_PROP_BOOL("inject-failure", AspeedSMCState, inject_failure, false), 1510c4e1f0b4SCédric Le Goater DEFINE_PROP_LINK("dram", AspeedSMCState, dram_mr, 1511c4e1f0b4SCédric Le Goater TYPE_MEMORY_REGION, MemoryRegion *), 15127c1c69bcSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 15137c1c69bcSCédric Le Goater }; 15147c1c69bcSCédric Le Goater 15157c1c69bcSCédric Le Goater static void aspeed_smc_class_init(ObjectClass *klass, void *data) 15167c1c69bcSCédric Le Goater { 15177c1c69bcSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 15187c1c69bcSCédric Le Goater AspeedSMCClass *mc = ASPEED_SMC_CLASS(klass); 15197c1c69bcSCédric Le Goater 15207c1c69bcSCédric Le Goater dc->realize = aspeed_smc_realize; 15217c1c69bcSCédric Le Goater dc->reset = aspeed_smc_reset; 15224f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_smc_properties); 15237c1c69bcSCédric Le Goater dc->vmsd = &vmstate_aspeed_smc; 15247c1c69bcSCédric Le Goater mc->ctrl = data; 15257c1c69bcSCédric Le Goater } 15267c1c69bcSCédric Le Goater 15277c1c69bcSCédric Le Goater static const TypeInfo aspeed_smc_info = { 15287c1c69bcSCédric Le Goater .name = TYPE_ASPEED_SMC, 15297c1c69bcSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 15307c1c69bcSCédric Le Goater .instance_size = sizeof(AspeedSMCState), 15317c1c69bcSCédric Le Goater .class_size = sizeof(AspeedSMCClass), 15327c1c69bcSCédric Le Goater .abstract = true, 15337c1c69bcSCédric Le Goater }; 15347c1c69bcSCédric Le Goater 15357c1c69bcSCédric Le Goater static void aspeed_smc_register_types(void) 15367c1c69bcSCédric Le Goater { 15377c1c69bcSCédric Le Goater int i; 15387c1c69bcSCédric Le Goater 15397c1c69bcSCédric Le Goater type_register_static(&aspeed_smc_info); 15407c1c69bcSCédric Le Goater for (i = 0; i < ARRAY_SIZE(controllers); ++i) { 15417c1c69bcSCédric Le Goater TypeInfo ti = { 15427c1c69bcSCédric Le Goater .name = controllers[i].name, 15437c1c69bcSCédric Le Goater .parent = TYPE_ASPEED_SMC, 15447c1c69bcSCédric Le Goater .class_init = aspeed_smc_class_init, 15457c1c69bcSCédric Le Goater .class_data = (void *)&controllers[i], 15467c1c69bcSCédric Le Goater }; 15477c1c69bcSCédric Le Goater type_register(&ti); 15487c1c69bcSCédric Le Goater } 15497c1c69bcSCédric Le Goater } 15507c1c69bcSCédric Le Goater 15517c1c69bcSCédric Le Goater type_init(aspeed_smc_register_types) 1552