xref: /qemu/hw/intc/loongarch_pch_msi.c (revision 6027d2740524cf04ab38564c0c299fddbeaa6723)
1249ad85aSXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2249ad85aSXiaojuan Yang /*
3249ad85aSXiaojuan Yang  * QEMU Loongson 7A1000 msi interrupt controller.
4249ad85aSXiaojuan Yang  *
5249ad85aSXiaojuan Yang  * Copyright (C) 2021 Loongson Technology Corporation Limited
6249ad85aSXiaojuan Yang  */
7249ad85aSXiaojuan Yang 
8249ad85aSXiaojuan Yang #include "qemu/osdep.h"
9249ad85aSXiaojuan Yang #include "hw/sysbus.h"
10249ad85aSXiaojuan Yang #include "hw/irq.h"
11249ad85aSXiaojuan Yang #include "hw/intc/loongarch_pch_msi.h"
12249ad85aSXiaojuan Yang #include "hw/intc/loongarch_pch_pic.h"
13249ad85aSXiaojuan Yang #include "hw/pci/msi.h"
14249ad85aSXiaojuan Yang #include "hw/misc/unimp.h"
15249ad85aSXiaojuan Yang #include "migration/vmstate.h"
16249ad85aSXiaojuan Yang #include "trace.h"
17249ad85aSXiaojuan Yang 
18249ad85aSXiaojuan Yang static uint64_t loongarch_msi_mem_read(void *opaque, hwaddr addr, unsigned size)
19249ad85aSXiaojuan Yang {
20249ad85aSXiaojuan Yang     return 0;
21249ad85aSXiaojuan Yang }
22249ad85aSXiaojuan Yang 
23249ad85aSXiaojuan Yang static void loongarch_msi_mem_write(void *opaque, hwaddr addr,
24249ad85aSXiaojuan Yang                                     uint64_t val, unsigned size)
25249ad85aSXiaojuan Yang {
26490c03abSMao Bibo     LoongArchPCHMSI *s = (LoongArchPCHMSI *)opaque;
27490c03abSMao Bibo     int irq_num;
28249ad85aSXiaojuan Yang 
29490c03abSMao Bibo     /*
30490c03abSMao Bibo      * vector number is irq number from upper extioi intc
31490c03abSMao Bibo      * need subtract irq base to get msi vector offset
32490c03abSMao Bibo      */
33490c03abSMao Bibo     irq_num = (val & 0xff) - s->irq_base;
34249ad85aSXiaojuan Yang     trace_loongarch_msi_set_irq(irq_num);
35*6027d274STianrui Zhao     assert(irq_num < s->irq_num);
36249ad85aSXiaojuan Yang     qemu_set_irq(s->pch_msi_irq[irq_num], 1);
37249ad85aSXiaojuan Yang }
38249ad85aSXiaojuan Yang 
39249ad85aSXiaojuan Yang static const MemoryRegionOps loongarch_pch_msi_ops = {
40249ad85aSXiaojuan Yang     .read  = loongarch_msi_mem_read,
41249ad85aSXiaojuan Yang     .write = loongarch_msi_mem_write,
42249ad85aSXiaojuan Yang     .endianness = DEVICE_LITTLE_ENDIAN,
43249ad85aSXiaojuan Yang };
44249ad85aSXiaojuan Yang 
45249ad85aSXiaojuan Yang static void pch_msi_irq_handler(void *opaque, int irq, int level)
46249ad85aSXiaojuan Yang {
47249ad85aSXiaojuan Yang     LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(opaque);
48249ad85aSXiaojuan Yang 
49249ad85aSXiaojuan Yang     qemu_set_irq(s->pch_msi_irq[irq], level);
50249ad85aSXiaojuan Yang }
51249ad85aSXiaojuan Yang 
52*6027d274STianrui Zhao static void loongarch_pch_msi_realize(DeviceState *dev, Error **errp)
53*6027d274STianrui Zhao {
54*6027d274STianrui Zhao     LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(dev);
55*6027d274STianrui Zhao 
56*6027d274STianrui Zhao     if (!s->irq_num || s->irq_num  > PCH_MSI_IRQ_NUM) {
57*6027d274STianrui Zhao         error_setg(errp, "Invalid 'msi_irq_num'");
58*6027d274STianrui Zhao         return;
59*6027d274STianrui Zhao     }
60*6027d274STianrui Zhao 
61*6027d274STianrui Zhao     s->pch_msi_irq = g_new(qemu_irq, s->irq_num);
62*6027d274STianrui Zhao 
63*6027d274STianrui Zhao     qdev_init_gpio_out(dev, s->pch_msi_irq, s->irq_num);
64*6027d274STianrui Zhao     qdev_init_gpio_in(dev, pch_msi_irq_handler, s->irq_num);
65*6027d274STianrui Zhao }
66*6027d274STianrui Zhao 
67*6027d274STianrui Zhao static void loongarch_pch_msi_unrealize(DeviceState *dev)
68*6027d274STianrui Zhao {
69*6027d274STianrui Zhao     LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(dev);
70*6027d274STianrui Zhao 
71*6027d274STianrui Zhao     g_free(s->pch_msi_irq);
72*6027d274STianrui Zhao }
73*6027d274STianrui Zhao 
74249ad85aSXiaojuan Yang static void loongarch_pch_msi_init(Object *obj)
75249ad85aSXiaojuan Yang {
76249ad85aSXiaojuan Yang     LoongArchPCHMSI *s = LOONGARCH_PCH_MSI(obj);
77249ad85aSXiaojuan Yang     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
78249ad85aSXiaojuan Yang 
79249ad85aSXiaojuan Yang     memory_region_init_io(&s->msi_mmio, obj, &loongarch_pch_msi_ops,
80249ad85aSXiaojuan Yang                           s, TYPE_LOONGARCH_PCH_MSI, 0x8);
81249ad85aSXiaojuan Yang     sysbus_init_mmio(sbd, &s->msi_mmio);
82249ad85aSXiaojuan Yang     msi_nonbroken = true;
83249ad85aSXiaojuan Yang 
84249ad85aSXiaojuan Yang }
85249ad85aSXiaojuan Yang 
86490c03abSMao Bibo static Property loongarch_msi_properties[] = {
87490c03abSMao Bibo     DEFINE_PROP_UINT32("msi_irq_base", LoongArchPCHMSI, irq_base, 0),
88*6027d274STianrui Zhao     DEFINE_PROP_UINT32("msi_irq_num",  LoongArchPCHMSI, irq_num, 0),
89490c03abSMao Bibo     DEFINE_PROP_END_OF_LIST(),
90490c03abSMao Bibo };
91490c03abSMao Bibo 
92490c03abSMao Bibo static void loongarch_pch_msi_class_init(ObjectClass *klass, void *data)
93490c03abSMao Bibo {
94490c03abSMao Bibo     DeviceClass *dc = DEVICE_CLASS(klass);
95490c03abSMao Bibo 
96*6027d274STianrui Zhao     dc->realize = loongarch_pch_msi_realize;
97*6027d274STianrui Zhao     dc->unrealize = loongarch_pch_msi_unrealize;
98490c03abSMao Bibo     device_class_set_props(dc, loongarch_msi_properties);
99490c03abSMao Bibo }
100490c03abSMao Bibo 
101249ad85aSXiaojuan Yang static const TypeInfo loongarch_pch_msi_info = {
102249ad85aSXiaojuan Yang     .name          = TYPE_LOONGARCH_PCH_MSI,
103249ad85aSXiaojuan Yang     .parent        = TYPE_SYS_BUS_DEVICE,
104249ad85aSXiaojuan Yang     .instance_size = sizeof(LoongArchPCHMSI),
105249ad85aSXiaojuan Yang     .instance_init = loongarch_pch_msi_init,
106490c03abSMao Bibo     .class_init    = loongarch_pch_msi_class_init,
107249ad85aSXiaojuan Yang };
108249ad85aSXiaojuan Yang 
109249ad85aSXiaojuan Yang static void loongarch_pch_msi_register_types(void)
110249ad85aSXiaojuan Yang {
111249ad85aSXiaojuan Yang     type_register_static(&loongarch_pch_msi_info);
112249ad85aSXiaojuan Yang }
113249ad85aSXiaojuan Yang 
114249ad85aSXiaojuan Yang type_init(loongarch_pch_msi_register_types)
115