xref: /qemu/hw/i386/fw_cfg.c (revision c338128e80237ef4c8ca238940d9ffaed6211fd1)
1bd3f680fSPhilippe Mathieu-Daudé /*
2bd3f680fSPhilippe Mathieu-Daudé  * QEMU fw_cfg helpers (X86 specific)
3bd3f680fSPhilippe Mathieu-Daudé  *
4bd3f680fSPhilippe Mathieu-Daudé  * Copyright (c) 2019 Red Hat, Inc.
5bd3f680fSPhilippe Mathieu-Daudé  *
6bd3f680fSPhilippe Mathieu-Daudé  * Author:
7bd3f680fSPhilippe Mathieu-Daudé  *   Philippe Mathieu-Daudé <philmd@redhat.com>
8bd3f680fSPhilippe Mathieu-Daudé  *
9bd3f680fSPhilippe Mathieu-Daudé  * SPDX-License-Identifier: GPL-2.0-or-later
10bd3f680fSPhilippe Mathieu-Daudé  *
11bd3f680fSPhilippe Mathieu-Daudé  * This work is licensed under the terms of the GNU GPL, version 2 or later.
12bd3f680fSPhilippe Mathieu-Daudé  * See the COPYING file in the top-level directory.
13bd3f680fSPhilippe Mathieu-Daudé  */
14bd3f680fSPhilippe Mathieu-Daudé 
15bd3f680fSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
16149c50caSPhilippe Mathieu-Daudé #include "sysemu/numa.h"
17149c50caSPhilippe Mathieu-Daudé #include "hw/acpi/acpi.h"
180575c2fdSGerd Hoffmann #include "hw/acpi/aml-build.h"
19149c50caSPhilippe Mathieu-Daudé #include "hw/firmware/smbios.h"
20bd3f680fSPhilippe Mathieu-Daudé #include "hw/i386/fw_cfg.h"
21149c50caSPhilippe Mathieu-Daudé #include "hw/timer/hpet.h"
22bd3f680fSPhilippe Mathieu-Daudé #include "hw/nvram/fw_cfg.h"
23149c50caSPhilippe Mathieu-Daudé #include "e820_memory_layout.h"
24a9dc68d9SClaudio Fontana #include "kvm/kvm_i386.h"
2505dfb447SVincent Bernat #include "qapi/error.h"
262becc36aSPaolo Bonzini #include CONFIG_DEVICES
272686bbceSPhilippe Mathieu-Daudé #include "target/i386/cpu.h"
28b54f33c4SPaolo Bonzini 
29b54f33c4SPaolo Bonzini struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
30bd3f680fSPhilippe Mathieu-Daudé 
31bd3f680fSPhilippe Mathieu-Daudé const char *fw_cfg_arch_key_name(uint16_t key)
32bd3f680fSPhilippe Mathieu-Daudé {
33bd3f680fSPhilippe Mathieu-Daudé     static const struct {
34bd3f680fSPhilippe Mathieu-Daudé         uint16_t key;
35bd3f680fSPhilippe Mathieu-Daudé         const char *name;
36bd3f680fSPhilippe Mathieu-Daudé     } fw_cfg_arch_wellknown_keys[] = {
37bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_ACPI_TABLES, "acpi_tables"},
38bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_SMBIOS_ENTRIES, "smbios_entries"},
39bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_IRQ0_OVERRIDE, "irq0_override"},
40bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_HPET, "hpet"},
41bd3f680fSPhilippe Mathieu-Daudé     };
42bd3f680fSPhilippe Mathieu-Daudé 
43bd3f680fSPhilippe Mathieu-Daudé     for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) {
44bd3f680fSPhilippe Mathieu-Daudé         if (fw_cfg_arch_wellknown_keys[i].key == key) {
45bd3f680fSPhilippe Mathieu-Daudé             return fw_cfg_arch_wellknown_keys[i].name;
46bd3f680fSPhilippe Mathieu-Daudé         }
47bd3f680fSPhilippe Mathieu-Daudé     }
48bd3f680fSPhilippe Mathieu-Daudé     return NULL;
49bd3f680fSPhilippe Mathieu-Daudé }
50149c50caSPhilippe Mathieu-Daudé 
5169ea07a5SIgor Mammedov void fw_cfg_build_smbios(PCMachineState *pcms, FWCfgState *fw_cfg,
5269ea07a5SIgor Mammedov                          SmbiosEntryPointType ep_type)
53149c50caSPhilippe Mathieu-Daudé {
54b54f33c4SPaolo Bonzini #ifdef CONFIG_SMBIOS
55149c50caSPhilippe Mathieu-Daudé     uint8_t *smbios_tables, *smbios_anchor;
56149c50caSPhilippe Mathieu-Daudé     size_t smbios_tables_len, smbios_anchor_len;
57149c50caSPhilippe Mathieu-Daudé     struct smbios_phys_mem_area *mem_array;
58149c50caSPhilippe Mathieu-Daudé     unsigned i, array_count;
59a0204a5eSBernhard Beschow     MachineState *ms = MACHINE(pcms);
60a0204a5eSBernhard Beschow     PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms);
61a0204a5eSBernhard Beschow     MachineClass *mc = MACHINE_GET_CLASS(pcms);
62149c50caSPhilippe Mathieu-Daudé     X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
63149c50caSPhilippe Mathieu-Daudé 
64a0204a5eSBernhard Beschow     if (pcmc->smbios_defaults) {
65a0204a5eSBernhard Beschow         /* These values are guest ABI, do not change */
66*c338128eSPhilippe Mathieu-Daudé         smbios_set_defaults("QEMU", mc->desc, mc->name);
67a0204a5eSBernhard Beschow     }
68a0204a5eSBernhard Beschow 
69149c50caSPhilippe Mathieu-Daudé     /* tell smbios about cpuid version and features */
70149c50caSPhilippe Mathieu-Daudé     smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
71149c50caSPhilippe Mathieu-Daudé 
72b3854ce8SIgor Mammedov     if (pcmc->smbios_legacy_mode) {
73643e1c9eSIgor Mammedov         smbios_tables = smbios_get_table_legacy(&smbios_tables_len,
74643e1c9eSIgor Mammedov                                                 &error_fatal);
75149c50caSPhilippe Mathieu-Daudé         fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
76149c50caSPhilippe Mathieu-Daudé                          smbios_tables, smbios_tables_len);
77a7bdf718SIgor Mammedov         return;
78149c50caSPhilippe Mathieu-Daudé     }
79149c50caSPhilippe Mathieu-Daudé 
80149c50caSPhilippe Mathieu-Daudé     /* build the array of physical mem area from e820 table */
81149c50caSPhilippe Mathieu-Daudé     mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
82149c50caSPhilippe Mathieu-Daudé     for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
83149c50caSPhilippe Mathieu-Daudé         uint64_t addr, len;
84149c50caSPhilippe Mathieu-Daudé 
85149c50caSPhilippe Mathieu-Daudé         if (e820_get_entry(i, E820_RAM, &addr, &len)) {
86149c50caSPhilippe Mathieu-Daudé             mem_array[array_count].address = addr;
87149c50caSPhilippe Mathieu-Daudé             mem_array[array_count].length = len;
88149c50caSPhilippe Mathieu-Daudé             array_count++;
89149c50caSPhilippe Mathieu-Daudé         }
90149c50caSPhilippe Mathieu-Daudé     }
9169ea07a5SIgor Mammedov     smbios_get_tables(ms, ep_type, mem_array, array_count,
92149c50caSPhilippe Mathieu-Daudé                       &smbios_tables, &smbios_tables_len,
9305dfb447SVincent Bernat                       &smbios_anchor, &smbios_anchor_len,
9405dfb447SVincent Bernat                       &error_fatal);
95149c50caSPhilippe Mathieu-Daudé     g_free(mem_array);
96149c50caSPhilippe Mathieu-Daudé 
97149c50caSPhilippe Mathieu-Daudé     if (smbios_anchor) {
98149c50caSPhilippe Mathieu-Daudé         fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
99149c50caSPhilippe Mathieu-Daudé                         smbios_tables, smbios_tables_len);
100149c50caSPhilippe Mathieu-Daudé         fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
101149c50caSPhilippe Mathieu-Daudé                         smbios_anchor, smbios_anchor_len);
102149c50caSPhilippe Mathieu-Daudé     }
103b54f33c4SPaolo Bonzini #endif
104149c50caSPhilippe Mathieu-Daudé }
105149c50caSPhilippe Mathieu-Daudé 
106149c50caSPhilippe Mathieu-Daudé FWCfgState *fw_cfg_arch_create(MachineState *ms,
107149c50caSPhilippe Mathieu-Daudé                                       uint16_t boot_cpus,
108149c50caSPhilippe Mathieu-Daudé                                       uint16_t apic_id_limit)
109149c50caSPhilippe Mathieu-Daudé {
110149c50caSPhilippe Mathieu-Daudé     FWCfgState *fw_cfg;
111149c50caSPhilippe Mathieu-Daudé     uint64_t *numa_fw_cfg;
112149c50caSPhilippe Mathieu-Daudé     int i;
113149c50caSPhilippe Mathieu-Daudé     MachineClass *mc = MACHINE_GET_CLASS(ms);
114149c50caSPhilippe Mathieu-Daudé     const CPUArchIdList *cpus = mc->possible_cpu_arch_ids(ms);
115149c50caSPhilippe Mathieu-Daudé     int nb_numa_nodes = ms->numa_state->num_nodes;
116149c50caSPhilippe Mathieu-Daudé 
117149c50caSPhilippe Mathieu-Daudé     fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4,
118149c50caSPhilippe Mathieu-Daudé                                 &address_space_memory);
119149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, boot_cpus);
120149c50caSPhilippe Mathieu-Daudé 
121149c50caSPhilippe Mathieu-Daudé     /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
122149c50caSPhilippe Mathieu-Daudé      *
123149c50caSPhilippe Mathieu-Daudé      * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
124149c50caSPhilippe Mathieu-Daudé      * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
125149c50caSPhilippe Mathieu-Daudé      * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
126149c50caSPhilippe Mathieu-Daudé      * for CPU hotplug also uses APIC ID and not "CPU index".
127149c50caSPhilippe Mathieu-Daudé      * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
128149c50caSPhilippe Mathieu-Daudé      * but the "limit to the APIC ID values SeaBIOS may see".
129149c50caSPhilippe Mathieu-Daudé      *
130149c50caSPhilippe Mathieu-Daudé      * So for compatibility reasons with old BIOSes we are stuck with
131149c50caSPhilippe Mathieu-Daudé      * "etc/max-cpus" actually being apic_id_limit
132149c50caSPhilippe Mathieu-Daudé      */
133149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, apic_id_limit);
13486378b29SPaolo Bonzini     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, ms->ram_size);
135b54f33c4SPaolo Bonzini #ifdef CONFIG_ACPI
136149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
137149c50caSPhilippe Mathieu-Daudé                      acpi_tables, acpi_tables_len);
138b54f33c4SPaolo Bonzini #endif
139eafa0868SEduardo Habkost     fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, 1);
140149c50caSPhilippe Mathieu-Daudé 
141149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
142149c50caSPhilippe Mathieu-Daudé                     sizeof(struct e820_entry) * e820_get_num_entries());
143149c50caSPhilippe Mathieu-Daudé 
144149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
145149c50caSPhilippe Mathieu-Daudé     /* allocate memory for the NUMA channel: one (64bit) word for the number
146149c50caSPhilippe Mathieu-Daudé      * of nodes, one word for each VCPU->node and one word for each node to
147149c50caSPhilippe Mathieu-Daudé      * hold the amount of memory.
148149c50caSPhilippe Mathieu-Daudé      */
149149c50caSPhilippe Mathieu-Daudé     numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
150149c50caSPhilippe Mathieu-Daudé     numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
151149c50caSPhilippe Mathieu-Daudé     for (i = 0; i < cpus->len; i++) {
152149c50caSPhilippe Mathieu-Daudé         unsigned int apic_id = cpus->cpus[i].arch_id;
153149c50caSPhilippe Mathieu-Daudé         assert(apic_id < apic_id_limit);
154149c50caSPhilippe Mathieu-Daudé         numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id);
155149c50caSPhilippe Mathieu-Daudé     }
156149c50caSPhilippe Mathieu-Daudé     for (i = 0; i < nb_numa_nodes; i++) {
157149c50caSPhilippe Mathieu-Daudé         numa_fw_cfg[apic_id_limit + 1 + i] =
158149c50caSPhilippe Mathieu-Daudé             cpu_to_le64(ms->numa_state->nodes[i].node_mem);
159149c50caSPhilippe Mathieu-Daudé     }
160149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
161149c50caSPhilippe Mathieu-Daudé                      (1 + apic_id_limit + nb_numa_nodes) *
162149c50caSPhilippe Mathieu-Daudé                      sizeof(*numa_fw_cfg));
163149c50caSPhilippe Mathieu-Daudé 
164149c50caSPhilippe Mathieu-Daudé     return fw_cfg;
165149c50caSPhilippe Mathieu-Daudé }
166149c50caSPhilippe Mathieu-Daudé 
167149c50caSPhilippe Mathieu-Daudé void fw_cfg_build_feature_control(MachineState *ms, FWCfgState *fw_cfg)
168149c50caSPhilippe Mathieu-Daudé {
169149c50caSPhilippe Mathieu-Daudé     X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
170149c50caSPhilippe Mathieu-Daudé     CPUX86State *env = &cpu->env;
171e2560114SSean Christopherson     uint32_t unused, ebx, ecx, edx;
172149c50caSPhilippe Mathieu-Daudé     uint64_t feature_control_bits = 0;
173149c50caSPhilippe Mathieu-Daudé     uint64_t *val;
174149c50caSPhilippe Mathieu-Daudé 
175149c50caSPhilippe Mathieu-Daudé     cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
176149c50caSPhilippe Mathieu-Daudé     if (ecx & CPUID_EXT_VMX) {
177149c50caSPhilippe Mathieu-Daudé         feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
178149c50caSPhilippe Mathieu-Daudé     }
179149c50caSPhilippe Mathieu-Daudé 
180149c50caSPhilippe Mathieu-Daudé     if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
181149c50caSPhilippe Mathieu-Daudé         (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
182149c50caSPhilippe Mathieu-Daudé         (env->mcg_cap & MCG_LMCE_P)) {
183149c50caSPhilippe Mathieu-Daudé         feature_control_bits |= FEATURE_CONTROL_LMCE;
184149c50caSPhilippe Mathieu-Daudé     }
185149c50caSPhilippe Mathieu-Daudé 
186e2560114SSean Christopherson     if (env->cpuid_level >= 7) {
187e2560114SSean Christopherson         cpu_x86_cpuid(env, 0x7, 0, &unused, &ebx, &ecx, &unused);
188e2560114SSean Christopherson         if (ebx & CPUID_7_0_EBX_SGX) {
189e2560114SSean Christopherson             feature_control_bits |= FEATURE_CONTROL_SGX;
190e2560114SSean Christopherson         }
191e2560114SSean Christopherson         if (ecx & CPUID_7_0_ECX_SGX_LC) {
192e2560114SSean Christopherson             feature_control_bits |= FEATURE_CONTROL_SGX_LC;
193e2560114SSean Christopherson         }
194e2560114SSean Christopherson     }
195e2560114SSean Christopherson 
196149c50caSPhilippe Mathieu-Daudé     if (!feature_control_bits) {
197149c50caSPhilippe Mathieu-Daudé         return;
198149c50caSPhilippe Mathieu-Daudé     }
199149c50caSPhilippe Mathieu-Daudé 
200149c50caSPhilippe Mathieu-Daudé     val = g_malloc(sizeof(*val));
201149c50caSPhilippe Mathieu-Daudé     *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
202149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_file(fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
203149c50caSPhilippe Mathieu-Daudé }
2040575c2fdSGerd Hoffmann 
2057974e513SPaolo Bonzini #ifdef CONFIG_ACPI
2060575c2fdSGerd Hoffmann void fw_cfg_add_acpi_dsdt(Aml *scope, FWCfgState *fw_cfg)
2070575c2fdSGerd Hoffmann {
2080575c2fdSGerd Hoffmann     /*
2090575c2fdSGerd Hoffmann      * when using port i/o, the 8-bit data register *always* overlaps
2100575c2fdSGerd Hoffmann      * with half of the 16-bit control register. Hence, the total size
2110575c2fdSGerd Hoffmann      * of the i/o region used is FW_CFG_CTL_SIZE; when using DMA, the
2120575c2fdSGerd Hoffmann      * DMA control register is located at FW_CFG_DMA_IO_BASE + 4
2130575c2fdSGerd Hoffmann      */
2140575c2fdSGerd Hoffmann     Object *obj = OBJECT(fw_cfg);
2150575c2fdSGerd Hoffmann     uint8_t io_size = object_property_get_bool(obj, "dma_enabled", NULL) ?
2160575c2fdSGerd Hoffmann         ROUND_UP(FW_CFG_CTL_SIZE, 4) + sizeof(dma_addr_t) :
2170575c2fdSGerd Hoffmann         FW_CFG_CTL_SIZE;
2180575c2fdSGerd Hoffmann     Aml *dev = aml_device("FWCF");
2190575c2fdSGerd Hoffmann     Aml *crs = aml_resource_template();
2200575c2fdSGerd Hoffmann 
2210575c2fdSGerd Hoffmann     aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002")));
2220575c2fdSGerd Hoffmann 
2230575c2fdSGerd Hoffmann     /* device present, functioning, decoding, not shown in UI */
2240575c2fdSGerd Hoffmann     aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
2250575c2fdSGerd Hoffmann 
2260575c2fdSGerd Hoffmann     aml_append(crs,
2270575c2fdSGerd Hoffmann         aml_io(AML_DECODE16, FW_CFG_IO_BASE, FW_CFG_IO_BASE, 0x01, io_size));
2280575c2fdSGerd Hoffmann 
2290575c2fdSGerd Hoffmann     aml_append(dev, aml_name_decl("_CRS", crs));
2300575c2fdSGerd Hoffmann     aml_append(scope, dev);
2310575c2fdSGerd Hoffmann }
2327974e513SPaolo Bonzini #endif
233