1bd3f680fSPhilippe Mathieu-Daudé /* 2bd3f680fSPhilippe Mathieu-Daudé * QEMU fw_cfg helpers (X86 specific) 3bd3f680fSPhilippe Mathieu-Daudé * 4bd3f680fSPhilippe Mathieu-Daudé * Copyright (c) 2019 Red Hat, Inc. 5bd3f680fSPhilippe Mathieu-Daudé * 6bd3f680fSPhilippe Mathieu-Daudé * Author: 7bd3f680fSPhilippe Mathieu-Daudé * Philippe Mathieu-Daudé <philmd@redhat.com> 8bd3f680fSPhilippe Mathieu-Daudé * 9bd3f680fSPhilippe Mathieu-Daudé * SPDX-License-Identifier: GPL-2.0-or-later 10bd3f680fSPhilippe Mathieu-Daudé * 11bd3f680fSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 12bd3f680fSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 13bd3f680fSPhilippe Mathieu-Daudé */ 14bd3f680fSPhilippe Mathieu-Daudé 15bd3f680fSPhilippe Mathieu-Daudé #include "qemu/osdep.h" 1632cad1ffSPhilippe Mathieu-Daudé #include "system/numa.h" 17149c50caSPhilippe Mathieu-Daudé #include "hw/acpi/acpi.h" 180575c2fdSGerd Hoffmann #include "hw/acpi/aml-build.h" 19149c50caSPhilippe Mathieu-Daudé #include "hw/firmware/smbios.h" 20bd3f680fSPhilippe Mathieu-Daudé #include "hw/i386/fw_cfg.h" 21149c50caSPhilippe Mathieu-Daudé #include "hw/timer/hpet.h" 22bd3f680fSPhilippe Mathieu-Daudé #include "hw/nvram/fw_cfg.h" 23149c50caSPhilippe Mathieu-Daudé #include "e820_memory_layout.h" 24a9dc68d9SClaudio Fontana #include "kvm/kvm_i386.h" 2505dfb447SVincent Bernat #include "qapi/error.h" 262becc36aSPaolo Bonzini #include CONFIG_DEVICES 272686bbceSPhilippe Mathieu-Daudé #include "target/i386/cpu.h" 28b54f33c4SPaolo Bonzini 29f32352ffSZhao Liu #if !defined(CONFIG_HPET) && !defined(CONFIG_X_HPET_RUST) 30f32352ffSZhao Liu struct hpet_fw_config hpet_fw_cfg = {.count = UINT8_MAX}; 31f32352ffSZhao Liu #endif 32bd3f680fSPhilippe Mathieu-Daudé 33bd3f680fSPhilippe Mathieu-Daudé const char *fw_cfg_arch_key_name(uint16_t key) 34bd3f680fSPhilippe Mathieu-Daudé { 35bd3f680fSPhilippe Mathieu-Daudé static const struct { 36bd3f680fSPhilippe Mathieu-Daudé uint16_t key; 37bd3f680fSPhilippe Mathieu-Daudé const char *name; 38bd3f680fSPhilippe Mathieu-Daudé } fw_cfg_arch_wellknown_keys[] = { 39bd3f680fSPhilippe Mathieu-Daudé {FW_CFG_ACPI_TABLES, "acpi_tables"}, 40bd3f680fSPhilippe Mathieu-Daudé {FW_CFG_SMBIOS_ENTRIES, "smbios_entries"}, 41bd3f680fSPhilippe Mathieu-Daudé {FW_CFG_IRQ0_OVERRIDE, "irq0_override"}, 42bd3f680fSPhilippe Mathieu-Daudé {FW_CFG_HPET, "hpet"}, 43bd3f680fSPhilippe Mathieu-Daudé }; 44bd3f680fSPhilippe Mathieu-Daudé 45bd3f680fSPhilippe Mathieu-Daudé for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) { 46bd3f680fSPhilippe Mathieu-Daudé if (fw_cfg_arch_wellknown_keys[i].key == key) { 47bd3f680fSPhilippe Mathieu-Daudé return fw_cfg_arch_wellknown_keys[i].name; 48bd3f680fSPhilippe Mathieu-Daudé } 49bd3f680fSPhilippe Mathieu-Daudé } 50bd3f680fSPhilippe Mathieu-Daudé return NULL; 51bd3f680fSPhilippe Mathieu-Daudé } 52149c50caSPhilippe Mathieu-Daudé 5393c76555SDavid Woodhouse /* Add etc/e820 late, once all regions should be present */ 5493c76555SDavid Woodhouse void fw_cfg_add_e820(FWCfgState *fw_cfg) 5593c76555SDavid Woodhouse { 5693c76555SDavid Woodhouse struct e820_entry *table; 5793c76555SDavid Woodhouse int nr_e820 = e820_get_table(&table); 5893c76555SDavid Woodhouse 5993c76555SDavid Woodhouse fw_cfg_add_file(fw_cfg, "etc/e820", table, nr_e820 * sizeof(*table)); 6093c76555SDavid Woodhouse } 6193c76555SDavid Woodhouse 6269ea07a5SIgor Mammedov void fw_cfg_build_smbios(PCMachineState *pcms, FWCfgState *fw_cfg, 6369ea07a5SIgor Mammedov SmbiosEntryPointType ep_type) 64149c50caSPhilippe Mathieu-Daudé { 65b54f33c4SPaolo Bonzini #ifdef CONFIG_SMBIOS 66149c50caSPhilippe Mathieu-Daudé uint8_t *smbios_tables, *smbios_anchor; 67149c50caSPhilippe Mathieu-Daudé size_t smbios_tables_len, smbios_anchor_len; 68149c50caSPhilippe Mathieu-Daudé struct smbios_phys_mem_area *mem_array; 69149c50caSPhilippe Mathieu-Daudé unsigned i, array_count; 70a0204a5eSBernhard Beschow MachineState *ms = MACHINE(pcms); 71a0204a5eSBernhard Beschow PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(pcms); 72a0204a5eSBernhard Beschow MachineClass *mc = MACHINE_GET_CLASS(pcms); 73149c50caSPhilippe Mathieu-Daudé X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu); 7493c76555SDavid Woodhouse int nr_e820; 75149c50caSPhilippe Mathieu-Daudé 76a0204a5eSBernhard Beschow if (pcmc->smbios_defaults) { 77a0204a5eSBernhard Beschow /* These values are guest ABI, do not change */ 78c338128eSPhilippe Mathieu-Daudé smbios_set_defaults("QEMU", mc->desc, mc->name); 79a0204a5eSBernhard Beschow } 80a0204a5eSBernhard Beschow 81149c50caSPhilippe Mathieu-Daudé /* tell smbios about cpuid version and features */ 82149c50caSPhilippe Mathieu-Daudé smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]); 83149c50caSPhilippe Mathieu-Daudé 84b3854ce8SIgor Mammedov if (pcmc->smbios_legacy_mode) { 85643e1c9eSIgor Mammedov smbios_tables = smbios_get_table_legacy(&smbios_tables_len, 86643e1c9eSIgor Mammedov &error_fatal); 87149c50caSPhilippe Mathieu-Daudé fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES, 88149c50caSPhilippe Mathieu-Daudé smbios_tables, smbios_tables_len); 89a7bdf718SIgor Mammedov return; 90149c50caSPhilippe Mathieu-Daudé } 91149c50caSPhilippe Mathieu-Daudé 92149c50caSPhilippe Mathieu-Daudé /* build the array of physical mem area from e820 table */ 9393c76555SDavid Woodhouse nr_e820 = e820_get_table(NULL); 9493c76555SDavid Woodhouse mem_array = g_malloc0(sizeof(*mem_array) * nr_e820); 9593c76555SDavid Woodhouse for (i = 0, array_count = 0; i < nr_e820; i++) { 96149c50caSPhilippe Mathieu-Daudé uint64_t addr, len; 97149c50caSPhilippe Mathieu-Daudé 98149c50caSPhilippe Mathieu-Daudé if (e820_get_entry(i, E820_RAM, &addr, &len)) { 99149c50caSPhilippe Mathieu-Daudé mem_array[array_count].address = addr; 100149c50caSPhilippe Mathieu-Daudé mem_array[array_count].length = len; 101149c50caSPhilippe Mathieu-Daudé array_count++; 102149c50caSPhilippe Mathieu-Daudé } 103149c50caSPhilippe Mathieu-Daudé } 10469ea07a5SIgor Mammedov smbios_get_tables(ms, ep_type, mem_array, array_count, 105149c50caSPhilippe Mathieu-Daudé &smbios_tables, &smbios_tables_len, 10605dfb447SVincent Bernat &smbios_anchor, &smbios_anchor_len, 10705dfb447SVincent Bernat &error_fatal); 108149c50caSPhilippe Mathieu-Daudé g_free(mem_array); 109149c50caSPhilippe Mathieu-Daudé 110149c50caSPhilippe Mathieu-Daudé if (smbios_anchor) { 111149c50caSPhilippe Mathieu-Daudé fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables", 112149c50caSPhilippe Mathieu-Daudé smbios_tables, smbios_tables_len); 113149c50caSPhilippe Mathieu-Daudé fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor", 114149c50caSPhilippe Mathieu-Daudé smbios_anchor, smbios_anchor_len); 115149c50caSPhilippe Mathieu-Daudé } 116b54f33c4SPaolo Bonzini #endif 117149c50caSPhilippe Mathieu-Daudé } 118149c50caSPhilippe Mathieu-Daudé 119149c50caSPhilippe Mathieu-Daudé FWCfgState *fw_cfg_arch_create(MachineState *ms, 120149c50caSPhilippe Mathieu-Daudé uint16_t boot_cpus, 121149c50caSPhilippe Mathieu-Daudé uint16_t apic_id_limit) 122149c50caSPhilippe Mathieu-Daudé { 123149c50caSPhilippe Mathieu-Daudé FWCfgState *fw_cfg; 124149c50caSPhilippe Mathieu-Daudé uint64_t *numa_fw_cfg; 125149c50caSPhilippe Mathieu-Daudé int i; 126149c50caSPhilippe Mathieu-Daudé MachineClass *mc = MACHINE_GET_CLASS(ms); 127149c50caSPhilippe Mathieu-Daudé const CPUArchIdList *cpus = mc->possible_cpu_arch_ids(ms); 128149c50caSPhilippe Mathieu-Daudé int nb_numa_nodes = ms->numa_state->num_nodes; 129149c50caSPhilippe Mathieu-Daudé 130149c50caSPhilippe Mathieu-Daudé fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4, 131149c50caSPhilippe Mathieu-Daudé &address_space_memory); 132149c50caSPhilippe Mathieu-Daudé fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, boot_cpus); 133149c50caSPhilippe Mathieu-Daudé 134149c50caSPhilippe Mathieu-Daudé /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86: 135149c50caSPhilippe Mathieu-Daudé * 136149c50caSPhilippe Mathieu-Daudé * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for 137149c50caSPhilippe Mathieu-Daudé * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table, 138149c50caSPhilippe Mathieu-Daudé * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface 139149c50caSPhilippe Mathieu-Daudé * for CPU hotplug also uses APIC ID and not "CPU index". 140149c50caSPhilippe Mathieu-Daudé * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs", 141149c50caSPhilippe Mathieu-Daudé * but the "limit to the APIC ID values SeaBIOS may see". 142149c50caSPhilippe Mathieu-Daudé * 143149c50caSPhilippe Mathieu-Daudé * So for compatibility reasons with old BIOSes we are stuck with 144149c50caSPhilippe Mathieu-Daudé * "etc/max-cpus" actually being apic_id_limit 145149c50caSPhilippe Mathieu-Daudé */ 146149c50caSPhilippe Mathieu-Daudé fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, apic_id_limit); 14786378b29SPaolo Bonzini fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, ms->ram_size); 148*bb99b92aSPhilippe Mathieu-Daudé if (acpi_builtin()) { 149149c50caSPhilippe Mathieu-Daudé fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, 150149c50caSPhilippe Mathieu-Daudé acpi_tables, acpi_tables_len); 151*bb99b92aSPhilippe Mathieu-Daudé } 152eafa0868SEduardo Habkost fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, 1); 153149c50caSPhilippe Mathieu-Daudé 154f32352ffSZhao Liu fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_fw_cfg, sizeof(hpet_fw_cfg)); 155149c50caSPhilippe Mathieu-Daudé /* allocate memory for the NUMA channel: one (64bit) word for the number 156149c50caSPhilippe Mathieu-Daudé * of nodes, one word for each VCPU->node and one word for each node to 157149c50caSPhilippe Mathieu-Daudé * hold the amount of memory. 158149c50caSPhilippe Mathieu-Daudé */ 159149c50caSPhilippe Mathieu-Daudé numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes); 160149c50caSPhilippe Mathieu-Daudé numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes); 161149c50caSPhilippe Mathieu-Daudé for (i = 0; i < cpus->len; i++) { 162149c50caSPhilippe Mathieu-Daudé unsigned int apic_id = cpus->cpus[i].arch_id; 163149c50caSPhilippe Mathieu-Daudé assert(apic_id < apic_id_limit); 164149c50caSPhilippe Mathieu-Daudé numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id); 165149c50caSPhilippe Mathieu-Daudé } 166149c50caSPhilippe Mathieu-Daudé for (i = 0; i < nb_numa_nodes; i++) { 167149c50caSPhilippe Mathieu-Daudé numa_fw_cfg[apic_id_limit + 1 + i] = 168149c50caSPhilippe Mathieu-Daudé cpu_to_le64(ms->numa_state->nodes[i].node_mem); 169149c50caSPhilippe Mathieu-Daudé } 170149c50caSPhilippe Mathieu-Daudé fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg, 171149c50caSPhilippe Mathieu-Daudé (1 + apic_id_limit + nb_numa_nodes) * 172149c50caSPhilippe Mathieu-Daudé sizeof(*numa_fw_cfg)); 173149c50caSPhilippe Mathieu-Daudé 174149c50caSPhilippe Mathieu-Daudé return fw_cfg; 175149c50caSPhilippe Mathieu-Daudé } 176149c50caSPhilippe Mathieu-Daudé 177149c50caSPhilippe Mathieu-Daudé void fw_cfg_build_feature_control(MachineState *ms, FWCfgState *fw_cfg) 178149c50caSPhilippe Mathieu-Daudé { 179149c50caSPhilippe Mathieu-Daudé X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu); 180149c50caSPhilippe Mathieu-Daudé CPUX86State *env = &cpu->env; 181e2560114SSean Christopherson uint32_t unused, ebx, ecx, edx; 182149c50caSPhilippe Mathieu-Daudé uint64_t feature_control_bits = 0; 183149c50caSPhilippe Mathieu-Daudé uint64_t *val; 184149c50caSPhilippe Mathieu-Daudé 185149c50caSPhilippe Mathieu-Daudé cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx); 186149c50caSPhilippe Mathieu-Daudé if (ecx & CPUID_EXT_VMX) { 187149c50caSPhilippe Mathieu-Daudé feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX; 188149c50caSPhilippe Mathieu-Daudé } 189149c50caSPhilippe Mathieu-Daudé 190149c50caSPhilippe Mathieu-Daudé if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) == 191149c50caSPhilippe Mathieu-Daudé (CPUID_EXT2_MCE | CPUID_EXT2_MCA) && 192149c50caSPhilippe Mathieu-Daudé (env->mcg_cap & MCG_LMCE_P)) { 193149c50caSPhilippe Mathieu-Daudé feature_control_bits |= FEATURE_CONTROL_LMCE; 194149c50caSPhilippe Mathieu-Daudé } 195149c50caSPhilippe Mathieu-Daudé 196e2560114SSean Christopherson if (env->cpuid_level >= 7) { 197e2560114SSean Christopherson cpu_x86_cpuid(env, 0x7, 0, &unused, &ebx, &ecx, &unused); 198e2560114SSean Christopherson if (ebx & CPUID_7_0_EBX_SGX) { 199e2560114SSean Christopherson feature_control_bits |= FEATURE_CONTROL_SGX; 200e2560114SSean Christopherson } 201e2560114SSean Christopherson if (ecx & CPUID_7_0_ECX_SGX_LC) { 202e2560114SSean Christopherson feature_control_bits |= FEATURE_CONTROL_SGX_LC; 203e2560114SSean Christopherson } 204e2560114SSean Christopherson } 205e2560114SSean Christopherson 206149c50caSPhilippe Mathieu-Daudé if (!feature_control_bits) { 207149c50caSPhilippe Mathieu-Daudé return; 208149c50caSPhilippe Mathieu-Daudé } 209149c50caSPhilippe Mathieu-Daudé 210149c50caSPhilippe Mathieu-Daudé val = g_malloc(sizeof(*val)); 211149c50caSPhilippe Mathieu-Daudé *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED); 212149c50caSPhilippe Mathieu-Daudé fw_cfg_add_file(fw_cfg, "etc/msr_feature_control", val, sizeof(*val)); 213149c50caSPhilippe Mathieu-Daudé } 2140575c2fdSGerd Hoffmann 2157974e513SPaolo Bonzini #ifdef CONFIG_ACPI 2160575c2fdSGerd Hoffmann void fw_cfg_add_acpi_dsdt(Aml *scope, FWCfgState *fw_cfg) 2170575c2fdSGerd Hoffmann { 2180575c2fdSGerd Hoffmann /* 2190575c2fdSGerd Hoffmann * when using port i/o, the 8-bit data register *always* overlaps 2200575c2fdSGerd Hoffmann * with half of the 16-bit control register. Hence, the total size 2210575c2fdSGerd Hoffmann * of the i/o region used is FW_CFG_CTL_SIZE; when using DMA, the 2220575c2fdSGerd Hoffmann * DMA control register is located at FW_CFG_DMA_IO_BASE + 4 2230575c2fdSGerd Hoffmann */ 2240575c2fdSGerd Hoffmann Object *obj = OBJECT(fw_cfg); 2250575c2fdSGerd Hoffmann uint8_t io_size = object_property_get_bool(obj, "dma_enabled", NULL) ? 2260575c2fdSGerd Hoffmann ROUND_UP(FW_CFG_CTL_SIZE, 4) + sizeof(dma_addr_t) : 2270575c2fdSGerd Hoffmann FW_CFG_CTL_SIZE; 2280575c2fdSGerd Hoffmann Aml *dev = aml_device("FWCF"); 2290575c2fdSGerd Hoffmann Aml *crs = aml_resource_template(); 2300575c2fdSGerd Hoffmann 2310575c2fdSGerd Hoffmann aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002"))); 2320575c2fdSGerd Hoffmann 2330575c2fdSGerd Hoffmann /* device present, functioning, decoding, not shown in UI */ 2340575c2fdSGerd Hoffmann aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); 2350575c2fdSGerd Hoffmann 2360575c2fdSGerd Hoffmann aml_append(crs, 2370575c2fdSGerd Hoffmann aml_io(AML_DECODE16, FW_CFG_IO_BASE, FW_CFG_IO_BASE, 0x01, io_size)); 2380575c2fdSGerd Hoffmann 2390575c2fdSGerd Hoffmann aml_append(dev, aml_name_decl("_CRS", crs)); 2400575c2fdSGerd Hoffmann aml_append(scope, dev); 2410575c2fdSGerd Hoffmann } 2427974e513SPaolo Bonzini #endif 243