xref: /qemu/hw/i386/fw_cfg.c (revision 2becc36a3e53dc9b8ed01c5288e21a2463f1f640)
1bd3f680fSPhilippe Mathieu-Daudé /*
2bd3f680fSPhilippe Mathieu-Daudé  * QEMU fw_cfg helpers (X86 specific)
3bd3f680fSPhilippe Mathieu-Daudé  *
4bd3f680fSPhilippe Mathieu-Daudé  * Copyright (c) 2019 Red Hat, Inc.
5bd3f680fSPhilippe Mathieu-Daudé  *
6bd3f680fSPhilippe Mathieu-Daudé  * Author:
7bd3f680fSPhilippe Mathieu-Daudé  *   Philippe Mathieu-Daudé <philmd@redhat.com>
8bd3f680fSPhilippe Mathieu-Daudé  *
9bd3f680fSPhilippe Mathieu-Daudé  * SPDX-License-Identifier: GPL-2.0-or-later
10bd3f680fSPhilippe Mathieu-Daudé  *
11bd3f680fSPhilippe Mathieu-Daudé  * This work is licensed under the terms of the GNU GPL, version 2 or later.
12bd3f680fSPhilippe Mathieu-Daudé  * See the COPYING file in the top-level directory.
13bd3f680fSPhilippe Mathieu-Daudé  */
14bd3f680fSPhilippe Mathieu-Daudé 
15bd3f680fSPhilippe Mathieu-Daudé #include "qemu/osdep.h"
16149c50caSPhilippe Mathieu-Daudé #include "sysemu/numa.h"
17149c50caSPhilippe Mathieu-Daudé #include "hw/acpi/acpi.h"
180575c2fdSGerd Hoffmann #include "hw/acpi/aml-build.h"
19149c50caSPhilippe Mathieu-Daudé #include "hw/firmware/smbios.h"
20bd3f680fSPhilippe Mathieu-Daudé #include "hw/i386/fw_cfg.h"
21149c50caSPhilippe Mathieu-Daudé #include "hw/timer/hpet.h"
22bd3f680fSPhilippe Mathieu-Daudé #include "hw/nvram/fw_cfg.h"
23149c50caSPhilippe Mathieu-Daudé #include "e820_memory_layout.h"
24149c50caSPhilippe Mathieu-Daudé #include "kvm_i386.h"
25*2becc36aSPaolo Bonzini #include CONFIG_DEVICES
26b54f33c4SPaolo Bonzini 
27b54f33c4SPaolo Bonzini struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
28bd3f680fSPhilippe Mathieu-Daudé 
29bd3f680fSPhilippe Mathieu-Daudé const char *fw_cfg_arch_key_name(uint16_t key)
30bd3f680fSPhilippe Mathieu-Daudé {
31bd3f680fSPhilippe Mathieu-Daudé     static const struct {
32bd3f680fSPhilippe Mathieu-Daudé         uint16_t key;
33bd3f680fSPhilippe Mathieu-Daudé         const char *name;
34bd3f680fSPhilippe Mathieu-Daudé     } fw_cfg_arch_wellknown_keys[] = {
35bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_ACPI_TABLES, "acpi_tables"},
36bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_SMBIOS_ENTRIES, "smbios_entries"},
37bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_IRQ0_OVERRIDE, "irq0_override"},
38bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_E820_TABLE, "e820_table"},
39bd3f680fSPhilippe Mathieu-Daudé         {FW_CFG_HPET, "hpet"},
40bd3f680fSPhilippe Mathieu-Daudé     };
41bd3f680fSPhilippe Mathieu-Daudé 
42bd3f680fSPhilippe Mathieu-Daudé     for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) {
43bd3f680fSPhilippe Mathieu-Daudé         if (fw_cfg_arch_wellknown_keys[i].key == key) {
44bd3f680fSPhilippe Mathieu-Daudé             return fw_cfg_arch_wellknown_keys[i].name;
45bd3f680fSPhilippe Mathieu-Daudé         }
46bd3f680fSPhilippe Mathieu-Daudé     }
47bd3f680fSPhilippe Mathieu-Daudé     return NULL;
48bd3f680fSPhilippe Mathieu-Daudé }
49149c50caSPhilippe Mathieu-Daudé 
50149c50caSPhilippe Mathieu-Daudé void fw_cfg_build_smbios(MachineState *ms, FWCfgState *fw_cfg)
51149c50caSPhilippe Mathieu-Daudé {
52b54f33c4SPaolo Bonzini #ifdef CONFIG_SMBIOS
53149c50caSPhilippe Mathieu-Daudé     uint8_t *smbios_tables, *smbios_anchor;
54149c50caSPhilippe Mathieu-Daudé     size_t smbios_tables_len, smbios_anchor_len;
55149c50caSPhilippe Mathieu-Daudé     struct smbios_phys_mem_area *mem_array;
56149c50caSPhilippe Mathieu-Daudé     unsigned i, array_count;
57149c50caSPhilippe Mathieu-Daudé     X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
58149c50caSPhilippe Mathieu-Daudé 
59149c50caSPhilippe Mathieu-Daudé     /* tell smbios about cpuid version and features */
60149c50caSPhilippe Mathieu-Daudé     smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
61149c50caSPhilippe Mathieu-Daudé 
62149c50caSPhilippe Mathieu-Daudé     smbios_tables = smbios_get_table_legacy(ms, &smbios_tables_len);
63149c50caSPhilippe Mathieu-Daudé     if (smbios_tables) {
64149c50caSPhilippe Mathieu-Daudé         fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
65149c50caSPhilippe Mathieu-Daudé                          smbios_tables, smbios_tables_len);
66149c50caSPhilippe Mathieu-Daudé     }
67149c50caSPhilippe Mathieu-Daudé 
68149c50caSPhilippe Mathieu-Daudé     /* build the array of physical mem area from e820 table */
69149c50caSPhilippe Mathieu-Daudé     mem_array = g_malloc0(sizeof(*mem_array) * e820_get_num_entries());
70149c50caSPhilippe Mathieu-Daudé     for (i = 0, array_count = 0; i < e820_get_num_entries(); i++) {
71149c50caSPhilippe Mathieu-Daudé         uint64_t addr, len;
72149c50caSPhilippe Mathieu-Daudé 
73149c50caSPhilippe Mathieu-Daudé         if (e820_get_entry(i, E820_RAM, &addr, &len)) {
74149c50caSPhilippe Mathieu-Daudé             mem_array[array_count].address = addr;
75149c50caSPhilippe Mathieu-Daudé             mem_array[array_count].length = len;
76149c50caSPhilippe Mathieu-Daudé             array_count++;
77149c50caSPhilippe Mathieu-Daudé         }
78149c50caSPhilippe Mathieu-Daudé     }
79149c50caSPhilippe Mathieu-Daudé     smbios_get_tables(ms, mem_array, array_count,
80149c50caSPhilippe Mathieu-Daudé                       &smbios_tables, &smbios_tables_len,
81149c50caSPhilippe Mathieu-Daudé                       &smbios_anchor, &smbios_anchor_len);
82149c50caSPhilippe Mathieu-Daudé     g_free(mem_array);
83149c50caSPhilippe Mathieu-Daudé 
84149c50caSPhilippe Mathieu-Daudé     if (smbios_anchor) {
85149c50caSPhilippe Mathieu-Daudé         fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
86149c50caSPhilippe Mathieu-Daudé                         smbios_tables, smbios_tables_len);
87149c50caSPhilippe Mathieu-Daudé         fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
88149c50caSPhilippe Mathieu-Daudé                         smbios_anchor, smbios_anchor_len);
89149c50caSPhilippe Mathieu-Daudé     }
90b54f33c4SPaolo Bonzini #endif
91149c50caSPhilippe Mathieu-Daudé }
92149c50caSPhilippe Mathieu-Daudé 
93149c50caSPhilippe Mathieu-Daudé FWCfgState *fw_cfg_arch_create(MachineState *ms,
94149c50caSPhilippe Mathieu-Daudé                                       uint16_t boot_cpus,
95149c50caSPhilippe Mathieu-Daudé                                       uint16_t apic_id_limit)
96149c50caSPhilippe Mathieu-Daudé {
97149c50caSPhilippe Mathieu-Daudé     FWCfgState *fw_cfg;
98149c50caSPhilippe Mathieu-Daudé     uint64_t *numa_fw_cfg;
99149c50caSPhilippe Mathieu-Daudé     int i;
100149c50caSPhilippe Mathieu-Daudé     MachineClass *mc = MACHINE_GET_CLASS(ms);
101149c50caSPhilippe Mathieu-Daudé     const CPUArchIdList *cpus = mc->possible_cpu_arch_ids(ms);
102149c50caSPhilippe Mathieu-Daudé     int nb_numa_nodes = ms->numa_state->num_nodes;
103149c50caSPhilippe Mathieu-Daudé 
104149c50caSPhilippe Mathieu-Daudé     fw_cfg = fw_cfg_init_io_dma(FW_CFG_IO_BASE, FW_CFG_IO_BASE + 4,
105149c50caSPhilippe Mathieu-Daudé                                 &address_space_memory);
106149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, boot_cpus);
107149c50caSPhilippe Mathieu-Daudé 
108149c50caSPhilippe Mathieu-Daudé     /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
109149c50caSPhilippe Mathieu-Daudé      *
110149c50caSPhilippe Mathieu-Daudé      * For machine types prior to 1.8, SeaBIOS needs FW_CFG_MAX_CPUS for
111149c50caSPhilippe Mathieu-Daudé      * building MPTable, ACPI MADT, ACPI CPU hotplug and ACPI SRAT table,
112149c50caSPhilippe Mathieu-Daudé      * that tables are based on xAPIC ID and QEMU<->SeaBIOS interface
113149c50caSPhilippe Mathieu-Daudé      * for CPU hotplug also uses APIC ID and not "CPU index".
114149c50caSPhilippe Mathieu-Daudé      * This means that FW_CFG_MAX_CPUS is not the "maximum number of CPUs",
115149c50caSPhilippe Mathieu-Daudé      * but the "limit to the APIC ID values SeaBIOS may see".
116149c50caSPhilippe Mathieu-Daudé      *
117149c50caSPhilippe Mathieu-Daudé      * So for compatibility reasons with old BIOSes we are stuck with
118149c50caSPhilippe Mathieu-Daudé      * "etc/max-cpus" actually being apic_id_limit
119149c50caSPhilippe Mathieu-Daudé      */
120149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, apic_id_limit);
121149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
122b54f33c4SPaolo Bonzini #ifdef CONFIG_ACPI
123149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
124149c50caSPhilippe Mathieu-Daudé                      acpi_tables, acpi_tables_len);
125b54f33c4SPaolo Bonzini #endif
126149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
127149c50caSPhilippe Mathieu-Daudé 
128149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
129149c50caSPhilippe Mathieu-Daudé                      &e820_reserve, sizeof(e820_reserve));
130149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
131149c50caSPhilippe Mathieu-Daudé                     sizeof(struct e820_entry) * e820_get_num_entries());
132149c50caSPhilippe Mathieu-Daudé 
133149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
134149c50caSPhilippe Mathieu-Daudé     /* allocate memory for the NUMA channel: one (64bit) word for the number
135149c50caSPhilippe Mathieu-Daudé      * of nodes, one word for each VCPU->node and one word for each node to
136149c50caSPhilippe Mathieu-Daudé      * hold the amount of memory.
137149c50caSPhilippe Mathieu-Daudé      */
138149c50caSPhilippe Mathieu-Daudé     numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
139149c50caSPhilippe Mathieu-Daudé     numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
140149c50caSPhilippe Mathieu-Daudé     for (i = 0; i < cpus->len; i++) {
141149c50caSPhilippe Mathieu-Daudé         unsigned int apic_id = cpus->cpus[i].arch_id;
142149c50caSPhilippe Mathieu-Daudé         assert(apic_id < apic_id_limit);
143149c50caSPhilippe Mathieu-Daudé         numa_fw_cfg[apic_id + 1] = cpu_to_le64(cpus->cpus[i].props.node_id);
144149c50caSPhilippe Mathieu-Daudé     }
145149c50caSPhilippe Mathieu-Daudé     for (i = 0; i < nb_numa_nodes; i++) {
146149c50caSPhilippe Mathieu-Daudé         numa_fw_cfg[apic_id_limit + 1 + i] =
147149c50caSPhilippe Mathieu-Daudé             cpu_to_le64(ms->numa_state->nodes[i].node_mem);
148149c50caSPhilippe Mathieu-Daudé     }
149149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
150149c50caSPhilippe Mathieu-Daudé                      (1 + apic_id_limit + nb_numa_nodes) *
151149c50caSPhilippe Mathieu-Daudé                      sizeof(*numa_fw_cfg));
152149c50caSPhilippe Mathieu-Daudé 
153149c50caSPhilippe Mathieu-Daudé     return fw_cfg;
154149c50caSPhilippe Mathieu-Daudé }
155149c50caSPhilippe Mathieu-Daudé 
156149c50caSPhilippe Mathieu-Daudé void fw_cfg_build_feature_control(MachineState *ms, FWCfgState *fw_cfg)
157149c50caSPhilippe Mathieu-Daudé {
158149c50caSPhilippe Mathieu-Daudé     X86CPU *cpu = X86_CPU(ms->possible_cpus->cpus[0].cpu);
159149c50caSPhilippe Mathieu-Daudé     CPUX86State *env = &cpu->env;
160149c50caSPhilippe Mathieu-Daudé     uint32_t unused, ecx, edx;
161149c50caSPhilippe Mathieu-Daudé     uint64_t feature_control_bits = 0;
162149c50caSPhilippe Mathieu-Daudé     uint64_t *val;
163149c50caSPhilippe Mathieu-Daudé 
164149c50caSPhilippe Mathieu-Daudé     cpu_x86_cpuid(env, 1, 0, &unused, &unused, &ecx, &edx);
165149c50caSPhilippe Mathieu-Daudé     if (ecx & CPUID_EXT_VMX) {
166149c50caSPhilippe Mathieu-Daudé         feature_control_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
167149c50caSPhilippe Mathieu-Daudé     }
168149c50caSPhilippe Mathieu-Daudé 
169149c50caSPhilippe Mathieu-Daudé     if ((edx & (CPUID_EXT2_MCE | CPUID_EXT2_MCA)) ==
170149c50caSPhilippe Mathieu-Daudé         (CPUID_EXT2_MCE | CPUID_EXT2_MCA) &&
171149c50caSPhilippe Mathieu-Daudé         (env->mcg_cap & MCG_LMCE_P)) {
172149c50caSPhilippe Mathieu-Daudé         feature_control_bits |= FEATURE_CONTROL_LMCE;
173149c50caSPhilippe Mathieu-Daudé     }
174149c50caSPhilippe Mathieu-Daudé 
175149c50caSPhilippe Mathieu-Daudé     if (!feature_control_bits) {
176149c50caSPhilippe Mathieu-Daudé         return;
177149c50caSPhilippe Mathieu-Daudé     }
178149c50caSPhilippe Mathieu-Daudé 
179149c50caSPhilippe Mathieu-Daudé     val = g_malloc(sizeof(*val));
180149c50caSPhilippe Mathieu-Daudé     *val = cpu_to_le64(feature_control_bits | FEATURE_CONTROL_LOCKED);
181149c50caSPhilippe Mathieu-Daudé     fw_cfg_add_file(fw_cfg, "etc/msr_feature_control", val, sizeof(*val));
182149c50caSPhilippe Mathieu-Daudé }
1830575c2fdSGerd Hoffmann 
1840575c2fdSGerd Hoffmann void fw_cfg_add_acpi_dsdt(Aml *scope, FWCfgState *fw_cfg)
1850575c2fdSGerd Hoffmann {
1860575c2fdSGerd Hoffmann     /*
1870575c2fdSGerd Hoffmann      * when using port i/o, the 8-bit data register *always* overlaps
1880575c2fdSGerd Hoffmann      * with half of the 16-bit control register. Hence, the total size
1890575c2fdSGerd Hoffmann      * of the i/o region used is FW_CFG_CTL_SIZE; when using DMA, the
1900575c2fdSGerd Hoffmann      * DMA control register is located at FW_CFG_DMA_IO_BASE + 4
1910575c2fdSGerd Hoffmann      */
1920575c2fdSGerd Hoffmann     Object *obj = OBJECT(fw_cfg);
1930575c2fdSGerd Hoffmann     uint8_t io_size = object_property_get_bool(obj, "dma_enabled", NULL) ?
1940575c2fdSGerd Hoffmann         ROUND_UP(FW_CFG_CTL_SIZE, 4) + sizeof(dma_addr_t) :
1950575c2fdSGerd Hoffmann         FW_CFG_CTL_SIZE;
1960575c2fdSGerd Hoffmann     Aml *dev = aml_device("FWCF");
1970575c2fdSGerd Hoffmann     Aml *crs = aml_resource_template();
1980575c2fdSGerd Hoffmann 
1990575c2fdSGerd Hoffmann     aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002")));
2000575c2fdSGerd Hoffmann 
2010575c2fdSGerd Hoffmann     /* device present, functioning, decoding, not shown in UI */
2020575c2fdSGerd Hoffmann     aml_append(dev, aml_name_decl("_STA", aml_int(0xB)));
2030575c2fdSGerd Hoffmann 
2040575c2fdSGerd Hoffmann     aml_append(crs,
2050575c2fdSGerd Hoffmann         aml_io(AML_DECODE16, FW_CFG_IO_BASE, FW_CFG_IO_BASE, 0x01, io_size));
2060575c2fdSGerd Hoffmann 
2070575c2fdSGerd Hoffmann     aml_append(dev, aml_name_decl("_CRS", crs));
2080575c2fdSGerd Hoffmann     aml_append(scope, dev);
2090575c2fdSGerd Hoffmann }
210