1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 18f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 19bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 207729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 217729e1f4SPeter Crosthwaite 227729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 237729e1f4SPeter Crosthwaite 24bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 25bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 26bf4cb109SPeter Crosthwaite 277729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 287729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 297729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 307729e1f4SPeter Crosthwaite 3114ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 3214ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 3314ca2e46SPeter Crosthwaite }; 3414ca2e46SPeter Crosthwaite 3514ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 3614ca2e46SPeter Crosthwaite 57, 59, 61, 63, 3714ca2e46SPeter Crosthwaite }; 3814ca2e46SPeter Crosthwaite 393bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 403bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 413bade2a9SPeter Crosthwaite }; 423bade2a9SPeter Crosthwaite 433bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 443bade2a9SPeter Crosthwaite 21, 22, 453bade2a9SPeter Crosthwaite }; 463bade2a9SPeter Crosthwaite 477729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 487729e1f4SPeter Crosthwaite int region_index; 497729e1f4SPeter Crosthwaite uint32_t address; 507729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 517729e1f4SPeter Crosthwaite 527729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 537729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 547729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 557729e1f4SPeter Crosthwaite }; 56f0a902f7SPeter Crosthwaite 57bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 58bf4cb109SPeter Crosthwaite { 59bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 60bf4cb109SPeter Crosthwaite } 61bf4cb109SPeter Crosthwaite 62f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 63f0a902f7SPeter Crosthwaite { 64f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 65f0a902f7SPeter Crosthwaite int i; 66f0a902f7SPeter Crosthwaite 672e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 682e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 69f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 702e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 71f0a902f7SPeter Crosthwaite &error_abort); 72f0a902f7SPeter Crosthwaite } 737729e1f4SPeter Crosthwaite 74b58850e7SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 75b58850e7SPeter Crosthwaite object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 76b58850e7SPeter Crosthwaite "cortex-r5-" TYPE_ARM_CPU); 77b58850e7SPeter Crosthwaite object_property_add_child(obj, "rpu-cpu[*]", OBJECT(&s->rpu_cpu[i]), 78b58850e7SPeter Crosthwaite &error_abort); 79b58850e7SPeter Crosthwaite } 80b58850e7SPeter Crosthwaite 817729e1f4SPeter Crosthwaite object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC); 827729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 8314ca2e46SPeter Crosthwaite 8414ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 8514ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 8614ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 8714ca2e46SPeter Crosthwaite } 883bade2a9SPeter Crosthwaite 893bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 903bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 913bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 923bade2a9SPeter Crosthwaite } 93f0a902f7SPeter Crosthwaite } 94f0a902f7SPeter Crosthwaite 95f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 96f0a902f7SPeter Crosthwaite { 97f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 987729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 99f0a902f7SPeter Crosthwaite uint8_t i; 1006396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 10114ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 102f0a902f7SPeter Crosthwaite Error *err = NULL; 103f0a902f7SPeter Crosthwaite 1046675d719SAlistair Francis /* Create the four OCM banks */ 1056675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 1066675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 1076675d719SAlistair Francis 1086675d719SAlistair Francis memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 1096675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_SIZE, &error_abort); 1106675d719SAlistair Francis vmstate_register_ram_global(&s->ocm_ram[i]); 1116675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 1126675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 1136675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 1146675d719SAlistair Francis &s->ocm_ram[i]); 1156675d719SAlistair Francis 1166675d719SAlistair Francis g_free(ocm_name); 1176675d719SAlistair Francis } 1186675d719SAlistair Francis 1197729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 1207729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 1212e5577bcSPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS); 1227729e1f4SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 1237729e1f4SPeter Crosthwaite if (err) { 1247729e1f4SPeter Crosthwaite error_propagate((errp), (err)); 1257729e1f4SPeter Crosthwaite return; 1267729e1f4SPeter Crosthwaite } 1277729e1f4SPeter Crosthwaite assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 1287729e1f4SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 1297729e1f4SPeter Crosthwaite SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 1307729e1f4SPeter Crosthwaite const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 1317729e1f4SPeter Crosthwaite MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 1327729e1f4SPeter Crosthwaite uint32_t addr = r->address; 1337729e1f4SPeter Crosthwaite int j; 1347729e1f4SPeter Crosthwaite 1357729e1f4SPeter Crosthwaite sysbus_mmio_map(gic, r->region_index, addr); 1367729e1f4SPeter Crosthwaite 1377729e1f4SPeter Crosthwaite for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 1387729e1f4SPeter Crosthwaite MemoryRegion *alias = &s->gic_mr[i][j]; 1397729e1f4SPeter Crosthwaite 1407729e1f4SPeter Crosthwaite addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 1417729e1f4SPeter Crosthwaite memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 1427729e1f4SPeter Crosthwaite 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 1437729e1f4SPeter Crosthwaite memory_region_add_subregion(system_memory, addr, alias); 1447729e1f4SPeter Crosthwaite } 1457729e1f4SPeter Crosthwaite } 1467729e1f4SPeter Crosthwaite 1472e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 148bf4cb109SPeter Crosthwaite qemu_irq irq; 1496396a193SPeter Crosthwaite char *name; 150bf4cb109SPeter Crosthwaite 1512e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 152f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 1536396a193SPeter Crosthwaite 1546396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 1556396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 156f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 1572e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 158f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 1596396a193SPeter Crosthwaite } else { 1606396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 161f0a902f7SPeter Crosthwaite } 1625348c62cSGonglei g_free(name); 163f0a902f7SPeter Crosthwaite 1642e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 165*e1292517SAlistair Francis "reset-cbar", &error_abort); 1662e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 1672e5577bcSPeter Crosthwaite &err); 168f0a902f7SPeter Crosthwaite if (err) { 169f0a902f7SPeter Crosthwaite error_propagate((errp), (err)); 170f0a902f7SPeter Crosthwaite return; 171f0a902f7SPeter Crosthwaite } 1727729e1f4SPeter Crosthwaite 1737729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 1742e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 1752e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 176bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 177bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 1782e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 179bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 180bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 1812e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 182f0a902f7SPeter Crosthwaite } 18314ca2e46SPeter Crosthwaite 184b58850e7SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 185b58850e7SPeter Crosthwaite char *name; 186b58850e7SPeter Crosthwaite 187b58850e7SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 188b58850e7SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 189b58850e7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 190b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 191b58850e7SPeter Crosthwaite "start-powered-off", &error_abort); 192b58850e7SPeter Crosthwaite } else { 193b58850e7SPeter Crosthwaite s->boot_cpu_ptr = &s->rpu_cpu[i]; 194b58850e7SPeter Crosthwaite } 1955348c62cSGonglei g_free(name); 196b58850e7SPeter Crosthwaite 197b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 198*e1292517SAlistair Francis &error_abort); 199b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 200b58850e7SPeter Crosthwaite &err); 201b58850e7SPeter Crosthwaite if (err) { 202b58850e7SPeter Crosthwaite error_propagate((errp), (err)); 203b58850e7SPeter Crosthwaite return; 204b58850e7SPeter Crosthwaite } 205b58850e7SPeter Crosthwaite } 206b58850e7SPeter Crosthwaite 2076396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 2086396a193SPeter Crosthwaite error_setg(errp, "ZynqMP Boot cpu %s not found\n", boot_cpu); 2096396a193SPeter Crosthwaite return; 2106396a193SPeter Crosthwaite } 2116396a193SPeter Crosthwaite 21214ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 21314ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 21414ca2e46SPeter Crosthwaite } 21514ca2e46SPeter Crosthwaite 21614ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 21714ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 21814ca2e46SPeter Crosthwaite 21914ca2e46SPeter Crosthwaite if (nd->used) { 22014ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 22114ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 22214ca2e46SPeter Crosthwaite } 22314ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 22414ca2e46SPeter Crosthwaite if (err) { 22514ca2e46SPeter Crosthwaite error_propagate((errp), (err)); 22614ca2e46SPeter Crosthwaite return; 22714ca2e46SPeter Crosthwaite } 22814ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 22914ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 23014ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 23114ca2e46SPeter Crosthwaite } 2323bade2a9SPeter Crosthwaite 2333bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 2343bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 2353bade2a9SPeter Crosthwaite if (err) { 2363bade2a9SPeter Crosthwaite error_propagate((errp), (err)); 2373bade2a9SPeter Crosthwaite return; 2383bade2a9SPeter Crosthwaite } 2393bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 2403bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 2413bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 2423bade2a9SPeter Crosthwaite } 243f0a902f7SPeter Crosthwaite } 244f0a902f7SPeter Crosthwaite 2456396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 2466396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 2476396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 2486396a193SPeter Crosthwaite }; 2496396a193SPeter Crosthwaite 250f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 251f0a902f7SPeter Crosthwaite { 252f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 253f0a902f7SPeter Crosthwaite 2546396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 255f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 256f0a902f7SPeter Crosthwaite } 257f0a902f7SPeter Crosthwaite 258f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 259f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 260f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 261f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 262f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 263f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 264f0a902f7SPeter Crosthwaite }; 265f0a902f7SPeter Crosthwaite 266f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 267f0a902f7SPeter Crosthwaite { 268f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 269f0a902f7SPeter Crosthwaite } 270f0a902f7SPeter Crosthwaite 271f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 272