xref: /qemu/hw/arm/xlnx-zynqmp.c (revision dc3b89ef87dc0ecd5ba435c155ad8511b848d909)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
18f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
19bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
207729e1f4SPeter Crosthwaite #include "exec/address-spaces.h"
217729e1f4SPeter Crosthwaite 
227729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
237729e1f4SPeter Crosthwaite 
24bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
25bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
26bf4cb109SPeter Crosthwaite 
277729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
287729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
297729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
307729e1f4SPeter Crosthwaite 
316fdf3282SAlistair Francis #define SATA_INTR           133
326fdf3282SAlistair Francis #define SATA_ADDR           0xFD0C0000
336fdf3282SAlistair Francis #define SATA_NUM_PORTS      2
346fdf3282SAlistair Francis 
3514ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
3614ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
3714ca2e46SPeter Crosthwaite };
3814ca2e46SPeter Crosthwaite 
3914ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
4014ca2e46SPeter Crosthwaite     57, 59, 61, 63,
4114ca2e46SPeter Crosthwaite };
4214ca2e46SPeter Crosthwaite 
433bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
443bade2a9SPeter Crosthwaite     0xFF000000, 0xFF010000,
453bade2a9SPeter Crosthwaite };
463bade2a9SPeter Crosthwaite 
473bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
483bade2a9SPeter Crosthwaite     21, 22,
493bade2a9SPeter Crosthwaite };
503bade2a9SPeter Crosthwaite 
5133108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
5233108e9fSSai Pavan Boddu     0xFF160000, 0xFF170000,
5333108e9fSSai Pavan Boddu };
5433108e9fSSai Pavan Boddu 
5533108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
5633108e9fSSai Pavan Boddu     48, 49,
5733108e9fSSai Pavan Boddu };
5833108e9fSSai Pavan Boddu 
597729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
607729e1f4SPeter Crosthwaite     int region_index;
617729e1f4SPeter Crosthwaite     uint32_t address;
627729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
637729e1f4SPeter Crosthwaite 
647729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
657729e1f4SPeter Crosthwaite     { .region_index = 0, .address = GIC_DIST_ADDR, },
667729e1f4SPeter Crosthwaite     { .region_index = 1, .address = GIC_CPU_ADDR,  },
677729e1f4SPeter Crosthwaite };
68f0a902f7SPeter Crosthwaite 
69bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
70bf4cb109SPeter Crosthwaite {
71bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
72bf4cb109SPeter Crosthwaite }
73bf4cb109SPeter Crosthwaite 
74f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
75f0a902f7SPeter Crosthwaite {
76f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
77f0a902f7SPeter Crosthwaite     int i;
78f0a902f7SPeter Crosthwaite 
792e5577bcSPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
802e5577bcSPeter Crosthwaite         object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]),
81f0a902f7SPeter Crosthwaite                           "cortex-a53-" TYPE_ARM_CPU);
822e5577bcSPeter Crosthwaite         object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]),
83f0a902f7SPeter Crosthwaite                                   &error_abort);
84f0a902f7SPeter Crosthwaite     }
857729e1f4SPeter Crosthwaite 
86b58850e7SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) {
87b58850e7SPeter Crosthwaite         object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]),
88b58850e7SPeter Crosthwaite                           "cortex-r5-" TYPE_ARM_CPU);
89b58850e7SPeter Crosthwaite         object_property_add_child(obj, "rpu-cpu[*]", OBJECT(&s->rpu_cpu[i]),
90b58850e7SPeter Crosthwaite                                   &error_abort);
91b58850e7SPeter Crosthwaite     }
92b58850e7SPeter Crosthwaite 
93*dc3b89efSAlistair Francis     object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION,
94*dc3b89efSAlistair Francis                              (Object **)&s->ddr_ram,
95*dc3b89efSAlistair Francis                              qdev_prop_allow_set_link_before_realize,
96*dc3b89efSAlistair Francis                              OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
97*dc3b89efSAlistair Francis 
987729e1f4SPeter Crosthwaite     object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
997729e1f4SPeter Crosthwaite     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
10014ca2e46SPeter Crosthwaite 
10114ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
10214ca2e46SPeter Crosthwaite         object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM);
10314ca2e46SPeter Crosthwaite         qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default());
10414ca2e46SPeter Crosthwaite     }
1053bade2a9SPeter Crosthwaite 
1063bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
1073bade2a9SPeter Crosthwaite         object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART);
1083bade2a9SPeter Crosthwaite         qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default());
1093bade2a9SPeter Crosthwaite     }
1106fdf3282SAlistair Francis 
1116fdf3282SAlistair Francis     object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI);
1126fdf3282SAlistair Francis     qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default());
11333108e9fSSai Pavan Boddu 
11433108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
11533108e9fSSai Pavan Boddu         object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]),
11633108e9fSSai Pavan Boddu                           TYPE_SYSBUS_SDHCI);
11733108e9fSSai Pavan Boddu         qdev_set_parent_bus(DEVICE(&s->sdhci[i]),
11833108e9fSSai Pavan Boddu                             sysbus_get_default());
11933108e9fSSai Pavan Boddu     }
120f0a902f7SPeter Crosthwaite }
121f0a902f7SPeter Crosthwaite 
122f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
123f0a902f7SPeter Crosthwaite {
124f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
1257729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
126f0a902f7SPeter Crosthwaite     uint8_t i;
127*dc3b89efSAlistair Francis     uint64_t ram_size;
1286396a193SPeter Crosthwaite     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
129*dc3b89efSAlistair Francis     ram_addr_t ddr_low_size, ddr_high_size;
13014ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
131f0a902f7SPeter Crosthwaite     Error *err = NULL;
132f0a902f7SPeter Crosthwaite 
133*dc3b89efSAlistair Francis     ram_size = memory_region_size(s->ddr_ram);
134*dc3b89efSAlistair Francis 
135*dc3b89efSAlistair Francis     /* Create the DDR Memory Regions. User friendly checks should happen at
136*dc3b89efSAlistair Francis      * the board level
137*dc3b89efSAlistair Francis      */
138*dc3b89efSAlistair Francis     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
139*dc3b89efSAlistair Francis         /* The RAM size is above the maximum available for the low DDR.
140*dc3b89efSAlistair Francis          * Create the high DDR memory region as well.
141*dc3b89efSAlistair Francis          */
142*dc3b89efSAlistair Francis         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
143*dc3b89efSAlistair Francis         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
144*dc3b89efSAlistair Francis         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
145*dc3b89efSAlistair Francis 
146*dc3b89efSAlistair Francis         memory_region_init_alias(&s->ddr_ram_high, NULL,
147*dc3b89efSAlistair Francis                                  "ddr-ram-high", s->ddr_ram,
148*dc3b89efSAlistair Francis                                   ddr_low_size, ddr_high_size);
149*dc3b89efSAlistair Francis         memory_region_add_subregion(get_system_memory(),
150*dc3b89efSAlistair Francis                                     XLNX_ZYNQMP_HIGH_RAM_START,
151*dc3b89efSAlistair Francis                                     &s->ddr_ram_high);
152*dc3b89efSAlistair Francis     } else {
153*dc3b89efSAlistair Francis         /* RAM must be non-zero */
154*dc3b89efSAlistair Francis         assert(ram_size);
155*dc3b89efSAlistair Francis         ddr_low_size = ram_size;
156*dc3b89efSAlistair Francis     }
157*dc3b89efSAlistair Francis 
158*dc3b89efSAlistair Francis     memory_region_init_alias(&s->ddr_ram_low, NULL,
159*dc3b89efSAlistair Francis                              "ddr-ram-low", s->ddr_ram,
160*dc3b89efSAlistair Francis                               0, ddr_low_size);
161*dc3b89efSAlistair Francis     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
162*dc3b89efSAlistair Francis 
1636675d719SAlistair Francis     /* Create the four OCM banks */
1646675d719SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
1656675d719SAlistair Francis         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
1666675d719SAlistair Francis 
1676675d719SAlistair Francis         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
168f8ed85acSMarkus Armbruster                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
1696675d719SAlistair Francis         vmstate_register_ram_global(&s->ocm_ram[i]);
1706675d719SAlistair Francis         memory_region_add_subregion(get_system_memory(),
1716675d719SAlistair Francis                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
1726675d719SAlistair Francis                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
1736675d719SAlistair Francis                                     &s->ocm_ram[i]);
1746675d719SAlistair Francis 
1756675d719SAlistair Francis         g_free(ocm_name);
1766675d719SAlistair Francis     }
1776675d719SAlistair Francis 
1787729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
1797729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
1802e5577bcSPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS);
1817729e1f4SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
1827729e1f4SPeter Crosthwaite     if (err) {
18324cfc8dcSAlistair Francis         error_propagate(errp, err);
1847729e1f4SPeter Crosthwaite         return;
1857729e1f4SPeter Crosthwaite     }
1867729e1f4SPeter Crosthwaite     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
1877729e1f4SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
1887729e1f4SPeter Crosthwaite         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
1897729e1f4SPeter Crosthwaite         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
1907729e1f4SPeter Crosthwaite         MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index);
1917729e1f4SPeter Crosthwaite         uint32_t addr = r->address;
1927729e1f4SPeter Crosthwaite         int j;
1937729e1f4SPeter Crosthwaite 
1947729e1f4SPeter Crosthwaite         sysbus_mmio_map(gic, r->region_index, addr);
1957729e1f4SPeter Crosthwaite 
1967729e1f4SPeter Crosthwaite         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
1977729e1f4SPeter Crosthwaite             MemoryRegion *alias = &s->gic_mr[i][j];
1987729e1f4SPeter Crosthwaite 
1997729e1f4SPeter Crosthwaite             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
2007729e1f4SPeter Crosthwaite             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
2017729e1f4SPeter Crosthwaite                                      0, XLNX_ZYNQMP_GIC_REGION_SIZE);
2027729e1f4SPeter Crosthwaite             memory_region_add_subregion(system_memory, addr, alias);
2037729e1f4SPeter Crosthwaite         }
2047729e1f4SPeter Crosthwaite     }
2057729e1f4SPeter Crosthwaite 
2062e5577bcSPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
207bf4cb109SPeter Crosthwaite         qemu_irq irq;
2086396a193SPeter Crosthwaite         char *name;
209bf4cb109SPeter Crosthwaite 
2102e5577bcSPeter Crosthwaite         object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC,
211f0a902f7SPeter Crosthwaite                                 "psci-conduit", &error_abort);
2126396a193SPeter Crosthwaite 
2136396a193SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
2146396a193SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
215f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
2162e5577bcSPeter Crosthwaite             object_property_set_bool(OBJECT(&s->apu_cpu[i]), true,
217f0a902f7SPeter Crosthwaite                                      "start-powered-off", &error_abort);
2186396a193SPeter Crosthwaite         } else {
2196396a193SPeter Crosthwaite             s->boot_cpu_ptr = &s->apu_cpu[i];
220f0a902f7SPeter Crosthwaite         }
2215348c62cSGonglei         g_free(name);
222f0a902f7SPeter Crosthwaite 
2232e5577bcSPeter Crosthwaite         object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR,
224e1292517SAlistair Francis                                 "reset-cbar", &error_abort);
2252e5577bcSPeter Crosthwaite         object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized",
2262e5577bcSPeter Crosthwaite                                  &err);
227f0a902f7SPeter Crosthwaite         if (err) {
22824cfc8dcSAlistair Francis             error_propagate(errp, err);
229f0a902f7SPeter Crosthwaite             return;
230f0a902f7SPeter Crosthwaite         }
2317729e1f4SPeter Crosthwaite 
2327729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
2332e5577bcSPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
2342e5577bcSPeter Crosthwaite                                             ARM_CPU_IRQ));
235bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
236bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
2372e5577bcSPeter Crosthwaite         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq);
238bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
239bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
2402e5577bcSPeter Crosthwaite         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq);
241f0a902f7SPeter Crosthwaite     }
24214ca2e46SPeter Crosthwaite 
243b58850e7SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) {
244b58850e7SPeter Crosthwaite         char *name;
245b58850e7SPeter Crosthwaite 
246b58850e7SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
247b58850e7SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
248b58850e7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
249b58850e7SPeter Crosthwaite             object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true,
250b58850e7SPeter Crosthwaite                                      "start-powered-off", &error_abort);
251b58850e7SPeter Crosthwaite         } else {
252b58850e7SPeter Crosthwaite             s->boot_cpu_ptr = &s->rpu_cpu[i];
253b58850e7SPeter Crosthwaite         }
2545348c62cSGonglei         g_free(name);
255b58850e7SPeter Crosthwaite 
256b58850e7SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs",
257e1292517SAlistair Francis                                  &error_abort);
258b58850e7SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized",
259b58850e7SPeter Crosthwaite                                  &err);
260b58850e7SPeter Crosthwaite         if (err) {
26124cfc8dcSAlistair Francis             error_propagate(errp, err);
262b58850e7SPeter Crosthwaite             return;
263b58850e7SPeter Crosthwaite         }
264b58850e7SPeter Crosthwaite     }
265b58850e7SPeter Crosthwaite 
2666396a193SPeter Crosthwaite     if (!s->boot_cpu_ptr) {
2679af9e0feSMarkus Armbruster         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
2686396a193SPeter Crosthwaite         return;
2696396a193SPeter Crosthwaite     }
2706396a193SPeter Crosthwaite 
27114ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
27214ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
27314ca2e46SPeter Crosthwaite     }
27414ca2e46SPeter Crosthwaite 
27514ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
27614ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
27714ca2e46SPeter Crosthwaite 
27814ca2e46SPeter Crosthwaite         if (nd->used) {
27914ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
28014ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
28114ca2e46SPeter Crosthwaite         }
28214ca2e46SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err);
28314ca2e46SPeter Crosthwaite         if (err) {
28424cfc8dcSAlistair Francis             error_propagate(errp, err);
28514ca2e46SPeter Crosthwaite             return;
28614ca2e46SPeter Crosthwaite         }
28714ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
28814ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
28914ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
29014ca2e46SPeter Crosthwaite     }
2913bade2a9SPeter Crosthwaite 
2923bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
2933bade2a9SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err);
2943bade2a9SPeter Crosthwaite         if (err) {
29524cfc8dcSAlistair Francis             error_propagate(errp, err);
2963bade2a9SPeter Crosthwaite             return;
2973bade2a9SPeter Crosthwaite         }
2983bade2a9SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
2993bade2a9SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
3003bade2a9SPeter Crosthwaite                            gic_spi[uart_intr[i]]);
3013bade2a9SPeter Crosthwaite     }
3026fdf3282SAlistair Francis 
3036fdf3282SAlistair Francis     object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports",
3046fdf3282SAlistair Francis                             &error_abort);
3056fdf3282SAlistair Francis     object_property_set_bool(OBJECT(&s->sata), true, "realized", &err);
3066fdf3282SAlistair Francis     if (err) {
3076fdf3282SAlistair Francis         error_propagate(errp, err);
3086fdf3282SAlistair Francis         return;
3096fdf3282SAlistair Francis     }
3106fdf3282SAlistair Francis 
3116fdf3282SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
3126fdf3282SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
31333108e9fSSai Pavan Boddu 
31433108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
31533108e9fSSai Pavan Boddu         object_property_set_bool(OBJECT(&s->sdhci[i]), true,
31633108e9fSSai Pavan Boddu                                  "realized", &err);
31733108e9fSSai Pavan Boddu         if (err) {
31833108e9fSSai Pavan Boddu             error_propagate(errp, err);
31933108e9fSSai Pavan Boddu             return;
32033108e9fSSai Pavan Boddu         }
32133108e9fSSai Pavan Boddu         sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0,
32233108e9fSSai Pavan Boddu                         sdhci_addr[i]);
32333108e9fSSai Pavan Boddu         sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0,
32433108e9fSSai Pavan Boddu                            gic_spi[sdhci_intr[i]]);
32533108e9fSSai Pavan Boddu     }
326f0a902f7SPeter Crosthwaite }
327f0a902f7SPeter Crosthwaite 
3286396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = {
3296396a193SPeter Crosthwaite     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
3306396a193SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST()
3316396a193SPeter Crosthwaite };
3326396a193SPeter Crosthwaite 
333f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
334f0a902f7SPeter Crosthwaite {
335f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
336f0a902f7SPeter Crosthwaite 
3376396a193SPeter Crosthwaite     dc->props = xlnx_zynqmp_props;
338f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
3394c315c27SMarkus Armbruster 
3404c315c27SMarkus Armbruster     /*
3414c315c27SMarkus Armbruster      * Reason: creates an ARM CPU, thus use after free(), see
3424c315c27SMarkus Armbruster      * arm_cpu_class_init()
3434c315c27SMarkus Armbruster      */
3444c315c27SMarkus Armbruster     dc->cannot_destroy_with_object_finalize_yet = true;
345f0a902f7SPeter Crosthwaite }
346f0a902f7SPeter Crosthwaite 
347f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
348f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
349f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
350f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
351f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
352f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
353f0a902f7SPeter Crosthwaite };
354f0a902f7SPeter Crosthwaite 
355f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
356f0a902f7SPeter Crosthwaite {
357f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
358f0a902f7SPeter Crosthwaite }
359f0a902f7SPeter Crosthwaite 
360f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
361