xref: /qemu/hw/arm/xlnx-zynqmp.c (revision d2e6f370138a7f32bc28b20dcd55374b7a638f39)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
200b8fa32fSMarkus Armbruster #include "qemu/module.h"
21f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
22bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
23*d2e6f370STong Ho #include "hw/misc/unimp.h"
24cc7d44c2SLike Xu #include "hw/boards.h"
252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h"
265a720b1eSMarkus Armbruster #include "sysemu/sysemu.h"
272a0ee672SEdgar E. Iglesias #include "kvm_arm.h"
287729e1f4SPeter Crosthwaite 
297729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
307729e1f4SPeter Crosthwaite 
31bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
32bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
3375b749afSLuc Michel #define ARM_HYP_TIMER_PPI   26
3475b749afSLuc Michel #define ARM_SEC_TIMER_PPI   29
3575b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25
36bf4cb109SPeter Crosthwaite 
3720bff213SAlistair Francis #define GEM_REVISION        0x40070106
3820bff213SAlistair Francis 
397729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
407729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
417729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
4275b749afSLuc Michel #define GIC_VIFACE_ADDR     0xf9040000
4375b749afSLuc Michel #define GIC_VCPU_ADDR       0xf9060000
447729e1f4SPeter Crosthwaite 
456fdf3282SAlistair Francis #define SATA_INTR           133
466fdf3282SAlistair Francis #define SATA_ADDR           0xFD0C0000
476fdf3282SAlistair Francis #define SATA_NUM_PORTS      2
486fdf3282SAlistair Francis 
49babc1f30SFrancisco Iglesias #define QSPI_ADDR           0xff0f0000
50babc1f30SFrancisco Iglesias #define LQSPI_ADDR          0xc0000000
51babc1f30SFrancisco Iglesias #define QSPI_IRQ            15
52668351a5SXuzhou Cheng #define QSPI_DMA_ADDR       0xff0f0800
53babc1f30SFrancisco Iglesias 
54b93dbcddSKONRAD Frederic #define DP_ADDR             0xfd4a0000
55b93dbcddSKONRAD Frederic #define DP_IRQ              113
56b93dbcddSKONRAD Frederic 
57b93dbcddSKONRAD Frederic #define DPDMA_ADDR          0xfd4c0000
58b93dbcddSKONRAD Frederic #define DPDMA_IRQ           116
59b93dbcddSKONRAD Frederic 
60*d2e6f370STong Ho #define APU_ADDR            0xfd5c0000
61*d2e6f370STong Ho #define APU_SIZE            0x100
62*d2e6f370STong Ho 
630ab7bbc7SAlistair Francis #define IPI_ADDR            0xFF300000
640ab7bbc7SAlistair Francis #define IPI_IRQ             64
650ab7bbc7SAlistair Francis 
6608b2f15eSAlistair Francis #define RTC_ADDR            0xffa60000
6708b2f15eSAlistair Francis #define RTC_IRQ             26
6808b2f15eSAlistair Francis 
69b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES  0x280737ec6481 /* Datasheet: UG1085 (v1.7) */
70b630d3d4SPhilippe Mathieu-Daudé 
7114ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
7214ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
7314ca2e46SPeter Crosthwaite };
7414ca2e46SPeter Crosthwaite 
7514ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
7614ca2e46SPeter Crosthwaite     57, 59, 61, 63,
7714ca2e46SPeter Crosthwaite };
7814ca2e46SPeter Crosthwaite 
793bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
803bade2a9SPeter Crosthwaite     0xFF000000, 0xFF010000,
813bade2a9SPeter Crosthwaite };
823bade2a9SPeter Crosthwaite 
833bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
843bade2a9SPeter Crosthwaite     21, 22,
853bade2a9SPeter Crosthwaite };
863bade2a9SPeter Crosthwaite 
87840c22cdSVikram Garhwal static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = {
88840c22cdSVikram Garhwal     0xFF060000, 0xFF070000,
89840c22cdSVikram Garhwal };
90840c22cdSVikram Garhwal 
91840c22cdSVikram Garhwal static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = {
92840c22cdSVikram Garhwal     23, 24,
93840c22cdSVikram Garhwal };
94840c22cdSVikram Garhwal 
9533108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
9633108e9fSSai Pavan Boddu     0xFF160000, 0xFF170000,
9733108e9fSSai Pavan Boddu };
9833108e9fSSai Pavan Boddu 
9933108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
10033108e9fSSai Pavan Boddu     48, 49,
10133108e9fSSai Pavan Boddu };
10233108e9fSSai Pavan Boddu 
10302d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
10402d07eb4SAlistair Francis     0xFF040000, 0xFF050000,
10502d07eb4SAlistair Francis };
10602d07eb4SAlistair Francis 
10702d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
10802d07eb4SAlistair Francis     19, 20,
10902d07eb4SAlistair Francis };
11002d07eb4SAlistair Francis 
11104965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
11204965bcaSFrancisco Iglesias     0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000,
11304965bcaSFrancisco Iglesias     0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000
11404965bcaSFrancisco Iglesias };
11504965bcaSFrancisco Iglesias 
11604965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
11704965bcaSFrancisco Iglesias     124, 125, 126, 127, 128, 129, 130, 131
11804965bcaSFrancisco Iglesias };
11904965bcaSFrancisco Iglesias 
12004965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
12104965bcaSFrancisco Iglesias     0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000,
12204965bcaSFrancisco Iglesias     0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000
12304965bcaSFrancisco Iglesias };
12404965bcaSFrancisco Iglesias 
12504965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
12604965bcaSFrancisco Iglesias     77, 78, 79, 80, 81, 82, 83, 84
12704965bcaSFrancisco Iglesias };
12804965bcaSFrancisco Iglesias 
1297729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
1307729e1f4SPeter Crosthwaite     int region_index;
1317729e1f4SPeter Crosthwaite     uint32_t address;
13275b749afSLuc Michel     uint32_t offset;
13375b749afSLuc Michel     bool virt;
1347729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
1357729e1f4SPeter Crosthwaite 
1367729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
13775b749afSLuc Michel     /* Distributor */
13875b749afSLuc Michel     {
13975b749afSLuc Michel         .region_index = 0,
14075b749afSLuc Michel         .address = GIC_DIST_ADDR,
14175b749afSLuc Michel         .offset = 0,
14275b749afSLuc Michel         .virt = false
14375b749afSLuc Michel     },
14475b749afSLuc Michel 
14575b749afSLuc Michel     /* CPU interface */
14675b749afSLuc Michel     {
14775b749afSLuc Michel         .region_index = 1,
14875b749afSLuc Michel         .address = GIC_CPU_ADDR,
14975b749afSLuc Michel         .offset = 0,
15075b749afSLuc Michel         .virt = false
15175b749afSLuc Michel     },
15275b749afSLuc Michel     {
15375b749afSLuc Michel         .region_index = 1,
15475b749afSLuc Michel         .address = GIC_CPU_ADDR + 0x10000,
15575b749afSLuc Michel         .offset = 0x1000,
15675b749afSLuc Michel         .virt = false
15775b749afSLuc Michel     },
15875b749afSLuc Michel 
15975b749afSLuc Michel     /* Virtual interface */
16075b749afSLuc Michel     {
16175b749afSLuc Michel         .region_index = 2,
16275b749afSLuc Michel         .address = GIC_VIFACE_ADDR,
16375b749afSLuc Michel         .offset = 0,
16475b749afSLuc Michel         .virt = true
16575b749afSLuc Michel     },
16675b749afSLuc Michel 
16775b749afSLuc Michel     /* Virtual CPU interface */
16875b749afSLuc Michel     {
16975b749afSLuc Michel         .region_index = 3,
17075b749afSLuc Michel         .address = GIC_VCPU_ADDR,
17175b749afSLuc Michel         .offset = 0,
17275b749afSLuc Michel         .virt = true
17375b749afSLuc Michel     },
17475b749afSLuc Michel     {
17575b749afSLuc Michel         .region_index = 3,
17675b749afSLuc Michel         .address = GIC_VCPU_ADDR + 0x10000,
17775b749afSLuc Michel         .offset = 0x1000,
17875b749afSLuc Michel         .virt = true
17975b749afSLuc Michel     },
1807729e1f4SPeter Crosthwaite };
181f0a902f7SPeter Crosthwaite 
182bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
183bf4cb109SPeter Crosthwaite {
184bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
185bf4cb109SPeter Crosthwaite }
186bf4cb109SPeter Crosthwaite 
187cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s,
188cc7d44c2SLike Xu                                    const char *boot_cpu, Error **errp)
1896ed92b14SEdgar E. Iglesias {
1906ed92b14SEdgar E. Iglesias     int i;
191cc7d44c2SLike Xu     int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS,
192cc7d44c2SLike Xu                        XLNX_ZYNQMP_NUM_RPU_CPUS);
1936ed92b14SEdgar E. Iglesias 
194e5b51753SPeter Maydell     if (num_rpus <= 0) {
195e5b51753SPeter Maydell         /* Don't create rpu-cluster object if there's nothing to put in it */
196e5b51753SPeter Maydell         return;
197e5b51753SPeter Maydell     }
198e5b51753SPeter Maydell 
199816fd397SLuc Michel     object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster,
2009fc7fc4dSMarkus Armbruster                             TYPE_CPU_CLUSTER);
201816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1);
202816fd397SLuc Michel 
2036908ec44SAlistair Francis     for (i = 0; i < num_rpus; i++) {
2047a309cc9SMarkus Armbruster         const char *name;
2056ed92b14SEdgar E. Iglesias 
206d0313798SPhilippe Mathieu-Daudé         object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]",
2079fc7fc4dSMarkus Armbruster                                 &s->rpu_cpu[i],
2089fc7fc4dSMarkus Armbruster                                 ARM_CPU_TYPE_NAME("cortex-r5f"));
2096ed92b14SEdgar E. Iglesias 
2106ed92b14SEdgar E. Iglesias         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
2116ed92b14SEdgar E. Iglesias         if (strcmp(name, boot_cpu)) {
2126ed92b14SEdgar E. Iglesias             /* Secondary CPUs start in PSCI powered-down state */
2135325cc34SMarkus Armbruster             object_property_set_bool(OBJECT(&s->rpu_cpu[i]),
2145325cc34SMarkus Armbruster                                      "start-powered-off", true, &error_abort);
2156ed92b14SEdgar E. Iglesias         } else {
2166ed92b14SEdgar E. Iglesias             s->boot_cpu_ptr = &s->rpu_cpu[i];
2176ed92b14SEdgar E. Iglesias         }
2186ed92b14SEdgar E. Iglesias 
2195325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true,
2206ed92b14SEdgar E. Iglesias                                  &error_abort);
221668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) {
2226ed92b14SEdgar E. Iglesias             return;
2236ed92b14SEdgar E. Iglesias         }
2246ed92b14SEdgar E. Iglesias     }
225fa434424SPeter Maydell 
226ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal);
2276ed92b14SEdgar E. Iglesias }
2286ed92b14SEdgar E. Iglesias 
229*d2e6f370STong Ho static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s)
230*d2e6f370STong Ho {
231*d2e6f370STong Ho     static const struct UnimpInfo {
232*d2e6f370STong Ho         const char *name;
233*d2e6f370STong Ho         hwaddr base;
234*d2e6f370STong Ho         hwaddr size;
235*d2e6f370STong Ho     } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = {
236*d2e6f370STong Ho         { .name = "apu", APU_ADDR, APU_SIZE },
237*d2e6f370STong Ho     };
238*d2e6f370STong Ho     unsigned int nr;
239*d2e6f370STong Ho 
240*d2e6f370STong Ho     for (nr = 0; nr < ARRAY_SIZE(unimp_areas); nr++) {
241*d2e6f370STong Ho         const struct UnimpInfo *info = &unimp_areas[nr];
242*d2e6f370STong Ho         DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE);
243*d2e6f370STong Ho         SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
244*d2e6f370STong Ho 
245*d2e6f370STong Ho         assert(info->name && info->base && info->size > 0);
246*d2e6f370STong Ho         qdev_prop_set_string(dev, "name", info->name);
247*d2e6f370STong Ho         qdev_prop_set_uint64(dev, "size", info->size);
248*d2e6f370STong Ho         object_property_add_child(OBJECT(s), info->name, OBJECT(dev));
249*d2e6f370STong Ho 
250*d2e6f370STong Ho         sysbus_realize_and_unref(sbd, &error_fatal);
251*d2e6f370STong Ho         sysbus_mmio_map(sbd, 0, info->base);
252*d2e6f370STong Ho     }
253*d2e6f370STong Ho }
254*d2e6f370STong Ho 
255f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
256f0a902f7SPeter Crosthwaite {
257cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
258f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
259f0a902f7SPeter Crosthwaite     int i;
260cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
261f0a902f7SPeter Crosthwaite 
262816fd397SLuc Michel     object_initialize_child(obj, "apu-cluster", &s->apu_cluster,
2639fc7fc4dSMarkus Armbruster                             TYPE_CPU_CLUSTER);
264816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0);
265816fd397SLuc Michel 
2666908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
267816fd397SLuc Michel         object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]",
2689fc7fc4dSMarkus Armbruster                                 &s->apu_cpu[i],
2699fc7fc4dSMarkus Armbruster                                 ARM_CPU_TYPE_NAME("cortex-a53"));
270f0a902f7SPeter Crosthwaite     }
2717729e1f4SPeter Crosthwaite 
272db873cc5SMarkus Armbruster     object_initialize_child(obj, "gic", &s->gic, gic_class_name());
27314ca2e46SPeter Crosthwaite 
27414ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
275db873cc5SMarkus Armbruster         object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM);
27614ca2e46SPeter Crosthwaite     }
2773bade2a9SPeter Crosthwaite 
2783bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
279db873cc5SMarkus Armbruster         object_initialize_child(obj, "uart[*]", &s->uart[i],
280ccf02d73SThomas Huth                                 TYPE_CADENCE_UART);
2813bade2a9SPeter Crosthwaite     }
2826fdf3282SAlistair Francis 
283840c22cdSVikram Garhwal     for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
284840c22cdSVikram Garhwal         object_initialize_child(obj, "can[*]", &s->can[i],
285840c22cdSVikram Garhwal                                 TYPE_XLNX_ZYNQMP_CAN);
286840c22cdSVikram Garhwal     }
287840c22cdSVikram Garhwal 
288db873cc5SMarkus Armbruster     object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI);
28933108e9fSSai Pavan Boddu 
29033108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
2915a147c8cSMarkus Armbruster         object_initialize_child(obj, "sdhci[*]", &s->sdhci[i],
2925a147c8cSMarkus Armbruster                                 TYPE_SYSBUS_SDHCI);
29333108e9fSSai Pavan Boddu     }
29402d07eb4SAlistair Francis 
29502d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
296db873cc5SMarkus Armbruster         object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS);
29702d07eb4SAlistair Francis     }
298b93dbcddSKONRAD Frederic 
299db873cc5SMarkus Armbruster     object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS);
300babc1f30SFrancisco Iglesias 
301db873cc5SMarkus Armbruster     object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP);
302b93dbcddSKONRAD Frederic 
303db873cc5SMarkus Armbruster     object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA);
3040ab7bbc7SAlistair Francis 
305db873cc5SMarkus Armbruster     object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI);
30608b2f15eSAlistair Francis 
307db873cc5SMarkus Armbruster     object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC);
30804965bcaSFrancisco Iglesias 
30904965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
310db873cc5SMarkus Armbruster         object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA);
31104965bcaSFrancisco Iglesias     }
31204965bcaSFrancisco Iglesias 
31304965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
314db873cc5SMarkus Armbruster         object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA);
31504965bcaSFrancisco Iglesias     }
316668351a5SXuzhou Cheng 
317668351a5SXuzhou Cheng     object_initialize_child(obj, "qspi-dma", &s->qspi_dma, TYPE_XLNX_CSU_DMA);
318f0a902f7SPeter Crosthwaite }
319f0a902f7SPeter Crosthwaite 
320f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
321f0a902f7SPeter Crosthwaite {
322cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
323f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
3247729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
325f0a902f7SPeter Crosthwaite     uint8_t i;
326dc3b89efSAlistair Francis     uint64_t ram_size;
327cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
3286396a193SPeter Crosthwaite     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
329dc3b89efSAlistair Francis     ram_addr_t ddr_low_size, ddr_high_size;
33014ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
331f0a902f7SPeter Crosthwaite     Error *err = NULL;
332f0a902f7SPeter Crosthwaite 
333dc3b89efSAlistair Francis     ram_size = memory_region_size(s->ddr_ram);
334dc3b89efSAlistair Francis 
33521bce371SXuzhou Cheng     /*
33621bce371SXuzhou Cheng      * Create the DDR Memory Regions. User friendly checks should happen at
337dc3b89efSAlistair Francis      * the board level
338dc3b89efSAlistair Francis      */
339dc3b89efSAlistair Francis     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
34021bce371SXuzhou Cheng         /*
34121bce371SXuzhou Cheng          * The RAM size is above the maximum available for the low DDR.
342dc3b89efSAlistair Francis          * Create the high DDR memory region as well.
343dc3b89efSAlistair Francis          */
344dc3b89efSAlistair Francis         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
345dc3b89efSAlistair Francis         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
346dc3b89efSAlistair Francis         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
347dc3b89efSAlistair Francis 
34832b9523aSPhilippe Mathieu-Daudé         memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev),
34932b9523aSPhilippe Mathieu-Daudé                                  "ddr-ram-high", s->ddr_ram, ddr_low_size,
35032b9523aSPhilippe Mathieu-Daudé                                  ddr_high_size);
351dc3b89efSAlistair Francis         memory_region_add_subregion(get_system_memory(),
352dc3b89efSAlistair Francis                                     XLNX_ZYNQMP_HIGH_RAM_START,
353dc3b89efSAlistair Francis                                     &s->ddr_ram_high);
354dc3b89efSAlistair Francis     } else {
355dc3b89efSAlistair Francis         /* RAM must be non-zero */
356dc3b89efSAlistair Francis         assert(ram_size);
357dc3b89efSAlistair Francis         ddr_low_size = ram_size;
358dc3b89efSAlistair Francis     }
359dc3b89efSAlistair Francis 
36032b9523aSPhilippe Mathieu-Daudé     memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low",
36132b9523aSPhilippe Mathieu-Daudé                              s->ddr_ram, 0, ddr_low_size);
362dc3b89efSAlistair Francis     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
363dc3b89efSAlistair Francis 
3646675d719SAlistair Francis     /* Create the four OCM banks */
3656675d719SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
3666675d719SAlistair Francis         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
3676675d719SAlistair Francis 
36898a99ce0SPeter Maydell         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
369f8ed85acSMarkus Armbruster                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
3706675d719SAlistair Francis         memory_region_add_subregion(get_system_memory(),
3716675d719SAlistair Francis                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
3726675d719SAlistair Francis                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
3736675d719SAlistair Francis                                     &s->ocm_ram[i]);
3746675d719SAlistair Francis 
3756675d719SAlistair Francis         g_free(ocm_name);
3766675d719SAlistair Francis     }
3776675d719SAlistair Francis 
3787729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
3797729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
3806908ec44SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus);
38175b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure);
38275b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic),
38375b749afSLuc Michel                       "has-virtualization-extensions", s->virt);
3847729e1f4SPeter Crosthwaite 
385ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal);
386816fd397SLuc Michel 
3870776d967SEdgar E. Iglesias     /* Realize APUs before realizing the GIC. KVM requires this.  */
3886908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
3897a309cc9SMarkus Armbruster         const char *name;
390bf4cb109SPeter Crosthwaite 
3915325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit",
3925325cc34SMarkus Armbruster                                 QEMU_PSCI_CONDUIT_SMC, &error_abort);
3936396a193SPeter Crosthwaite 
3946396a193SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
3956396a193SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
396f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
3975325cc34SMarkus Armbruster             object_property_set_bool(OBJECT(&s->apu_cpu[i]),
3985325cc34SMarkus Armbruster                                      "start-powered-off", true, &error_abort);
3996396a193SPeter Crosthwaite         } else {
4006396a193SPeter Crosthwaite             s->boot_cpu_ptr = &s->apu_cpu[i];
401f0a902f7SPeter Crosthwaite         }
402f0a902f7SPeter Crosthwaite 
4035325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure,
4045325cc34SMarkus Armbruster                                  NULL);
4055325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt,
4065325cc34SMarkus Armbruster                                  NULL);
4075325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar",
4085325cc34SMarkus Armbruster                                 GIC_BASE_ADDR, &error_abort);
4095325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count",
4105325cc34SMarkus Armbruster                                 num_apus, &error_abort);
411668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) {
412f0a902f7SPeter Crosthwaite             return;
413f0a902f7SPeter Crosthwaite         }
4140776d967SEdgar E. Iglesias     }
4150776d967SEdgar E. Iglesias 
416668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
4170776d967SEdgar E. Iglesias         return;
4180776d967SEdgar E. Iglesias     }
4190776d967SEdgar E. Iglesias 
4200776d967SEdgar E. Iglesias     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
4210776d967SEdgar E. Iglesias     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
4220776d967SEdgar E. Iglesias         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
4230776d967SEdgar E. Iglesias         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
42475b749afSLuc Michel         MemoryRegion *mr;
4250776d967SEdgar E. Iglesias         uint32_t addr = r->address;
4260776d967SEdgar E. Iglesias         int j;
4270776d967SEdgar E. Iglesias 
42875b749afSLuc Michel         if (r->virt && !s->virt) {
42975b749afSLuc Michel             continue;
43075b749afSLuc Michel         }
4310776d967SEdgar E. Iglesias 
43275b749afSLuc Michel         mr = sysbus_mmio_get_region(gic, r->region_index);
4330776d967SEdgar E. Iglesias         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
4340776d967SEdgar E. Iglesias             MemoryRegion *alias = &s->gic_mr[i][j];
4350776d967SEdgar E. Iglesias 
4360776d967SEdgar E. Iglesias             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
43775b749afSLuc Michel                                      r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE);
4380776d967SEdgar E. Iglesias             memory_region_add_subregion(system_memory, addr, alias);
43975b749afSLuc Michel 
44075b749afSLuc Michel             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
4410776d967SEdgar E. Iglesias         }
4420776d967SEdgar E. Iglesias     }
4430776d967SEdgar E. Iglesias 
4446908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
4450776d967SEdgar E. Iglesias         qemu_irq irq;
4467729e1f4SPeter Crosthwaite 
4477729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
4482e5577bcSPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
4492e5577bcSPeter Crosthwaite                                             ARM_CPU_IRQ));
45075b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus,
45175b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
45275b749afSLuc Michel                                             ARM_CPU_FIQ));
45375b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2,
45475b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
45575b749afSLuc Michel                                             ARM_CPU_VIRQ));
45675b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3,
45775b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
45875b749afSLuc Michel                                             ARM_CPU_VFIQ));
459bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
460bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
46175b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq);
462bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
463bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
46475b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq);
46575b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
46675b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI));
46775b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq);
46875b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
46975b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI));
47075b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq);
47175b749afSLuc Michel 
47275b749afSLuc Michel         if (s->virt) {
47375b749afSLuc Michel             irq = qdev_get_gpio_in(DEVICE(&s->gic),
47475b749afSLuc Michel                                    arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI));
47575b749afSLuc Michel             sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq);
47675b749afSLuc Michel         }
477f0a902f7SPeter Crosthwaite     }
47814ca2e46SPeter Crosthwaite 
479cc7d44c2SLike Xu     xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err);
480b58850e7SPeter Crosthwaite     if (err) {
48124cfc8dcSAlistair Francis         error_propagate(errp, err);
482b58850e7SPeter Crosthwaite         return;
483b58850e7SPeter Crosthwaite     }
484b58850e7SPeter Crosthwaite 
4856396a193SPeter Crosthwaite     if (!s->boot_cpu_ptr) {
4869af9e0feSMarkus Armbruster         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
4876396a193SPeter Crosthwaite         return;
4886396a193SPeter Crosthwaite     }
4896396a193SPeter Crosthwaite 
49014ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
49114ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
49214ca2e46SPeter Crosthwaite     }
49314ca2e46SPeter Crosthwaite 
49414ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
49514ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
49614ca2e46SPeter Crosthwaite 
4977ad36e2eSMarkus Armbruster         /* FIXME use qdev NIC properties instead of nd_table[] */
49814ca2e46SPeter Crosthwaite         if (nd->used) {
49914ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
50014ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
50114ca2e46SPeter Crosthwaite         }
5025325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION,
50320bff213SAlistair Francis                                 &error_abort);
504dfc38879SBin Meng         object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23,
505dfc38879SBin Meng                                 &error_abort);
5065325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2,
5071372fc0bSAlistair Francis                                 &error_abort);
508668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) {
50914ca2e46SPeter Crosthwaite             return;
51014ca2e46SPeter Crosthwaite         }
51114ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
51214ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
51314ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
51414ca2e46SPeter Crosthwaite     }
5153bade2a9SPeter Crosthwaite 
5163bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
5179bca0edbSPeter Maydell         qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
518668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
5193bade2a9SPeter Crosthwaite             return;
5203bade2a9SPeter Crosthwaite         }
5213bade2a9SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
5223bade2a9SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
5233bade2a9SPeter Crosthwaite                            gic_spi[uart_intr[i]]);
5243bade2a9SPeter Crosthwaite     }
5256fdf3282SAlistair Francis 
526840c22cdSVikram Garhwal     for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
527840c22cdSVikram Garhwal         object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq",
528840c22cdSVikram Garhwal                                 XLNX_ZYNQMP_CAN_REF_CLK, &error_abort);
529840c22cdSVikram Garhwal 
530840c22cdSVikram Garhwal         object_property_set_link(OBJECT(&s->can[i]), "canbus",
531840c22cdSVikram Garhwal                                  OBJECT(s->canbus[i]), &error_fatal);
532840c22cdSVikram Garhwal 
533840c22cdSVikram Garhwal         sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err);
534840c22cdSVikram Garhwal         if (err) {
535840c22cdSVikram Garhwal             error_propagate(errp, err);
536840c22cdSVikram Garhwal             return;
537840c22cdSVikram Garhwal         }
538840c22cdSVikram Garhwal         sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]);
539840c22cdSVikram Garhwal         sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0,
540840c22cdSVikram Garhwal                            gic_spi[can_intr[i]]);
541840c22cdSVikram Garhwal     }
542840c22cdSVikram Garhwal 
5435325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS,
5446fdf3282SAlistair Francis                             &error_abort);
545668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
5466fdf3282SAlistair Francis         return;
5476fdf3282SAlistair Francis     }
5486fdf3282SAlistair Francis 
5496fdf3282SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
5506fdf3282SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
55133108e9fSSai Pavan Boddu 
55233108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
55363fef628SPeter Maydell         char *bus_name;
554b630d3d4SPhilippe Mathieu-Daudé         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]);
555b630d3d4SPhilippe Mathieu-Daudé         Object *sdhci = OBJECT(&s->sdhci[i]);
556eb4f566bSPeter Maydell 
55721bce371SXuzhou Cheng         /*
55821bce371SXuzhou Cheng          * Compatible with:
559b630d3d4SPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 3.00
560b630d3d4SPhilippe Mathieu-Daudé          * - SDIO Specification Version 3.0
561b630d3d4SPhilippe Mathieu-Daudé          * - eMMC Specification Version 4.51
562b630d3d4SPhilippe Mathieu-Daudé          */
563668f62ecSMarkus Armbruster         if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) {
564660b4e70SPeter Maydell             return;
565660b4e70SPeter Maydell         }
566778a2dc5SMarkus Armbruster         if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES,
567668f62ecSMarkus Armbruster                                       errp)) {
568660b4e70SPeter Maydell             return;
569660b4e70SPeter Maydell         }
570668f62ecSMarkus Armbruster         if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) {
571660b4e70SPeter Maydell             return;
572660b4e70SPeter Maydell         }
573668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) {
57433108e9fSSai Pavan Boddu             return;
57533108e9fSSai Pavan Boddu         }
576b630d3d4SPhilippe Mathieu-Daudé         sysbus_mmio_map(sbd, 0, sdhci_addr[i]);
577b630d3d4SPhilippe Mathieu-Daudé         sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]);
578b630d3d4SPhilippe Mathieu-Daudé 
579eb4f566bSPeter Maydell         /* Alias controller SD bus to the SoC itself */
58063fef628SPeter Maydell         bus_name = g_strdup_printf("sd-bus%d", i);
581d2623129SMarkus Armbruster         object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus");
582eb4f566bSPeter Maydell         g_free(bus_name);
58333108e9fSSai Pavan Boddu     }
58402d07eb4SAlistair Francis 
58502d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
58602d07eb4SAlistair Francis         gchar *bus_name;
58702d07eb4SAlistair Francis 
588668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
589660b4e70SPeter Maydell             return;
590660b4e70SPeter Maydell         }
59102d07eb4SAlistair Francis 
59202d07eb4SAlistair Francis         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
59302d07eb4SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
59402d07eb4SAlistair Francis                            gic_spi[spi_intr[i]]);
59502d07eb4SAlistair Francis 
59602d07eb4SAlistair Francis         /* Alias controller SPI bus to the SoC itself */
59702d07eb4SAlistair Francis         bus_name = g_strdup_printf("spi%d", i);
59802d07eb4SAlistair Francis         object_property_add_alias(OBJECT(s), bus_name,
599d2623129SMarkus Armbruster                                   OBJECT(&s->spi[i]), "spi0");
60002d07eb4SAlistair Francis         g_free(bus_name);
60102d07eb4SAlistair Francis     }
602b93dbcddSKONRAD Frederic 
603668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) {
604b93dbcddSKONRAD Frederic         return;
605b93dbcddSKONRAD Frederic     }
606b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
607b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
608b93dbcddSKONRAD Frederic 
609668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) {
610b93dbcddSKONRAD Frederic         return;
611b93dbcddSKONRAD Frederic     }
6125325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma),
613b93dbcddSKONRAD Frederic                              &error_abort);
614b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
615b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
6160ab7bbc7SAlistair Francis 
617668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) {
6180ab7bbc7SAlistair Francis         return;
6190ab7bbc7SAlistair Francis     }
6200ab7bbc7SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR);
6210ab7bbc7SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]);
62208b2f15eSAlistair Francis 
623668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
62408b2f15eSAlistair Francis         return;
62508b2f15eSAlistair Francis     }
62608b2f15eSAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR);
62708b2f15eSAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]);
62804965bcaSFrancisco Iglesias 
629*d2e6f370STong Ho     xlnx_zynqmp_create_unimp_mmio(s);
630*d2e6f370STong Ho 
63104965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
632778a2dc5SMarkus Armbruster         if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128,
633668f62ecSMarkus Armbruster                                       errp)) {
634660b4e70SPeter Maydell             return;
635660b4e70SPeter Maydell         }
636783dbab1SPhilippe Mathieu-Daudé         if (!object_property_set_link(OBJECT(&s->gdma[i]), "dma",
637783dbab1SPhilippe Mathieu-Daudé                                       OBJECT(system_memory), errp)) {
638783dbab1SPhilippe Mathieu-Daudé             return;
639783dbab1SPhilippe Mathieu-Daudé         }
640668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) {
64104965bcaSFrancisco Iglesias             return;
64204965bcaSFrancisco Iglesias         }
64304965bcaSFrancisco Iglesias 
64404965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]);
64504965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0,
64604965bcaSFrancisco Iglesias                            gic_spi[gdma_ch_intr[i]]);
64704965bcaSFrancisco Iglesias     }
64804965bcaSFrancisco Iglesias 
64904965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
650783dbab1SPhilippe Mathieu-Daudé         if (!object_property_set_link(OBJECT(&s->adma[i]), "dma",
651783dbab1SPhilippe Mathieu-Daudé                                       OBJECT(system_memory), errp)) {
652783dbab1SPhilippe Mathieu-Daudé             return;
653783dbab1SPhilippe Mathieu-Daudé         }
654668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) {
65504965bcaSFrancisco Iglesias             return;
65604965bcaSFrancisco Iglesias         }
65704965bcaSFrancisco Iglesias 
65804965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]);
65904965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0,
66004965bcaSFrancisco Iglesias                            gic_spi[adma_ch_intr[i]]);
66104965bcaSFrancisco Iglesias     }
662668351a5SXuzhou Cheng 
663c31b7f59SPhilippe Mathieu-Daudé     if (!object_property_set_link(OBJECT(&s->qspi_dma), "dma",
664c31b7f59SPhilippe Mathieu-Daudé                                   OBJECT(system_memory), errp)) {
665c31b7f59SPhilippe Mathieu-Daudé         return;
666c31b7f59SPhilippe Mathieu-Daudé     }
667668351a5SXuzhou Cheng     if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi_dma), errp)) {
668668351a5SXuzhou Cheng         return;
669668351a5SXuzhou Cheng     }
670668351a5SXuzhou Cheng 
671668351a5SXuzhou Cheng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi_dma), 0, QSPI_DMA_ADDR);
672668351a5SXuzhou Cheng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi_dma), 0, gic_spi[QSPI_IRQ]);
67334a3a71dSPhilippe Mathieu-Daudé 
67434a3a71dSPhilippe Mathieu-Daudé     if (!object_property_set_link(OBJECT(&s->qspi), "stream-connected-dma",
67534a3a71dSPhilippe Mathieu-Daudé                                   OBJECT(&s->qspi_dma), errp)) {
67634a3a71dSPhilippe Mathieu-Daudé          return;
67734a3a71dSPhilippe Mathieu-Daudé     }
67834a3a71dSPhilippe Mathieu-Daudé     if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) {
67934a3a71dSPhilippe Mathieu-Daudé         return;
68034a3a71dSPhilippe Mathieu-Daudé     }
68134a3a71dSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
68234a3a71dSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
68334a3a71dSPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]);
68434a3a71dSPhilippe Mathieu-Daudé 
68534a3a71dSPhilippe Mathieu-Daudé     for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
68634a3a71dSPhilippe Mathieu-Daudé         g_autofree gchar *bus_name = g_strdup_printf("qspi%d", i);
68734a3a71dSPhilippe Mathieu-Daudé         g_autofree gchar *target_bus = g_strdup_printf("spi%d", i);
68834a3a71dSPhilippe Mathieu-Daudé 
68934a3a71dSPhilippe Mathieu-Daudé         /* Alias controller SPI bus to the SoC itself */
69034a3a71dSPhilippe Mathieu-Daudé         object_property_add_alias(OBJECT(s), bus_name,
69134a3a71dSPhilippe Mathieu-Daudé                                   OBJECT(&s->qspi), target_bus);
69234a3a71dSPhilippe Mathieu-Daudé     }
693f0a902f7SPeter Crosthwaite }
694f0a902f7SPeter Crosthwaite 
6956396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = {
6966396a193SPeter Crosthwaite     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
69737d42473SEdgar E. Iglesias     DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
6981946809eSAlistair Francis     DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false),
699c3acfa01SFam Zheng     DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
700c3acfa01SFam Zheng                      MemoryRegion *),
701840c22cdSVikram Garhwal     DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS,
702840c22cdSVikram Garhwal                      CanBusState *),
703840c22cdSVikram Garhwal     DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS,
704840c22cdSVikram Garhwal                      CanBusState *),
7056396a193SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST()
7066396a193SPeter Crosthwaite };
7076396a193SPeter Crosthwaite 
708f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
709f0a902f7SPeter Crosthwaite {
710f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
711f0a902f7SPeter Crosthwaite 
7124f67d30bSMarc-André Lureau     device_class_set_props(dc, xlnx_zynqmp_props);
713f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
714d8589144SThomas Huth     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
715d8589144SThomas Huth     dc->user_creatable = false;
716f0a902f7SPeter Crosthwaite }
717f0a902f7SPeter Crosthwaite 
718f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
719f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
720f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
721f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
722f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
723f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
724f0a902f7SPeter Crosthwaite };
725f0a902f7SPeter Crosthwaite 
726f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
727f0a902f7SPeter Crosthwaite {
728f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
729f0a902f7SPeter Crosthwaite }
730f0a902f7SPeter Crosthwaite 
731f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
732