1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 21f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 22bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 23d2e6f370STong Ho #include "hw/misc/unimp.h" 24cc7d44c2SLike Xu #include "hw/boards.h" 252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 265a720b1eSMarkus Armbruster #include "sysemu/sysemu.h" 272a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 287729e1f4SPeter Crosthwaite 297729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 307729e1f4SPeter Crosthwaite 31bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 32bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 3375b749afSLuc Michel #define ARM_HYP_TIMER_PPI 26 3475b749afSLuc Michel #define ARM_SEC_TIMER_PPI 29 3575b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25 36bf4cb109SPeter Crosthwaite 3720bff213SAlistair Francis #define GEM_REVISION 0x40070106 3820bff213SAlistair Francis 397729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 407729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 417729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 4275b749afSLuc Michel #define GIC_VIFACE_ADDR 0xf9040000 4375b749afSLuc Michel #define GIC_VCPU_ADDR 0xf9060000 447729e1f4SPeter Crosthwaite 456fdf3282SAlistair Francis #define SATA_INTR 133 466fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 476fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 486fdf3282SAlistair Francis 49babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 50babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 51babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 52668351a5SXuzhou Cheng #define QSPI_DMA_ADDR 0xff0f0800 53*c74ccb5dSFrancisco Iglesias #define NUM_QSPI_IRQ_LINES 2 54babc1f30SFrancisco Iglesias 55b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 56b93dbcddSKONRAD Frederic #define DP_IRQ 113 57b93dbcddSKONRAD Frederic 58b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 59b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 60b93dbcddSKONRAD Frederic 61d2e6f370STong Ho #define APU_ADDR 0xfd5c0000 62d2e6f370STong Ho #define APU_SIZE 0x100 63d2e6f370STong Ho 640ab7bbc7SAlistair Francis #define IPI_ADDR 0xFF300000 650ab7bbc7SAlistair Francis #define IPI_IRQ 64 660ab7bbc7SAlistair Francis 6708b2f15eSAlistair Francis #define RTC_ADDR 0xffa60000 6808b2f15eSAlistair Francis #define RTC_IRQ 26 6908b2f15eSAlistair Francis 707e47e15cSTong Ho #define BBRAM_ADDR 0xffcd0000 717e47e15cSTong Ho #define BBRAM_IRQ 11 727e47e15cSTong Ho 73db1264dfSTong Ho #define EFUSE_ADDR 0xffcc0000 74db1264dfSTong Ho #define EFUSE_IRQ 87 75db1264dfSTong Ho 76b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ 77b630d3d4SPhilippe Mathieu-Daudé 7814ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 7914ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 8014ca2e46SPeter Crosthwaite }; 8114ca2e46SPeter Crosthwaite 8214ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 8314ca2e46SPeter Crosthwaite 57, 59, 61, 63, 8414ca2e46SPeter Crosthwaite }; 8514ca2e46SPeter Crosthwaite 863bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 873bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 883bade2a9SPeter Crosthwaite }; 893bade2a9SPeter Crosthwaite 903bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 913bade2a9SPeter Crosthwaite 21, 22, 923bade2a9SPeter Crosthwaite }; 933bade2a9SPeter Crosthwaite 94840c22cdSVikram Garhwal static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = { 95840c22cdSVikram Garhwal 0xFF060000, 0xFF070000, 96840c22cdSVikram Garhwal }; 97840c22cdSVikram Garhwal 98840c22cdSVikram Garhwal static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = { 99840c22cdSVikram Garhwal 23, 24, 100840c22cdSVikram Garhwal }; 101840c22cdSVikram Garhwal 10233108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 10333108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 10433108e9fSSai Pavan Boddu }; 10533108e9fSSai Pavan Boddu 10633108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 10733108e9fSSai Pavan Boddu 48, 49, 10833108e9fSSai Pavan Boddu }; 10933108e9fSSai Pavan Boddu 11002d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 11102d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 11202d07eb4SAlistair Francis }; 11302d07eb4SAlistair Francis 11402d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 11502d07eb4SAlistair Francis 19, 20, 11602d07eb4SAlistair Francis }; 11702d07eb4SAlistair Francis 11804965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 11904965bcaSFrancisco Iglesias 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000, 12004965bcaSFrancisco Iglesias 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000 12104965bcaSFrancisco Iglesias }; 12204965bcaSFrancisco Iglesias 12304965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 12404965bcaSFrancisco Iglesias 124, 125, 126, 127, 128, 129, 130, 131 12504965bcaSFrancisco Iglesias }; 12604965bcaSFrancisco Iglesias 12704965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 12804965bcaSFrancisco Iglesias 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000, 12904965bcaSFrancisco Iglesias 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000 13004965bcaSFrancisco Iglesias }; 13104965bcaSFrancisco Iglesias 13204965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 13304965bcaSFrancisco Iglesias 77, 78, 79, 80, 81, 82, 83, 84 13404965bcaSFrancisco Iglesias }; 13504965bcaSFrancisco Iglesias 1367729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 1377729e1f4SPeter Crosthwaite int region_index; 1387729e1f4SPeter Crosthwaite uint32_t address; 13975b749afSLuc Michel uint32_t offset; 14075b749afSLuc Michel bool virt; 1417729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 1427729e1f4SPeter Crosthwaite 1437729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 14475b749afSLuc Michel /* Distributor */ 14575b749afSLuc Michel { 14675b749afSLuc Michel .region_index = 0, 14775b749afSLuc Michel .address = GIC_DIST_ADDR, 14875b749afSLuc Michel .offset = 0, 14975b749afSLuc Michel .virt = false 15075b749afSLuc Michel }, 15175b749afSLuc Michel 15275b749afSLuc Michel /* CPU interface */ 15375b749afSLuc Michel { 15475b749afSLuc Michel .region_index = 1, 15575b749afSLuc Michel .address = GIC_CPU_ADDR, 15675b749afSLuc Michel .offset = 0, 15775b749afSLuc Michel .virt = false 15875b749afSLuc Michel }, 15975b749afSLuc Michel { 16075b749afSLuc Michel .region_index = 1, 16175b749afSLuc Michel .address = GIC_CPU_ADDR + 0x10000, 16275b749afSLuc Michel .offset = 0x1000, 16375b749afSLuc Michel .virt = false 16475b749afSLuc Michel }, 16575b749afSLuc Michel 16675b749afSLuc Michel /* Virtual interface */ 16775b749afSLuc Michel { 16875b749afSLuc Michel .region_index = 2, 16975b749afSLuc Michel .address = GIC_VIFACE_ADDR, 17075b749afSLuc Michel .offset = 0, 17175b749afSLuc Michel .virt = true 17275b749afSLuc Michel }, 17375b749afSLuc Michel 17475b749afSLuc Michel /* Virtual CPU interface */ 17575b749afSLuc Michel { 17675b749afSLuc Michel .region_index = 3, 17775b749afSLuc Michel .address = GIC_VCPU_ADDR, 17875b749afSLuc Michel .offset = 0, 17975b749afSLuc Michel .virt = true 18075b749afSLuc Michel }, 18175b749afSLuc Michel { 18275b749afSLuc Michel .region_index = 3, 18375b749afSLuc Michel .address = GIC_VCPU_ADDR + 0x10000, 18475b749afSLuc Michel .offset = 0x1000, 18575b749afSLuc Michel .virt = true 18675b749afSLuc Michel }, 1877729e1f4SPeter Crosthwaite }; 188f0a902f7SPeter Crosthwaite 189bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 190bf4cb109SPeter Crosthwaite { 191bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 192bf4cb109SPeter Crosthwaite } 193bf4cb109SPeter Crosthwaite 194cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s, 195cc7d44c2SLike Xu const char *boot_cpu, Error **errp) 1966ed92b14SEdgar E. Iglesias { 1976ed92b14SEdgar E. Iglesias int i; 198cc7d44c2SLike Xu int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS, 199cc7d44c2SLike Xu XLNX_ZYNQMP_NUM_RPU_CPUS); 2006ed92b14SEdgar E. Iglesias 201e5b51753SPeter Maydell if (num_rpus <= 0) { 202e5b51753SPeter Maydell /* Don't create rpu-cluster object if there's nothing to put in it */ 203e5b51753SPeter Maydell return; 204e5b51753SPeter Maydell } 205e5b51753SPeter Maydell 206816fd397SLuc Michel object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster, 2079fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 208816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1); 209816fd397SLuc Michel 2106908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 2117a309cc9SMarkus Armbruster const char *name; 2126ed92b14SEdgar E. Iglesias 213d0313798SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]", 2149fc7fc4dSMarkus Armbruster &s->rpu_cpu[i], 2159fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-r5f")); 2166ed92b14SEdgar E. Iglesias 2176ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 2186ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 2196ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 2205325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), 2215325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 2226ed92b14SEdgar E. Iglesias } else { 2236ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 2246ed92b14SEdgar E. Iglesias } 2256ed92b14SEdgar E. Iglesias 2265325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true, 2276ed92b14SEdgar E. Iglesias &error_abort); 228668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) { 2296ed92b14SEdgar E. Iglesias return; 2306ed92b14SEdgar E. Iglesias } 2316ed92b14SEdgar E. Iglesias } 232fa434424SPeter Maydell 233ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal); 2346ed92b14SEdgar E. Iglesias } 2356ed92b14SEdgar E. Iglesias 2367e47e15cSTong Ho static void xlnx_zynqmp_create_bbram(XlnxZynqMPState *s, qemu_irq *gic) 2377e47e15cSTong Ho { 2387e47e15cSTong Ho SysBusDevice *sbd; 2397e47e15cSTong Ho 2407e47e15cSTong Ho object_initialize_child_with_props(OBJECT(s), "bbram", &s->bbram, 2417e47e15cSTong Ho sizeof(s->bbram), TYPE_XLNX_BBRAM, 2427e47e15cSTong Ho &error_fatal, 2437e47e15cSTong Ho "crc-zpads", "1", 2447e47e15cSTong Ho NULL); 2457e47e15cSTong Ho sbd = SYS_BUS_DEVICE(&s->bbram); 2467e47e15cSTong Ho 2477e47e15cSTong Ho sysbus_realize(sbd, &error_fatal); 2487e47e15cSTong Ho sysbus_mmio_map(sbd, 0, BBRAM_ADDR); 2497e47e15cSTong Ho sysbus_connect_irq(sbd, 0, gic[BBRAM_IRQ]); 2507e47e15cSTong Ho } 2517e47e15cSTong Ho 252db1264dfSTong Ho static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) 253db1264dfSTong Ho { 254db1264dfSTong Ho Object *bits = OBJECT(&s->efuse); 255db1264dfSTong Ho Object *ctrl = OBJECT(&s->efuse_ctrl); 256db1264dfSTong Ho SysBusDevice *sbd; 257db1264dfSTong Ho 258db1264dfSTong Ho object_initialize_child(OBJECT(s), "efuse-ctrl", &s->efuse_ctrl, 259db1264dfSTong Ho TYPE_XLNX_ZYNQMP_EFUSE); 260db1264dfSTong Ho 261db1264dfSTong Ho object_initialize_child_with_props(ctrl, "xlnx-efuse@0", bits, 262db1264dfSTong Ho sizeof(s->efuse), 263db1264dfSTong Ho TYPE_XLNX_EFUSE, &error_abort, 264db1264dfSTong Ho "efuse-nr", "3", 265db1264dfSTong Ho "efuse-size", "2048", 266db1264dfSTong Ho NULL); 267db1264dfSTong Ho 268db1264dfSTong Ho qdev_realize(DEVICE(bits), NULL, &error_abort); 269db1264dfSTong Ho object_property_set_link(ctrl, "efuse", bits, &error_abort); 270db1264dfSTong Ho 271db1264dfSTong Ho sbd = SYS_BUS_DEVICE(ctrl); 272db1264dfSTong Ho sysbus_realize(sbd, &error_abort); 273db1264dfSTong Ho sysbus_mmio_map(sbd, 0, EFUSE_ADDR); 274db1264dfSTong Ho sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); 275db1264dfSTong Ho } 276db1264dfSTong Ho 277d2e6f370STong Ho static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) 278d2e6f370STong Ho { 279d2e6f370STong Ho static const struct UnimpInfo { 280d2e6f370STong Ho const char *name; 281d2e6f370STong Ho hwaddr base; 282d2e6f370STong Ho hwaddr size; 283d2e6f370STong Ho } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { 284d2e6f370STong Ho { .name = "apu", APU_ADDR, APU_SIZE }, 285d2e6f370STong Ho }; 286d2e6f370STong Ho unsigned int nr; 287d2e6f370STong Ho 288d2e6f370STong Ho for (nr = 0; nr < ARRAY_SIZE(unimp_areas); nr++) { 289d2e6f370STong Ho const struct UnimpInfo *info = &unimp_areas[nr]; 290d2e6f370STong Ho DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE); 291d2e6f370STong Ho SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 292d2e6f370STong Ho 293d2e6f370STong Ho assert(info->name && info->base && info->size > 0); 294d2e6f370STong Ho qdev_prop_set_string(dev, "name", info->name); 295d2e6f370STong Ho qdev_prop_set_uint64(dev, "size", info->size); 296d2e6f370STong Ho object_property_add_child(OBJECT(s), info->name, OBJECT(dev)); 297d2e6f370STong Ho 298d2e6f370STong Ho sysbus_realize_and_unref(sbd, &error_fatal); 299d2e6f370STong Ho sysbus_mmio_map(sbd, 0, info->base); 300d2e6f370STong Ho } 301d2e6f370STong Ho } 302d2e6f370STong Ho 303f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 304f0a902f7SPeter Crosthwaite { 305cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 306f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 307f0a902f7SPeter Crosthwaite int i; 308cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 309f0a902f7SPeter Crosthwaite 310816fd397SLuc Michel object_initialize_child(obj, "apu-cluster", &s->apu_cluster, 3119fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 312816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0); 313816fd397SLuc Michel 3146908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 315816fd397SLuc Michel object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]", 3169fc7fc4dSMarkus Armbruster &s->apu_cpu[i], 3179fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a53")); 318f0a902f7SPeter Crosthwaite } 3197729e1f4SPeter Crosthwaite 320db873cc5SMarkus Armbruster object_initialize_child(obj, "gic", &s->gic, gic_class_name()); 32114ca2e46SPeter Crosthwaite 32214ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 323db873cc5SMarkus Armbruster object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM); 32414ca2e46SPeter Crosthwaite } 3253bade2a9SPeter Crosthwaite 3263bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 327db873cc5SMarkus Armbruster object_initialize_child(obj, "uart[*]", &s->uart[i], 328ccf02d73SThomas Huth TYPE_CADENCE_UART); 3293bade2a9SPeter Crosthwaite } 3306fdf3282SAlistair Francis 331840c22cdSVikram Garhwal for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { 332840c22cdSVikram Garhwal object_initialize_child(obj, "can[*]", &s->can[i], 333840c22cdSVikram Garhwal TYPE_XLNX_ZYNQMP_CAN); 334840c22cdSVikram Garhwal } 335840c22cdSVikram Garhwal 336db873cc5SMarkus Armbruster object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); 33733108e9fSSai Pavan Boddu 33833108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 3395a147c8cSMarkus Armbruster object_initialize_child(obj, "sdhci[*]", &s->sdhci[i], 3405a147c8cSMarkus Armbruster TYPE_SYSBUS_SDHCI); 34133108e9fSSai Pavan Boddu } 34202d07eb4SAlistair Francis 34302d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 344db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS); 34502d07eb4SAlistair Francis } 346b93dbcddSKONRAD Frederic 347db873cc5SMarkus Armbruster object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS); 348babc1f30SFrancisco Iglesias 349db873cc5SMarkus Armbruster object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP); 350b93dbcddSKONRAD Frederic 351db873cc5SMarkus Armbruster object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA); 3520ab7bbc7SAlistair Francis 353db873cc5SMarkus Armbruster object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI); 35408b2f15eSAlistair Francis 355db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC); 35604965bcaSFrancisco Iglesias 35704965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 358db873cc5SMarkus Armbruster object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA); 35904965bcaSFrancisco Iglesias } 36004965bcaSFrancisco Iglesias 36104965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 362db873cc5SMarkus Armbruster object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA); 36304965bcaSFrancisco Iglesias } 364668351a5SXuzhou Cheng 365668351a5SXuzhou Cheng object_initialize_child(obj, "qspi-dma", &s->qspi_dma, TYPE_XLNX_CSU_DMA); 366*c74ccb5dSFrancisco Iglesias object_initialize_child(obj, "qspi-irq-orgate", 367*c74ccb5dSFrancisco Iglesias &s->qspi_irq_orgate, TYPE_OR_IRQ); 368f0a902f7SPeter Crosthwaite } 369f0a902f7SPeter Crosthwaite 370f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 371f0a902f7SPeter Crosthwaite { 372cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 373f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 3747729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 375f0a902f7SPeter Crosthwaite uint8_t i; 376dc3b89efSAlistair Francis uint64_t ram_size; 377cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 3786396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 379dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 38014ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 381f0a902f7SPeter Crosthwaite Error *err = NULL; 382f0a902f7SPeter Crosthwaite 383dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 384dc3b89efSAlistair Francis 38521bce371SXuzhou Cheng /* 38621bce371SXuzhou Cheng * Create the DDR Memory Regions. User friendly checks should happen at 387dc3b89efSAlistair Francis * the board level 388dc3b89efSAlistair Francis */ 389dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 39021bce371SXuzhou Cheng /* 39121bce371SXuzhou Cheng * The RAM size is above the maximum available for the low DDR. 392dc3b89efSAlistair Francis * Create the high DDR memory region as well. 393dc3b89efSAlistair Francis */ 394dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 395dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 396dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 397dc3b89efSAlistair Francis 39832b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev), 39932b9523aSPhilippe Mathieu-Daudé "ddr-ram-high", s->ddr_ram, ddr_low_size, 40032b9523aSPhilippe Mathieu-Daudé ddr_high_size); 401dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 402dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 403dc3b89efSAlistair Francis &s->ddr_ram_high); 404dc3b89efSAlistair Francis } else { 405dc3b89efSAlistair Francis /* RAM must be non-zero */ 406dc3b89efSAlistair Francis assert(ram_size); 407dc3b89efSAlistair Francis ddr_low_size = ram_size; 408dc3b89efSAlistair Francis } 409dc3b89efSAlistair Francis 41032b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low", 41132b9523aSPhilippe Mathieu-Daudé s->ddr_ram, 0, ddr_low_size); 412dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 413dc3b89efSAlistair Francis 4146675d719SAlistair Francis /* Create the four OCM banks */ 4156675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 4166675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 4176675d719SAlistair Francis 41898a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 419f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 4206675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 4216675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 4226675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 4236675d719SAlistair Francis &s->ocm_ram[i]); 4246675d719SAlistair Francis 4256675d719SAlistair Francis g_free(ocm_name); 4266675d719SAlistair Francis } 4276675d719SAlistair Francis 4287729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 4297729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 4306908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 43175b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure); 43275b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), 43375b749afSLuc Michel "has-virtualization-extensions", s->virt); 4347729e1f4SPeter Crosthwaite 435ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal); 436816fd397SLuc Michel 4370776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 4386908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 4397a309cc9SMarkus Armbruster const char *name; 440bf4cb109SPeter Crosthwaite 4415325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit", 4425325cc34SMarkus Armbruster QEMU_PSCI_CONDUIT_SMC, &error_abort); 4436396a193SPeter Crosthwaite 4446396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 4456396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 446f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 4475325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), 4485325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 4496396a193SPeter Crosthwaite } else { 4506396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 451f0a902f7SPeter Crosthwaite } 452f0a902f7SPeter Crosthwaite 4535325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure, 4545325cc34SMarkus Armbruster NULL); 4555325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt, 4565325cc34SMarkus Armbruster NULL); 4575325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar", 4585325cc34SMarkus Armbruster GIC_BASE_ADDR, &error_abort); 4595325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count", 4605325cc34SMarkus Armbruster num_apus, &error_abort); 461668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) { 462f0a902f7SPeter Crosthwaite return; 463f0a902f7SPeter Crosthwaite } 4640776d967SEdgar E. Iglesias } 4650776d967SEdgar E. Iglesias 466668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) { 4670776d967SEdgar E. Iglesias return; 4680776d967SEdgar E. Iglesias } 4690776d967SEdgar E. Iglesias 4700776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 4710776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 4720776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 4730776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 47475b749afSLuc Michel MemoryRegion *mr; 4750776d967SEdgar E. Iglesias uint32_t addr = r->address; 4760776d967SEdgar E. Iglesias int j; 4770776d967SEdgar E. Iglesias 47875b749afSLuc Michel if (r->virt && !s->virt) { 47975b749afSLuc Michel continue; 48075b749afSLuc Michel } 4810776d967SEdgar E. Iglesias 48275b749afSLuc Michel mr = sysbus_mmio_get_region(gic, r->region_index); 4830776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 4840776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 4850776d967SEdgar E. Iglesias 4860776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 48775b749afSLuc Michel r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE); 4880776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 48975b749afSLuc Michel 49075b749afSLuc Michel addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 4910776d967SEdgar E. Iglesias } 4920776d967SEdgar E. Iglesias } 4930776d967SEdgar E. Iglesias 4946908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 4950776d967SEdgar E. Iglesias qemu_irq irq; 4967729e1f4SPeter Crosthwaite 4977729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 4982e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 4992e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 50075b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus, 50175b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 50275b749afSLuc Michel ARM_CPU_FIQ)); 50375b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2, 50475b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 50575b749afSLuc Michel ARM_CPU_VIRQ)); 50675b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3, 50775b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 50875b749afSLuc Michel ARM_CPU_VFIQ)); 509bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 510bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 51175b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq); 512bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 513bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 51475b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq); 51575b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 51675b749afSLuc Michel arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI)); 51775b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq); 51875b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 51975b749afSLuc Michel arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI)); 52075b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq); 52175b749afSLuc Michel 52275b749afSLuc Michel if (s->virt) { 52375b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 52475b749afSLuc Michel arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI)); 52575b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq); 52675b749afSLuc Michel } 527f0a902f7SPeter Crosthwaite } 52814ca2e46SPeter Crosthwaite 529cc7d44c2SLike Xu xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); 530b58850e7SPeter Crosthwaite if (err) { 53124cfc8dcSAlistair Francis error_propagate(errp, err); 532b58850e7SPeter Crosthwaite return; 533b58850e7SPeter Crosthwaite } 534b58850e7SPeter Crosthwaite 5356396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 5369af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 5376396a193SPeter Crosthwaite return; 5386396a193SPeter Crosthwaite } 5396396a193SPeter Crosthwaite 54014ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 54114ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 54214ca2e46SPeter Crosthwaite } 54314ca2e46SPeter Crosthwaite 54414ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 54514ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 54614ca2e46SPeter Crosthwaite 5477ad36e2eSMarkus Armbruster /* FIXME use qdev NIC properties instead of nd_table[] */ 54814ca2e46SPeter Crosthwaite if (nd->used) { 54914ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 55014ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 55114ca2e46SPeter Crosthwaite } 5525325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION, 55320bff213SAlistair Francis &error_abort); 554dfc38879SBin Meng object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23, 555dfc38879SBin Meng &error_abort); 5565325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2, 5571372fc0bSAlistair Francis &error_abort); 558668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) { 55914ca2e46SPeter Crosthwaite return; 56014ca2e46SPeter Crosthwaite } 56114ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 56214ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 56314ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 56414ca2e46SPeter Crosthwaite } 5653bade2a9SPeter Crosthwaite 5663bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 5679bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 568668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) { 5693bade2a9SPeter Crosthwaite return; 5703bade2a9SPeter Crosthwaite } 5713bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 5723bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 5733bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 5743bade2a9SPeter Crosthwaite } 5756fdf3282SAlistair Francis 576840c22cdSVikram Garhwal for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { 577840c22cdSVikram Garhwal object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq", 578840c22cdSVikram Garhwal XLNX_ZYNQMP_CAN_REF_CLK, &error_abort); 579840c22cdSVikram Garhwal 580840c22cdSVikram Garhwal object_property_set_link(OBJECT(&s->can[i]), "canbus", 581840c22cdSVikram Garhwal OBJECT(s->canbus[i]), &error_fatal); 582840c22cdSVikram Garhwal 583840c22cdSVikram Garhwal sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err); 584840c22cdSVikram Garhwal if (err) { 585840c22cdSVikram Garhwal error_propagate(errp, err); 586840c22cdSVikram Garhwal return; 587840c22cdSVikram Garhwal } 588840c22cdSVikram Garhwal sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]); 589840c22cdSVikram Garhwal sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0, 590840c22cdSVikram Garhwal gic_spi[can_intr[i]]); 591840c22cdSVikram Garhwal } 592840c22cdSVikram Garhwal 5935325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, 5946fdf3282SAlistair Francis &error_abort); 595668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { 5966fdf3282SAlistair Francis return; 5976fdf3282SAlistair Francis } 5986fdf3282SAlistair Francis 5996fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 6006fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 60133108e9fSSai Pavan Boddu 60233108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 60363fef628SPeter Maydell char *bus_name; 604b630d3d4SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]); 605b630d3d4SPhilippe Mathieu-Daudé Object *sdhci = OBJECT(&s->sdhci[i]); 606eb4f566bSPeter Maydell 60721bce371SXuzhou Cheng /* 60821bce371SXuzhou Cheng * Compatible with: 609b630d3d4SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.00 610b630d3d4SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 611b630d3d4SPhilippe Mathieu-Daudé * - eMMC Specification Version 4.51 612b630d3d4SPhilippe Mathieu-Daudé */ 613668f62ecSMarkus Armbruster if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) { 614660b4e70SPeter Maydell return; 615660b4e70SPeter Maydell } 616778a2dc5SMarkus Armbruster if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES, 617668f62ecSMarkus Armbruster errp)) { 618660b4e70SPeter Maydell return; 619660b4e70SPeter Maydell } 620668f62ecSMarkus Armbruster if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) { 621660b4e70SPeter Maydell return; 622660b4e70SPeter Maydell } 623668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) { 62433108e9fSSai Pavan Boddu return; 62533108e9fSSai Pavan Boddu } 626b630d3d4SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, sdhci_addr[i]); 627b630d3d4SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]); 628b630d3d4SPhilippe Mathieu-Daudé 629eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 63063fef628SPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 631d2623129SMarkus Armbruster object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus"); 632eb4f566bSPeter Maydell g_free(bus_name); 63333108e9fSSai Pavan Boddu } 63402d07eb4SAlistair Francis 63502d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 63602d07eb4SAlistair Francis gchar *bus_name; 63702d07eb4SAlistair Francis 638668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 639660b4e70SPeter Maydell return; 640660b4e70SPeter Maydell } 64102d07eb4SAlistair Francis 64202d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 64302d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 64402d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 64502d07eb4SAlistair Francis 64602d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 64702d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 64802d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 649d2623129SMarkus Armbruster OBJECT(&s->spi[i]), "spi0"); 65002d07eb4SAlistair Francis g_free(bus_name); 65102d07eb4SAlistair Francis } 652b93dbcddSKONRAD Frederic 653668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) { 654b93dbcddSKONRAD Frederic return; 655b93dbcddSKONRAD Frederic } 656b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 657b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 658b93dbcddSKONRAD Frederic 659668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) { 660b93dbcddSKONRAD Frederic return; 661b93dbcddSKONRAD Frederic } 6625325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma), 663b93dbcddSKONRAD Frederic &error_abort); 664b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 665b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 6660ab7bbc7SAlistair Francis 667668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) { 6680ab7bbc7SAlistair Francis return; 6690ab7bbc7SAlistair Francis } 6700ab7bbc7SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); 6710ab7bbc7SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); 67208b2f15eSAlistair Francis 673668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 67408b2f15eSAlistair Francis return; 67508b2f15eSAlistair Francis } 67608b2f15eSAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); 67708b2f15eSAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); 67804965bcaSFrancisco Iglesias 6797e47e15cSTong Ho xlnx_zynqmp_create_bbram(s, gic_spi); 680db1264dfSTong Ho xlnx_zynqmp_create_efuse(s, gic_spi); 681d2e6f370STong Ho xlnx_zynqmp_create_unimp_mmio(s); 682d2e6f370STong Ho 68304965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 684778a2dc5SMarkus Armbruster if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128, 685668f62ecSMarkus Armbruster errp)) { 686660b4e70SPeter Maydell return; 687660b4e70SPeter Maydell } 688783dbab1SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->gdma[i]), "dma", 689783dbab1SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 690783dbab1SPhilippe Mathieu-Daudé return; 691783dbab1SPhilippe Mathieu-Daudé } 692668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) { 69304965bcaSFrancisco Iglesias return; 69404965bcaSFrancisco Iglesias } 69504965bcaSFrancisco Iglesias 69604965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]); 69704965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0, 69804965bcaSFrancisco Iglesias gic_spi[gdma_ch_intr[i]]); 69904965bcaSFrancisco Iglesias } 70004965bcaSFrancisco Iglesias 70104965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 702783dbab1SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->adma[i]), "dma", 703783dbab1SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 704783dbab1SPhilippe Mathieu-Daudé return; 705783dbab1SPhilippe Mathieu-Daudé } 706668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) { 70704965bcaSFrancisco Iglesias return; 70804965bcaSFrancisco Iglesias } 70904965bcaSFrancisco Iglesias 71004965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]); 71104965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0, 71204965bcaSFrancisco Iglesias gic_spi[adma_ch_intr[i]]); 71304965bcaSFrancisco Iglesias } 714668351a5SXuzhou Cheng 715*c74ccb5dSFrancisco Iglesias object_property_set_int(OBJECT(&s->qspi_irq_orgate), 716*c74ccb5dSFrancisco Iglesias "num-lines", NUM_QSPI_IRQ_LINES, &error_fatal); 717*c74ccb5dSFrancisco Iglesias qdev_realize(DEVICE(&s->qspi_irq_orgate), NULL, &error_fatal); 718*c74ccb5dSFrancisco Iglesias qdev_connect_gpio_out(DEVICE(&s->qspi_irq_orgate), 0, gic_spi[QSPI_IRQ]); 719*c74ccb5dSFrancisco Iglesias 720c31b7f59SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->qspi_dma), "dma", 721c31b7f59SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 722c31b7f59SPhilippe Mathieu-Daudé return; 723c31b7f59SPhilippe Mathieu-Daudé } 724668351a5SXuzhou Cheng if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi_dma), errp)) { 725668351a5SXuzhou Cheng return; 726668351a5SXuzhou Cheng } 727668351a5SXuzhou Cheng 728668351a5SXuzhou Cheng sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi_dma), 0, QSPI_DMA_ADDR); 729*c74ccb5dSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi_dma), 0, 730*c74ccb5dSFrancisco Iglesias qdev_get_gpio_in(DEVICE(&s->qspi_irq_orgate), 0)); 73134a3a71dSPhilippe Mathieu-Daudé 73234a3a71dSPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->qspi), "stream-connected-dma", 73334a3a71dSPhilippe Mathieu-Daudé OBJECT(&s->qspi_dma), errp)) { 73434a3a71dSPhilippe Mathieu-Daudé return; 73534a3a71dSPhilippe Mathieu-Daudé } 73634a3a71dSPhilippe Mathieu-Daudé if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) { 73734a3a71dSPhilippe Mathieu-Daudé return; 73834a3a71dSPhilippe Mathieu-Daudé } 73934a3a71dSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 74034a3a71dSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 741*c74ccb5dSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, 742*c74ccb5dSFrancisco Iglesias qdev_get_gpio_in(DEVICE(&s->qspi_irq_orgate), 1)); 74334a3a71dSPhilippe Mathieu-Daudé 74434a3a71dSPhilippe Mathieu-Daudé for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 74534a3a71dSPhilippe Mathieu-Daudé g_autofree gchar *bus_name = g_strdup_printf("qspi%d", i); 74634a3a71dSPhilippe Mathieu-Daudé g_autofree gchar *target_bus = g_strdup_printf("spi%d", i); 74734a3a71dSPhilippe Mathieu-Daudé 74834a3a71dSPhilippe Mathieu-Daudé /* Alias controller SPI bus to the SoC itself */ 74934a3a71dSPhilippe Mathieu-Daudé object_property_add_alias(OBJECT(s), bus_name, 75034a3a71dSPhilippe Mathieu-Daudé OBJECT(&s->qspi), target_bus); 75134a3a71dSPhilippe Mathieu-Daudé } 752f0a902f7SPeter Crosthwaite } 753f0a902f7SPeter Crosthwaite 7546396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 7556396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 75637d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 7571946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 758c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 759c3acfa01SFam Zheng MemoryRegion *), 760840c22cdSVikram Garhwal DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, 761840c22cdSVikram Garhwal CanBusState *), 762840c22cdSVikram Garhwal DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS, 763840c22cdSVikram Garhwal CanBusState *), 7646396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 7656396a193SPeter Crosthwaite }; 7666396a193SPeter Crosthwaite 767f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 768f0a902f7SPeter Crosthwaite { 769f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 770f0a902f7SPeter Crosthwaite 7714f67d30bSMarc-André Lureau device_class_set_props(dc, xlnx_zynqmp_props); 772f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 773d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 774d8589144SThomas Huth dc->user_creatable = false; 775f0a902f7SPeter Crosthwaite } 776f0a902f7SPeter Crosthwaite 777f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 778f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 779f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 780f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 781f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 782f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 783f0a902f7SPeter Crosthwaite }; 784f0a902f7SPeter Crosthwaite 785f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 786f0a902f7SPeter Crosthwaite { 787f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 788f0a902f7SPeter Crosthwaite } 789f0a902f7SPeter Crosthwaite 790f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 791