1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 204771d756SPaolo Bonzini #include "qemu-common.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 247729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 262a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 277729e1f4SPeter Crosthwaite 287729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 297729e1f4SPeter Crosthwaite 30bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 31bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 32bf4cb109SPeter Crosthwaite 337729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 347729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 357729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 367729e1f4SPeter Crosthwaite 376fdf3282SAlistair Francis #define SATA_INTR 133 386fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 396fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 406fdf3282SAlistair Francis 41b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 42b93dbcddSKONRAD Frederic #define DP_IRQ 113 43b93dbcddSKONRAD Frederic 44b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 45b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 46b93dbcddSKONRAD Frederic 4714ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 4814ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 4914ca2e46SPeter Crosthwaite }; 5014ca2e46SPeter Crosthwaite 5114ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 5214ca2e46SPeter Crosthwaite 57, 59, 61, 63, 5314ca2e46SPeter Crosthwaite }; 5414ca2e46SPeter Crosthwaite 553bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 563bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 573bade2a9SPeter Crosthwaite }; 583bade2a9SPeter Crosthwaite 593bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 603bade2a9SPeter Crosthwaite 21, 22, 613bade2a9SPeter Crosthwaite }; 623bade2a9SPeter Crosthwaite 6333108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 6433108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 6533108e9fSSai Pavan Boddu }; 6633108e9fSSai Pavan Boddu 6733108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 6833108e9fSSai Pavan Boddu 48, 49, 6933108e9fSSai Pavan Boddu }; 7033108e9fSSai Pavan Boddu 7102d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 7202d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 7302d07eb4SAlistair Francis }; 7402d07eb4SAlistair Francis 7502d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 7602d07eb4SAlistair Francis 19, 20, 7702d07eb4SAlistair Francis }; 7802d07eb4SAlistair Francis 797729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 807729e1f4SPeter Crosthwaite int region_index; 817729e1f4SPeter Crosthwaite uint32_t address; 827729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 837729e1f4SPeter Crosthwaite 847729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 857729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 867729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 877729e1f4SPeter Crosthwaite }; 88f0a902f7SPeter Crosthwaite 89bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 90bf4cb109SPeter Crosthwaite { 91bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 92bf4cb109SPeter Crosthwaite } 93bf4cb109SPeter Crosthwaite 946ed92b14SEdgar E. Iglesias static void xlnx_zynqmp_create_rpu(XlnxZynqMPState *s, const char *boot_cpu, 956ed92b14SEdgar E. Iglesias Error **errp) 966ed92b14SEdgar E. Iglesias { 976ed92b14SEdgar E. Iglesias Error *err = NULL; 986ed92b14SEdgar E. Iglesias int i; 996ed92b14SEdgar E. Iglesias 1006ed92b14SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 1016ed92b14SEdgar E. Iglesias char *name; 1026ed92b14SEdgar E. Iglesias 1036ed92b14SEdgar E. Iglesias object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 1046ed92b14SEdgar E. Iglesias "cortex-r5-" TYPE_ARM_CPU); 1056ed92b14SEdgar E. Iglesias object_property_add_child(OBJECT(s), "rpu-cpu[*]", 1066ed92b14SEdgar E. Iglesias OBJECT(&s->rpu_cpu[i]), &error_abort); 1076ed92b14SEdgar E. Iglesias 1086ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 1096ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 1106ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 1116ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 1126ed92b14SEdgar E. Iglesias "start-powered-off", &error_abort); 1136ed92b14SEdgar E. Iglesias } else { 1146ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 1156ed92b14SEdgar E. Iglesias } 1166ed92b14SEdgar E. Iglesias g_free(name); 1176ed92b14SEdgar E. Iglesias 1186ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 1196ed92b14SEdgar E. Iglesias &error_abort); 1206ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 1216ed92b14SEdgar E. Iglesias &err); 1226ed92b14SEdgar E. Iglesias if (err) { 1236ed92b14SEdgar E. Iglesias error_propagate(errp, err); 1246ed92b14SEdgar E. Iglesias return; 1256ed92b14SEdgar E. Iglesias } 1266ed92b14SEdgar E. Iglesias } 1276ed92b14SEdgar E. Iglesias } 1286ed92b14SEdgar E. Iglesias 129f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 130f0a902f7SPeter Crosthwaite { 131f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 132f0a902f7SPeter Crosthwaite int i; 133f0a902f7SPeter Crosthwaite 1342e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 1352e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 136f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 1372e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 138f0a902f7SPeter Crosthwaite &error_abort); 139f0a902f7SPeter Crosthwaite } 1407729e1f4SPeter Crosthwaite 141dc3b89efSAlistair Francis object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION, 142dc3b89efSAlistair Francis (Object **)&s->ddr_ram, 143dc3b89efSAlistair Francis qdev_prop_allow_set_link_before_realize, 144dc3b89efSAlistair Francis OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); 145dc3b89efSAlistair Francis 1462a0ee672SEdgar E. Iglesias object_initialize(&s->gic, sizeof(s->gic), gic_class_name()); 1477729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 14814ca2e46SPeter Crosthwaite 14914ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 15014ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 15114ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 15214ca2e46SPeter Crosthwaite } 1533bade2a9SPeter Crosthwaite 1543bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1553bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 1563bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 1573bade2a9SPeter Crosthwaite } 1586fdf3282SAlistair Francis 1596fdf3282SAlistair Francis object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI); 1606fdf3282SAlistair Francis qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default()); 16133108e9fSSai Pavan Boddu 16233108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 16333108e9fSSai Pavan Boddu object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]), 16433108e9fSSai Pavan Boddu TYPE_SYSBUS_SDHCI); 16533108e9fSSai Pavan Boddu qdev_set_parent_bus(DEVICE(&s->sdhci[i]), 16633108e9fSSai Pavan Boddu sysbus_get_default()); 16733108e9fSSai Pavan Boddu } 16802d07eb4SAlistair Francis 16902d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 17002d07eb4SAlistair Francis object_initialize(&s->spi[i], sizeof(s->spi[i]), 17102d07eb4SAlistair Francis TYPE_XILINX_SPIPS); 17202d07eb4SAlistair Francis qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 17302d07eb4SAlistair Francis } 174b93dbcddSKONRAD Frederic 175b93dbcddSKONRAD Frederic object_initialize(&s->dp, sizeof(s->dp), TYPE_XLNX_DP); 176b93dbcddSKONRAD Frederic qdev_set_parent_bus(DEVICE(&s->dp), sysbus_get_default()); 177b93dbcddSKONRAD Frederic 178b93dbcddSKONRAD Frederic object_initialize(&s->dpdma, sizeof(s->dpdma), TYPE_XLNX_DPDMA); 179b93dbcddSKONRAD Frederic qdev_set_parent_bus(DEVICE(&s->dpdma), sysbus_get_default()); 180f0a902f7SPeter Crosthwaite } 181f0a902f7SPeter Crosthwaite 182f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 183f0a902f7SPeter Crosthwaite { 184f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 1857729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 186f0a902f7SPeter Crosthwaite uint8_t i; 187dc3b89efSAlistair Francis uint64_t ram_size; 1886396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 189dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 19014ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 191f0a902f7SPeter Crosthwaite Error *err = NULL; 192f0a902f7SPeter Crosthwaite 193dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 194dc3b89efSAlistair Francis 195dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 196dc3b89efSAlistair Francis * the board level 197dc3b89efSAlistair Francis */ 198dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 199dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 200dc3b89efSAlistair Francis * Create the high DDR memory region as well. 201dc3b89efSAlistair Francis */ 202dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 203dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 204dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 205dc3b89efSAlistair Francis 206dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_high, NULL, 207dc3b89efSAlistair Francis "ddr-ram-high", s->ddr_ram, 208dc3b89efSAlistair Francis ddr_low_size, ddr_high_size); 209dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 210dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 211dc3b89efSAlistair Francis &s->ddr_ram_high); 212dc3b89efSAlistair Francis } else { 213dc3b89efSAlistair Francis /* RAM must be non-zero */ 214dc3b89efSAlistair Francis assert(ram_size); 215dc3b89efSAlistair Francis ddr_low_size = ram_size; 216dc3b89efSAlistair Francis } 217dc3b89efSAlistair Francis 218dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_low, NULL, 219dc3b89efSAlistair Francis "ddr-ram-low", s->ddr_ram, 220dc3b89efSAlistair Francis 0, ddr_low_size); 221dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 222dc3b89efSAlistair Francis 2236675d719SAlistair Francis /* Create the four OCM banks */ 2246675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 2256675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 2266675d719SAlistair Francis 2276675d719SAlistair Francis memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 228f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 2296675d719SAlistair Francis vmstate_register_ram_global(&s->ocm_ram[i]); 2306675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 2316675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 2326675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 2336675d719SAlistair Francis &s->ocm_ram[i]); 2346675d719SAlistair Francis 2356675d719SAlistair Francis g_free(ocm_name); 2366675d719SAlistair Francis } 2376675d719SAlistair Francis 2387729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 2397729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 2402e5577bcSPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS); 2417729e1f4SPeter Crosthwaite 2420776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 2432e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 2446396a193SPeter Crosthwaite char *name; 245bf4cb109SPeter Crosthwaite 2462e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 247f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 2486396a193SPeter Crosthwaite 2496396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 2506396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 251f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 2522e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 253f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 2546396a193SPeter Crosthwaite } else { 2556396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 256f0a902f7SPeter Crosthwaite } 2575348c62cSGonglei g_free(name); 258f0a902f7SPeter Crosthwaite 25937d42473SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->apu_cpu[i]), 26037d42473SEdgar E. Iglesias s->secure, "has_el3", NULL); 261*c25bd18aSPeter Maydell object_property_set_bool(OBJECT(&s->apu_cpu[i]), 262*c25bd18aSPeter Maydell false, "has_el2", NULL); 2632e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 264e1292517SAlistair Francis "reset-cbar", &error_abort); 2652e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 2662e5577bcSPeter Crosthwaite &err); 267f0a902f7SPeter Crosthwaite if (err) { 26824cfc8dcSAlistair Francis error_propagate(errp, err); 269f0a902f7SPeter Crosthwaite return; 270f0a902f7SPeter Crosthwaite } 2710776d967SEdgar E. Iglesias } 2720776d967SEdgar E. Iglesias 2730776d967SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 2740776d967SEdgar E. Iglesias if (err) { 2750776d967SEdgar E. Iglesias error_propagate(errp, err); 2760776d967SEdgar E. Iglesias return; 2770776d967SEdgar E. Iglesias } 2780776d967SEdgar E. Iglesias 2790776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 2800776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 2810776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 2820776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 2830776d967SEdgar E. Iglesias MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 2840776d967SEdgar E. Iglesias uint32_t addr = r->address; 2850776d967SEdgar E. Iglesias int j; 2860776d967SEdgar E. Iglesias 2870776d967SEdgar E. Iglesias sysbus_mmio_map(gic, r->region_index, addr); 2880776d967SEdgar E. Iglesias 2890776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 2900776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 2910776d967SEdgar E. Iglesias 2920776d967SEdgar E. Iglesias addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 2930776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 2940776d967SEdgar E. Iglesias 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 2950776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 2960776d967SEdgar E. Iglesias } 2970776d967SEdgar E. Iglesias } 2980776d967SEdgar E. Iglesias 2990776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 3000776d967SEdgar E. Iglesias qemu_irq irq; 3017729e1f4SPeter Crosthwaite 3027729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 3032e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 3042e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 305bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 306bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 3072e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 308bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 309bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 3102e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 311f0a902f7SPeter Crosthwaite } 31214ca2e46SPeter Crosthwaite 3136ed92b14SEdgar E. Iglesias if (s->has_rpu) { 3146ed92b14SEdgar E. Iglesias xlnx_zynqmp_create_rpu(s, boot_cpu, &err); 315b58850e7SPeter Crosthwaite if (err) { 31624cfc8dcSAlistair Francis error_propagate(errp, err); 317b58850e7SPeter Crosthwaite return; 318b58850e7SPeter Crosthwaite } 319b58850e7SPeter Crosthwaite } 320b58850e7SPeter Crosthwaite 3216396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 3229af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 3236396a193SPeter Crosthwaite return; 3246396a193SPeter Crosthwaite } 3256396a193SPeter Crosthwaite 32614ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 32714ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 32814ca2e46SPeter Crosthwaite } 32914ca2e46SPeter Crosthwaite 33014ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 33114ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 33214ca2e46SPeter Crosthwaite 33314ca2e46SPeter Crosthwaite if (nd->used) { 33414ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 33514ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 33614ca2e46SPeter Crosthwaite } 3371372fc0bSAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues", 3381372fc0bSAlistair Francis &error_abort); 33914ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 34014ca2e46SPeter Crosthwaite if (err) { 34124cfc8dcSAlistair Francis error_propagate(errp, err); 34214ca2e46SPeter Crosthwaite return; 34314ca2e46SPeter Crosthwaite } 34414ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 34514ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 34614ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 34714ca2e46SPeter Crosthwaite } 3483bade2a9SPeter Crosthwaite 3493bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 3504be12ea0Sxiaoqiang zhao qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hds[i]); 3513bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 3523bade2a9SPeter Crosthwaite if (err) { 35324cfc8dcSAlistair Francis error_propagate(errp, err); 3543bade2a9SPeter Crosthwaite return; 3553bade2a9SPeter Crosthwaite } 3563bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 3573bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 3583bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 3593bade2a9SPeter Crosthwaite } 3606fdf3282SAlistair Francis 3616fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 3626fdf3282SAlistair Francis &error_abort); 3636fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 3646fdf3282SAlistair Francis if (err) { 3656fdf3282SAlistair Francis error_propagate(errp, err); 3666fdf3282SAlistair Francis return; 3676fdf3282SAlistair Francis } 3686fdf3282SAlistair Francis 3696fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 3706fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 37133108e9fSSai Pavan Boddu 37233108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 373eb4f566bSPeter Maydell char *bus_name; 374eb4f566bSPeter Maydell 37533108e9fSSai Pavan Boddu object_property_set_bool(OBJECT(&s->sdhci[i]), true, 37633108e9fSSai Pavan Boddu "realized", &err); 37733108e9fSSai Pavan Boddu if (err) { 37833108e9fSSai Pavan Boddu error_propagate(errp, err); 37933108e9fSSai Pavan Boddu return; 38033108e9fSSai Pavan Boddu } 38133108e9fSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 38233108e9fSSai Pavan Boddu sdhci_addr[i]); 38333108e9fSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 38433108e9fSSai Pavan Boddu gic_spi[sdhci_intr[i]]); 385eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 386eb4f566bSPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 387eb4f566bSPeter Maydell object_property_add_alias(OBJECT(s), bus_name, 388eb4f566bSPeter Maydell OBJECT(&s->sdhci[i]), "sd-bus", 389eb4f566bSPeter Maydell &error_abort); 390eb4f566bSPeter Maydell g_free(bus_name); 39133108e9fSSai Pavan Boddu } 39202d07eb4SAlistair Francis 39302d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 39402d07eb4SAlistair Francis gchar *bus_name; 39502d07eb4SAlistair Francis 39602d07eb4SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 39702d07eb4SAlistair Francis 39802d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 39902d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 40002d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 40102d07eb4SAlistair Francis 40202d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 40302d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 40402d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 40502d07eb4SAlistair Francis OBJECT(&s->spi[i]), "spi0", 40602d07eb4SAlistair Francis &error_abort); 40702d07eb4SAlistair Francis g_free(bus_name); 40802d07eb4SAlistair Francis } 409b93dbcddSKONRAD Frederic 410b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dp), true, "realized", &err); 411b93dbcddSKONRAD Frederic if (err) { 412b93dbcddSKONRAD Frederic error_propagate(errp, err); 413b93dbcddSKONRAD Frederic return; 414b93dbcddSKONRAD Frederic } 415b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 416b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 417b93dbcddSKONRAD Frederic 418b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dpdma), true, "realized", &err); 419b93dbcddSKONRAD Frederic if (err) { 420b93dbcddSKONRAD Frederic error_propagate(errp, err); 421b93dbcddSKONRAD Frederic return; 422b93dbcddSKONRAD Frederic } 423b93dbcddSKONRAD Frederic object_property_set_link(OBJECT(&s->dp), OBJECT(&s->dpdma), "dpdma", 424b93dbcddSKONRAD Frederic &error_abort); 425b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 426b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 427f0a902f7SPeter Crosthwaite } 428f0a902f7SPeter Crosthwaite 4296396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 4306396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 43137d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 4326ed92b14SEdgar E. Iglesias DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), 4336396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 4346396a193SPeter Crosthwaite }; 4356396a193SPeter Crosthwaite 436f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 437f0a902f7SPeter Crosthwaite { 438f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 439f0a902f7SPeter Crosthwaite 4406396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 441f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 4424c315c27SMarkus Armbruster 4434c315c27SMarkus Armbruster /* 4444c315c27SMarkus Armbruster * Reason: creates an ARM CPU, thus use after free(), see 4454c315c27SMarkus Armbruster * arm_cpu_class_init() 4464c315c27SMarkus Armbruster */ 4474c315c27SMarkus Armbruster dc->cannot_destroy_with_object_finalize_yet = true; 448f0a902f7SPeter Crosthwaite } 449f0a902f7SPeter Crosthwaite 450f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 451f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 452f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 453f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 454f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 455f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 456f0a902f7SPeter Crosthwaite }; 457f0a902f7SPeter Crosthwaite 458f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 459f0a902f7SPeter Crosthwaite { 460f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 461f0a902f7SPeter Crosthwaite } 462f0a902f7SPeter Crosthwaite 463f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 464