1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 204771d756SPaolo Bonzini #include "qemu-common.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 247729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 262a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 277729e1f4SPeter Crosthwaite 287729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 297729e1f4SPeter Crosthwaite 30bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 31bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 32bf4cb109SPeter Crosthwaite 3320bff213SAlistair Francis #define GEM_REVISION 0x40070106 3420bff213SAlistair Francis 357729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 367729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 377729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 387729e1f4SPeter Crosthwaite 396fdf3282SAlistair Francis #define SATA_INTR 133 406fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 416fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 426fdf3282SAlistair Francis 43*babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 44*babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 45*babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 46*babc1f30SFrancisco Iglesias 47b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 48b93dbcddSKONRAD Frederic #define DP_IRQ 113 49b93dbcddSKONRAD Frederic 50b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 51b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 52b93dbcddSKONRAD Frederic 5314ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 5414ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 5514ca2e46SPeter Crosthwaite }; 5614ca2e46SPeter Crosthwaite 5714ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 5814ca2e46SPeter Crosthwaite 57, 59, 61, 63, 5914ca2e46SPeter Crosthwaite }; 6014ca2e46SPeter Crosthwaite 613bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 623bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 633bade2a9SPeter Crosthwaite }; 643bade2a9SPeter Crosthwaite 653bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 663bade2a9SPeter Crosthwaite 21, 22, 673bade2a9SPeter Crosthwaite }; 683bade2a9SPeter Crosthwaite 6933108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 7033108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 7133108e9fSSai Pavan Boddu }; 7233108e9fSSai Pavan Boddu 7333108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 7433108e9fSSai Pavan Boddu 48, 49, 7533108e9fSSai Pavan Boddu }; 7633108e9fSSai Pavan Boddu 7702d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 7802d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 7902d07eb4SAlistair Francis }; 8002d07eb4SAlistair Francis 8102d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 8202d07eb4SAlistair Francis 19, 20, 8302d07eb4SAlistair Francis }; 8402d07eb4SAlistair Francis 857729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 867729e1f4SPeter Crosthwaite int region_index; 877729e1f4SPeter Crosthwaite uint32_t address; 887729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 897729e1f4SPeter Crosthwaite 907729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 917729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 927729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 937729e1f4SPeter Crosthwaite }; 94f0a902f7SPeter Crosthwaite 95bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 96bf4cb109SPeter Crosthwaite { 97bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 98bf4cb109SPeter Crosthwaite } 99bf4cb109SPeter Crosthwaite 1006ed92b14SEdgar E. Iglesias static void xlnx_zynqmp_create_rpu(XlnxZynqMPState *s, const char *boot_cpu, 1016ed92b14SEdgar E. Iglesias Error **errp) 1026ed92b14SEdgar E. Iglesias { 1036ed92b14SEdgar E. Iglesias Error *err = NULL; 1046ed92b14SEdgar E. Iglesias int i; 1056908ec44SAlistair Francis int num_rpus = MIN(smp_cpus - XLNX_ZYNQMP_NUM_APU_CPUS, XLNX_ZYNQMP_NUM_RPU_CPUS); 1066ed92b14SEdgar E. Iglesias 1076908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 1086ed92b14SEdgar E. Iglesias char *name; 1096ed92b14SEdgar E. Iglesias 1106ed92b14SEdgar E. Iglesias object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 1116ed92b14SEdgar E. Iglesias "cortex-r5-" TYPE_ARM_CPU); 1126ed92b14SEdgar E. Iglesias object_property_add_child(OBJECT(s), "rpu-cpu[*]", 1136ed92b14SEdgar E. Iglesias OBJECT(&s->rpu_cpu[i]), &error_abort); 1146ed92b14SEdgar E. Iglesias 1156ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 1166ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 1176ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 1186ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 1196ed92b14SEdgar E. Iglesias "start-powered-off", &error_abort); 1206ed92b14SEdgar E. Iglesias } else { 1216ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 1226ed92b14SEdgar E. Iglesias } 1236ed92b14SEdgar E. Iglesias g_free(name); 1246ed92b14SEdgar E. Iglesias 1256ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 1266ed92b14SEdgar E. Iglesias &error_abort); 1276ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 1286ed92b14SEdgar E. Iglesias &err); 1296ed92b14SEdgar E. Iglesias if (err) { 1306ed92b14SEdgar E. Iglesias error_propagate(errp, err); 1316ed92b14SEdgar E. Iglesias return; 1326ed92b14SEdgar E. Iglesias } 1336ed92b14SEdgar E. Iglesias } 1346ed92b14SEdgar E. Iglesias } 1356ed92b14SEdgar E. Iglesias 136f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 137f0a902f7SPeter Crosthwaite { 138f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 139f0a902f7SPeter Crosthwaite int i; 1406908ec44SAlistair Francis int num_apus = MIN(smp_cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 141f0a902f7SPeter Crosthwaite 1426908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 1432e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 144f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 1452e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 146f0a902f7SPeter Crosthwaite &error_abort); 147f0a902f7SPeter Crosthwaite } 1487729e1f4SPeter Crosthwaite 1492a0ee672SEdgar E. Iglesias object_initialize(&s->gic, sizeof(s->gic), gic_class_name()); 1507729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 15114ca2e46SPeter Crosthwaite 15214ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 15314ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 15414ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 15514ca2e46SPeter Crosthwaite } 1563bade2a9SPeter Crosthwaite 1573bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1583bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 1593bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 1603bade2a9SPeter Crosthwaite } 1616fdf3282SAlistair Francis 1626fdf3282SAlistair Francis object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI); 1636fdf3282SAlistair Francis qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default()); 16433108e9fSSai Pavan Boddu 16533108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 16633108e9fSSai Pavan Boddu object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]), 16733108e9fSSai Pavan Boddu TYPE_SYSBUS_SDHCI); 16833108e9fSSai Pavan Boddu qdev_set_parent_bus(DEVICE(&s->sdhci[i]), 16933108e9fSSai Pavan Boddu sysbus_get_default()); 17033108e9fSSai Pavan Boddu } 17102d07eb4SAlistair Francis 17202d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 17302d07eb4SAlistair Francis object_initialize(&s->spi[i], sizeof(s->spi[i]), 17402d07eb4SAlistair Francis TYPE_XILINX_SPIPS); 17502d07eb4SAlistair Francis qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 17602d07eb4SAlistair Francis } 177b93dbcddSKONRAD Frederic 178*babc1f30SFrancisco Iglesias object_initialize(&s->qspi, sizeof(s->qspi), TYPE_XLNX_ZYNQMP_QSPIPS); 179*babc1f30SFrancisco Iglesias qdev_set_parent_bus(DEVICE(&s->qspi), sysbus_get_default()); 180*babc1f30SFrancisco Iglesias 181b93dbcddSKONRAD Frederic object_initialize(&s->dp, sizeof(s->dp), TYPE_XLNX_DP); 182b93dbcddSKONRAD Frederic qdev_set_parent_bus(DEVICE(&s->dp), sysbus_get_default()); 183b93dbcddSKONRAD Frederic 184b93dbcddSKONRAD Frederic object_initialize(&s->dpdma, sizeof(s->dpdma), TYPE_XLNX_DPDMA); 185b93dbcddSKONRAD Frederic qdev_set_parent_bus(DEVICE(&s->dpdma), sysbus_get_default()); 186f0a902f7SPeter Crosthwaite } 187f0a902f7SPeter Crosthwaite 188f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 189f0a902f7SPeter Crosthwaite { 190f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 1917729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 192f0a902f7SPeter Crosthwaite uint8_t i; 193dc3b89efSAlistair Francis uint64_t ram_size; 1946908ec44SAlistair Francis int num_apus = MIN(smp_cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 1956396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 196dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 19714ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 198f0a902f7SPeter Crosthwaite Error *err = NULL; 199f0a902f7SPeter Crosthwaite 200dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 201dc3b89efSAlistair Francis 202dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 203dc3b89efSAlistair Francis * the board level 204dc3b89efSAlistair Francis */ 205dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 206dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 207dc3b89efSAlistair Francis * Create the high DDR memory region as well. 208dc3b89efSAlistair Francis */ 209dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 210dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 211dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 212dc3b89efSAlistair Francis 213dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_high, NULL, 214dc3b89efSAlistair Francis "ddr-ram-high", s->ddr_ram, 215dc3b89efSAlistair Francis ddr_low_size, ddr_high_size); 216dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 217dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 218dc3b89efSAlistair Francis &s->ddr_ram_high); 219dc3b89efSAlistair Francis } else { 220dc3b89efSAlistair Francis /* RAM must be non-zero */ 221dc3b89efSAlistair Francis assert(ram_size); 222dc3b89efSAlistair Francis ddr_low_size = ram_size; 223dc3b89efSAlistair Francis } 224dc3b89efSAlistair Francis 225dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_low, NULL, 226dc3b89efSAlistair Francis "ddr-ram-low", s->ddr_ram, 227dc3b89efSAlistair Francis 0, ddr_low_size); 228dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 229dc3b89efSAlistair Francis 2306675d719SAlistair Francis /* Create the four OCM banks */ 2316675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 2326675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 2336675d719SAlistair Francis 23498a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 235f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 2366675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 2376675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 2386675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 2396675d719SAlistair Francis &s->ocm_ram[i]); 2406675d719SAlistair Francis 2416675d719SAlistair Francis g_free(ocm_name); 2426675d719SAlistair Francis } 2436675d719SAlistair Francis 2447729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 2457729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 2466908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 2477729e1f4SPeter Crosthwaite 2480776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 2496908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 2506396a193SPeter Crosthwaite char *name; 251bf4cb109SPeter Crosthwaite 2522e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 253f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 2546396a193SPeter Crosthwaite 2556396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 2566396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 257f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 2582e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 259f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 2606396a193SPeter Crosthwaite } else { 2616396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 262f0a902f7SPeter Crosthwaite } 2635348c62cSGonglei g_free(name); 264f0a902f7SPeter Crosthwaite 26537d42473SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->apu_cpu[i]), 26637d42473SEdgar E. Iglesias s->secure, "has_el3", NULL); 267c25bd18aSPeter Maydell object_property_set_bool(OBJECT(&s->apu_cpu[i]), 2681946809eSAlistair Francis s->virt, "has_el2", NULL); 2692e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 270e1292517SAlistair Francis "reset-cbar", &error_abort); 2712e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 2722e5577bcSPeter Crosthwaite &err); 273f0a902f7SPeter Crosthwaite if (err) { 27424cfc8dcSAlistair Francis error_propagate(errp, err); 275f0a902f7SPeter Crosthwaite return; 276f0a902f7SPeter Crosthwaite } 2770776d967SEdgar E. Iglesias } 2780776d967SEdgar E. Iglesias 2790776d967SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 2800776d967SEdgar E. Iglesias if (err) { 2810776d967SEdgar E. Iglesias error_propagate(errp, err); 2820776d967SEdgar E. Iglesias return; 2830776d967SEdgar E. Iglesias } 2840776d967SEdgar E. Iglesias 2850776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 2860776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 2870776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 2880776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 2890776d967SEdgar E. Iglesias MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 2900776d967SEdgar E. Iglesias uint32_t addr = r->address; 2910776d967SEdgar E. Iglesias int j; 2920776d967SEdgar E. Iglesias 2930776d967SEdgar E. Iglesias sysbus_mmio_map(gic, r->region_index, addr); 2940776d967SEdgar E. Iglesias 2950776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 2960776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 2970776d967SEdgar E. Iglesias 2980776d967SEdgar E. Iglesias addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 2990776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 3000776d967SEdgar E. Iglesias 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 3010776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 3020776d967SEdgar E. Iglesias } 3030776d967SEdgar E. Iglesias } 3040776d967SEdgar E. Iglesias 3056908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 3060776d967SEdgar E. Iglesias qemu_irq irq; 3077729e1f4SPeter Crosthwaite 3087729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 3092e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 3102e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 311bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 312bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 3132e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 314bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 315bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 3162e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 317f0a902f7SPeter Crosthwaite } 31814ca2e46SPeter Crosthwaite 3196ed92b14SEdgar E. Iglesias if (s->has_rpu) { 3206908ec44SAlistair Francis info_report("The 'has_rpu' property is no longer required, to use the " 3216908ec44SAlistair Francis "RPUs just use -smp 6."); 3226908ec44SAlistair Francis } 3236908ec44SAlistair Francis 3246ed92b14SEdgar E. Iglesias xlnx_zynqmp_create_rpu(s, boot_cpu, &err); 325b58850e7SPeter Crosthwaite if (err) { 32624cfc8dcSAlistair Francis error_propagate(errp, err); 327b58850e7SPeter Crosthwaite return; 328b58850e7SPeter Crosthwaite } 329b58850e7SPeter Crosthwaite 3306396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 3319af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 3326396a193SPeter Crosthwaite return; 3336396a193SPeter Crosthwaite } 3346396a193SPeter Crosthwaite 33514ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 33614ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 33714ca2e46SPeter Crosthwaite } 33814ca2e46SPeter Crosthwaite 33914ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 34014ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 34114ca2e46SPeter Crosthwaite 34214ca2e46SPeter Crosthwaite if (nd->used) { 34314ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 34414ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 34514ca2e46SPeter Crosthwaite } 34620bff213SAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision", 34720bff213SAlistair Francis &error_abort); 3481372fc0bSAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues", 3491372fc0bSAlistair Francis &error_abort); 35014ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 35114ca2e46SPeter Crosthwaite if (err) { 35224cfc8dcSAlistair Francis error_propagate(errp, err); 35314ca2e46SPeter Crosthwaite return; 35414ca2e46SPeter Crosthwaite } 35514ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 35614ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 35714ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 35814ca2e46SPeter Crosthwaite } 3593bade2a9SPeter Crosthwaite 3603bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 3614be12ea0Sxiaoqiang zhao qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hds[i]); 3623bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 3633bade2a9SPeter Crosthwaite if (err) { 36424cfc8dcSAlistair Francis error_propagate(errp, err); 3653bade2a9SPeter Crosthwaite return; 3663bade2a9SPeter Crosthwaite } 3673bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 3683bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 3693bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 3703bade2a9SPeter Crosthwaite } 3716fdf3282SAlistair Francis 3726fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 3736fdf3282SAlistair Francis &error_abort); 3746fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 3756fdf3282SAlistair Francis if (err) { 3766fdf3282SAlistair Francis error_propagate(errp, err); 3776fdf3282SAlistair Francis return; 3786fdf3282SAlistair Francis } 3796fdf3282SAlistair Francis 3806fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 3816fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 38233108e9fSSai Pavan Boddu 38333108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 384eb4f566bSPeter Maydell char *bus_name; 385eb4f566bSPeter Maydell 38633108e9fSSai Pavan Boddu object_property_set_bool(OBJECT(&s->sdhci[i]), true, 38733108e9fSSai Pavan Boddu "realized", &err); 38833108e9fSSai Pavan Boddu if (err) { 38933108e9fSSai Pavan Boddu error_propagate(errp, err); 39033108e9fSSai Pavan Boddu return; 39133108e9fSSai Pavan Boddu } 39233108e9fSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 39333108e9fSSai Pavan Boddu sdhci_addr[i]); 39433108e9fSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 39533108e9fSSai Pavan Boddu gic_spi[sdhci_intr[i]]); 396eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 397eb4f566bSPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 398eb4f566bSPeter Maydell object_property_add_alias(OBJECT(s), bus_name, 399eb4f566bSPeter Maydell OBJECT(&s->sdhci[i]), "sd-bus", 400eb4f566bSPeter Maydell &error_abort); 401eb4f566bSPeter Maydell g_free(bus_name); 40233108e9fSSai Pavan Boddu } 40302d07eb4SAlistair Francis 40402d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 40502d07eb4SAlistair Francis gchar *bus_name; 40602d07eb4SAlistair Francis 40702d07eb4SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 40802d07eb4SAlistair Francis 40902d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 41002d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 41102d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 41202d07eb4SAlistair Francis 41302d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 41402d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 41502d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 41602d07eb4SAlistair Francis OBJECT(&s->spi[i]), "spi0", 41702d07eb4SAlistair Francis &error_abort); 41802d07eb4SAlistair Francis g_free(bus_name); 41902d07eb4SAlistair Francis } 420b93dbcddSKONRAD Frederic 421*babc1f30SFrancisco Iglesias object_property_set_bool(OBJECT(&s->qspi), true, "realized", &err); 422*babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 423*babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 424*babc1f30SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]); 425*babc1f30SFrancisco Iglesias 426*babc1f30SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 427*babc1f30SFrancisco Iglesias gchar *bus_name; 428*babc1f30SFrancisco Iglesias gchar *target_bus; 429*babc1f30SFrancisco Iglesias 430*babc1f30SFrancisco Iglesias /* Alias controller SPI bus to the SoC itself */ 431*babc1f30SFrancisco Iglesias bus_name = g_strdup_printf("qspi%d", i); 432*babc1f30SFrancisco Iglesias target_bus = g_strdup_printf("spi%d", i); 433*babc1f30SFrancisco Iglesias object_property_add_alias(OBJECT(s), bus_name, 434*babc1f30SFrancisco Iglesias OBJECT(&s->qspi), target_bus, 435*babc1f30SFrancisco Iglesias &error_abort); 436*babc1f30SFrancisco Iglesias g_free(bus_name); 437*babc1f30SFrancisco Iglesias g_free(target_bus); 438*babc1f30SFrancisco Iglesias } 439*babc1f30SFrancisco Iglesias 440b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dp), true, "realized", &err); 441b93dbcddSKONRAD Frederic if (err) { 442b93dbcddSKONRAD Frederic error_propagate(errp, err); 443b93dbcddSKONRAD Frederic return; 444b93dbcddSKONRAD Frederic } 445b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 446b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 447b93dbcddSKONRAD Frederic 448b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dpdma), true, "realized", &err); 449b93dbcddSKONRAD Frederic if (err) { 450b93dbcddSKONRAD Frederic error_propagate(errp, err); 451b93dbcddSKONRAD Frederic return; 452b93dbcddSKONRAD Frederic } 453b93dbcddSKONRAD Frederic object_property_set_link(OBJECT(&s->dp), OBJECT(&s->dpdma), "dpdma", 454b93dbcddSKONRAD Frederic &error_abort); 455b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 456b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 457f0a902f7SPeter Crosthwaite } 458f0a902f7SPeter Crosthwaite 4596396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 4606396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 46137d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 4621946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 4636ed92b14SEdgar E. Iglesias DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), 464c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 465c3acfa01SFam Zheng MemoryRegion *), 4666396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 4676396a193SPeter Crosthwaite }; 4686396a193SPeter Crosthwaite 469f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 470f0a902f7SPeter Crosthwaite { 471f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 472f0a902f7SPeter Crosthwaite 4736396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 474f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 475d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 476d8589144SThomas Huth dc->user_creatable = false; 477f0a902f7SPeter Crosthwaite } 478f0a902f7SPeter Crosthwaite 479f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 480f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 481f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 482f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 483f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 484f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 485f0a902f7SPeter Crosthwaite }; 486f0a902f7SPeter Crosthwaite 487f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 488f0a902f7SPeter Crosthwaite { 489f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 490f0a902f7SPeter Crosthwaite } 491f0a902f7SPeter Crosthwaite 492f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 493