1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 204771d756SPaolo Bonzini #include "qemu-common.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 247729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 262a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 277729e1f4SPeter Crosthwaite 287729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 297729e1f4SPeter Crosthwaite 30bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 31bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 32bf4cb109SPeter Crosthwaite 3320bff213SAlistair Francis #define GEM_REVISION 0x40070106 3420bff213SAlistair Francis 357729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 367729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 377729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 387729e1f4SPeter Crosthwaite 396fdf3282SAlistair Francis #define SATA_INTR 133 406fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 416fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 426fdf3282SAlistair Francis 43babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 44babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 45babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 46babc1f30SFrancisco Iglesias 47b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 48b93dbcddSKONRAD Frederic #define DP_IRQ 113 49b93dbcddSKONRAD Frederic 50b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 51b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 52b93dbcddSKONRAD Frederic 530ab7bbc7SAlistair Francis #define IPI_ADDR 0xFF300000 540ab7bbc7SAlistair Francis #define IPI_IRQ 64 550ab7bbc7SAlistair Francis 56*b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ 57*b630d3d4SPhilippe Mathieu-Daudé 5814ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 5914ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 6014ca2e46SPeter Crosthwaite }; 6114ca2e46SPeter Crosthwaite 6214ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 6314ca2e46SPeter Crosthwaite 57, 59, 61, 63, 6414ca2e46SPeter Crosthwaite }; 6514ca2e46SPeter Crosthwaite 663bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 673bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 683bade2a9SPeter Crosthwaite }; 693bade2a9SPeter Crosthwaite 703bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 713bade2a9SPeter Crosthwaite 21, 22, 723bade2a9SPeter Crosthwaite }; 733bade2a9SPeter Crosthwaite 7433108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 7533108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 7633108e9fSSai Pavan Boddu }; 7733108e9fSSai Pavan Boddu 7833108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 7933108e9fSSai Pavan Boddu 48, 49, 8033108e9fSSai Pavan Boddu }; 8133108e9fSSai Pavan Boddu 8202d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 8302d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 8402d07eb4SAlistair Francis }; 8502d07eb4SAlistair Francis 8602d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 8702d07eb4SAlistair Francis 19, 20, 8802d07eb4SAlistair Francis }; 8902d07eb4SAlistair Francis 907729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 917729e1f4SPeter Crosthwaite int region_index; 927729e1f4SPeter Crosthwaite uint32_t address; 937729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 947729e1f4SPeter Crosthwaite 957729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 967729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 977729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 987729e1f4SPeter Crosthwaite }; 99f0a902f7SPeter Crosthwaite 100bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 101bf4cb109SPeter Crosthwaite { 102bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 103bf4cb109SPeter Crosthwaite } 104bf4cb109SPeter Crosthwaite 1056ed92b14SEdgar E. Iglesias static void xlnx_zynqmp_create_rpu(XlnxZynqMPState *s, const char *boot_cpu, 1066ed92b14SEdgar E. Iglesias Error **errp) 1076ed92b14SEdgar E. Iglesias { 1086ed92b14SEdgar E. Iglesias Error *err = NULL; 1096ed92b14SEdgar E. Iglesias int i; 1106908ec44SAlistair Francis int num_rpus = MIN(smp_cpus - XLNX_ZYNQMP_NUM_APU_CPUS, XLNX_ZYNQMP_NUM_RPU_CPUS); 1116ed92b14SEdgar E. Iglesias 1126908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 1136ed92b14SEdgar E. Iglesias char *name; 1146ed92b14SEdgar E. Iglesias 1156ed92b14SEdgar E. Iglesias object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 1166ed92b14SEdgar E. Iglesias "cortex-r5-" TYPE_ARM_CPU); 1176ed92b14SEdgar E. Iglesias object_property_add_child(OBJECT(s), "rpu-cpu[*]", 1186ed92b14SEdgar E. Iglesias OBJECT(&s->rpu_cpu[i]), &error_abort); 1196ed92b14SEdgar E. Iglesias 1206ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 1216ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 1226ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 1236ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 1246ed92b14SEdgar E. Iglesias "start-powered-off", &error_abort); 1256ed92b14SEdgar E. Iglesias } else { 1266ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 1276ed92b14SEdgar E. Iglesias } 1286ed92b14SEdgar E. Iglesias g_free(name); 1296ed92b14SEdgar E. Iglesias 1306ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 1316ed92b14SEdgar E. Iglesias &error_abort); 1326ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 1336ed92b14SEdgar E. Iglesias &err); 1346ed92b14SEdgar E. Iglesias if (err) { 1356ed92b14SEdgar E. Iglesias error_propagate(errp, err); 1366ed92b14SEdgar E. Iglesias return; 1376ed92b14SEdgar E. Iglesias } 1386ed92b14SEdgar E. Iglesias } 1396ed92b14SEdgar E. Iglesias } 1406ed92b14SEdgar E. Iglesias 141f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 142f0a902f7SPeter Crosthwaite { 143f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 144f0a902f7SPeter Crosthwaite int i; 1456908ec44SAlistair Francis int num_apus = MIN(smp_cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 146f0a902f7SPeter Crosthwaite 1476908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 1482e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 149f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 1502e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 151f0a902f7SPeter Crosthwaite &error_abort); 152f0a902f7SPeter Crosthwaite } 1537729e1f4SPeter Crosthwaite 1542a0ee672SEdgar E. Iglesias object_initialize(&s->gic, sizeof(s->gic), gic_class_name()); 1557729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 15614ca2e46SPeter Crosthwaite 15714ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 15814ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 15914ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 16014ca2e46SPeter Crosthwaite } 1613bade2a9SPeter Crosthwaite 1623bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1633bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 1643bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 1653bade2a9SPeter Crosthwaite } 1666fdf3282SAlistair Francis 1676fdf3282SAlistair Francis object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI); 1686fdf3282SAlistair Francis qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default()); 16933108e9fSSai Pavan Boddu 17033108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 17133108e9fSSai Pavan Boddu object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]), 17233108e9fSSai Pavan Boddu TYPE_SYSBUS_SDHCI); 17333108e9fSSai Pavan Boddu qdev_set_parent_bus(DEVICE(&s->sdhci[i]), 17433108e9fSSai Pavan Boddu sysbus_get_default()); 17533108e9fSSai Pavan Boddu } 17602d07eb4SAlistair Francis 17702d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 17802d07eb4SAlistair Francis object_initialize(&s->spi[i], sizeof(s->spi[i]), 17902d07eb4SAlistair Francis TYPE_XILINX_SPIPS); 18002d07eb4SAlistair Francis qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 18102d07eb4SAlistair Francis } 182b93dbcddSKONRAD Frederic 183babc1f30SFrancisco Iglesias object_initialize(&s->qspi, sizeof(s->qspi), TYPE_XLNX_ZYNQMP_QSPIPS); 184babc1f30SFrancisco Iglesias qdev_set_parent_bus(DEVICE(&s->qspi), sysbus_get_default()); 185babc1f30SFrancisco Iglesias 186b93dbcddSKONRAD Frederic object_initialize(&s->dp, sizeof(s->dp), TYPE_XLNX_DP); 187b93dbcddSKONRAD Frederic qdev_set_parent_bus(DEVICE(&s->dp), sysbus_get_default()); 188b93dbcddSKONRAD Frederic 189b93dbcddSKONRAD Frederic object_initialize(&s->dpdma, sizeof(s->dpdma), TYPE_XLNX_DPDMA); 190b93dbcddSKONRAD Frederic qdev_set_parent_bus(DEVICE(&s->dpdma), sysbus_get_default()); 1910ab7bbc7SAlistair Francis 1920ab7bbc7SAlistair Francis object_initialize(&s->ipi, sizeof(s->ipi), TYPE_XLNX_ZYNQMP_IPI); 1930ab7bbc7SAlistair Francis qdev_set_parent_bus(DEVICE(&s->ipi), sysbus_get_default()); 194f0a902f7SPeter Crosthwaite } 195f0a902f7SPeter Crosthwaite 196f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 197f0a902f7SPeter Crosthwaite { 198f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 1997729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 200f0a902f7SPeter Crosthwaite uint8_t i; 201dc3b89efSAlistair Francis uint64_t ram_size; 2026908ec44SAlistair Francis int num_apus = MIN(smp_cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 2036396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 204dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 20514ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 206f0a902f7SPeter Crosthwaite Error *err = NULL; 207f0a902f7SPeter Crosthwaite 208dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 209dc3b89efSAlistair Francis 210dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 211dc3b89efSAlistair Francis * the board level 212dc3b89efSAlistair Francis */ 213dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 214dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 215dc3b89efSAlistair Francis * Create the high DDR memory region as well. 216dc3b89efSAlistair Francis */ 217dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 218dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 219dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 220dc3b89efSAlistair Francis 221dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_high, NULL, 222dc3b89efSAlistair Francis "ddr-ram-high", s->ddr_ram, 223dc3b89efSAlistair Francis ddr_low_size, ddr_high_size); 224dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 225dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 226dc3b89efSAlistair Francis &s->ddr_ram_high); 227dc3b89efSAlistair Francis } else { 228dc3b89efSAlistair Francis /* RAM must be non-zero */ 229dc3b89efSAlistair Francis assert(ram_size); 230dc3b89efSAlistair Francis ddr_low_size = ram_size; 231dc3b89efSAlistair Francis } 232dc3b89efSAlistair Francis 233dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_low, NULL, 234dc3b89efSAlistair Francis "ddr-ram-low", s->ddr_ram, 235dc3b89efSAlistair Francis 0, ddr_low_size); 236dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 237dc3b89efSAlistair Francis 2386675d719SAlistair Francis /* Create the four OCM banks */ 2396675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 2406675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 2416675d719SAlistair Francis 24298a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 243f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 2446675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 2456675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 2466675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 2476675d719SAlistair Francis &s->ocm_ram[i]); 2486675d719SAlistair Francis 2496675d719SAlistair Francis g_free(ocm_name); 2506675d719SAlistair Francis } 2516675d719SAlistair Francis 2527729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 2537729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 2546908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 2557729e1f4SPeter Crosthwaite 2560776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 2576908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 2586396a193SPeter Crosthwaite char *name; 259bf4cb109SPeter Crosthwaite 2602e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 261f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 2626396a193SPeter Crosthwaite 2636396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 2646396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 265f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 2662e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 267f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 2686396a193SPeter Crosthwaite } else { 2696396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 270f0a902f7SPeter Crosthwaite } 2715348c62cSGonglei g_free(name); 272f0a902f7SPeter Crosthwaite 27337d42473SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->apu_cpu[i]), 27437d42473SEdgar E. Iglesias s->secure, "has_el3", NULL); 275c25bd18aSPeter Maydell object_property_set_bool(OBJECT(&s->apu_cpu[i]), 2761946809eSAlistair Francis s->virt, "has_el2", NULL); 2772e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 278e1292517SAlistair Francis "reset-cbar", &error_abort); 2792e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 2802e5577bcSPeter Crosthwaite &err); 281f0a902f7SPeter Crosthwaite if (err) { 28224cfc8dcSAlistair Francis error_propagate(errp, err); 283f0a902f7SPeter Crosthwaite return; 284f0a902f7SPeter Crosthwaite } 2850776d967SEdgar E. Iglesias } 2860776d967SEdgar E. Iglesias 2870776d967SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 2880776d967SEdgar E. Iglesias if (err) { 2890776d967SEdgar E. Iglesias error_propagate(errp, err); 2900776d967SEdgar E. Iglesias return; 2910776d967SEdgar E. Iglesias } 2920776d967SEdgar E. Iglesias 2930776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 2940776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 2950776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 2960776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 2970776d967SEdgar E. Iglesias MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 2980776d967SEdgar E. Iglesias uint32_t addr = r->address; 2990776d967SEdgar E. Iglesias int j; 3000776d967SEdgar E. Iglesias 3010776d967SEdgar E. Iglesias sysbus_mmio_map(gic, r->region_index, addr); 3020776d967SEdgar E. Iglesias 3030776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 3040776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 3050776d967SEdgar E. Iglesias 3060776d967SEdgar E. Iglesias addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 3070776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 3080776d967SEdgar E. Iglesias 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 3090776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 3100776d967SEdgar E. Iglesias } 3110776d967SEdgar E. Iglesias } 3120776d967SEdgar E. Iglesias 3136908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 3140776d967SEdgar E. Iglesias qemu_irq irq; 3157729e1f4SPeter Crosthwaite 3167729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 3172e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 3182e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 319bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 320bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 3212e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 322bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 323bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 3242e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 325f0a902f7SPeter Crosthwaite } 32614ca2e46SPeter Crosthwaite 3276ed92b14SEdgar E. Iglesias if (s->has_rpu) { 3286908ec44SAlistair Francis info_report("The 'has_rpu' property is no longer required, to use the " 3296908ec44SAlistair Francis "RPUs just use -smp 6."); 3306908ec44SAlistair Francis } 3316908ec44SAlistair Francis 3326ed92b14SEdgar E. Iglesias xlnx_zynqmp_create_rpu(s, boot_cpu, &err); 333b58850e7SPeter Crosthwaite if (err) { 33424cfc8dcSAlistair Francis error_propagate(errp, err); 335b58850e7SPeter Crosthwaite return; 336b58850e7SPeter Crosthwaite } 337b58850e7SPeter Crosthwaite 3386396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 3399af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 3406396a193SPeter Crosthwaite return; 3416396a193SPeter Crosthwaite } 3426396a193SPeter Crosthwaite 34314ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 34414ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 34514ca2e46SPeter Crosthwaite } 34614ca2e46SPeter Crosthwaite 34714ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 34814ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 34914ca2e46SPeter Crosthwaite 35014ca2e46SPeter Crosthwaite if (nd->used) { 35114ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 35214ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 35314ca2e46SPeter Crosthwaite } 35420bff213SAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision", 35520bff213SAlistair Francis &error_abort); 3561372fc0bSAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues", 3571372fc0bSAlistair Francis &error_abort); 35814ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 35914ca2e46SPeter Crosthwaite if (err) { 36024cfc8dcSAlistair Francis error_propagate(errp, err); 36114ca2e46SPeter Crosthwaite return; 36214ca2e46SPeter Crosthwaite } 36314ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 36414ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 36514ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 36614ca2e46SPeter Crosthwaite } 3673bade2a9SPeter Crosthwaite 3683bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 3694be12ea0Sxiaoqiang zhao qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hds[i]); 3703bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 3713bade2a9SPeter Crosthwaite if (err) { 37224cfc8dcSAlistair Francis error_propagate(errp, err); 3733bade2a9SPeter Crosthwaite return; 3743bade2a9SPeter Crosthwaite } 3753bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 3763bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 3773bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 3783bade2a9SPeter Crosthwaite } 3796fdf3282SAlistair Francis 3806fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 3816fdf3282SAlistair Francis &error_abort); 3826fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 3836fdf3282SAlistair Francis if (err) { 3846fdf3282SAlistair Francis error_propagate(errp, err); 3856fdf3282SAlistair Francis return; 3866fdf3282SAlistair Francis } 3876fdf3282SAlistair Francis 3886fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 3896fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 39033108e9fSSai Pavan Boddu 39133108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 392*b630d3d4SPhilippe Mathieu-Daudé char *bus_name = g_strdup_printf("sd-bus%d", i); 393*b630d3d4SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]); 394*b630d3d4SPhilippe Mathieu-Daudé Object *sdhci = OBJECT(&s->sdhci[i]); 395eb4f566bSPeter Maydell 396*b630d3d4SPhilippe Mathieu-Daudé /* Compatible with: 397*b630d3d4SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.00 398*b630d3d4SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 399*b630d3d4SPhilippe Mathieu-Daudé * - eMMC Specification Version 4.51 400*b630d3d4SPhilippe Mathieu-Daudé */ 401*b630d3d4SPhilippe Mathieu-Daudé object_property_set_uint(sdhci, 3, "sd-spec-version", &err); 402*b630d3d4SPhilippe Mathieu-Daudé object_property_set_uint(sdhci, SDHCI_CAPABILITIES, "capareg", &err); 403*b630d3d4SPhilippe Mathieu-Daudé object_property_set_bool(sdhci, true, "realized", &err); 40433108e9fSSai Pavan Boddu if (err) { 40533108e9fSSai Pavan Boddu error_propagate(errp, err); 40633108e9fSSai Pavan Boddu return; 40733108e9fSSai Pavan Boddu } 408*b630d3d4SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, sdhci_addr[i]); 409*b630d3d4SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]); 410*b630d3d4SPhilippe Mathieu-Daudé 411eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 412*b630d3d4SPhilippe Mathieu-Daudé object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus", 413eb4f566bSPeter Maydell &error_abort); 414eb4f566bSPeter Maydell g_free(bus_name); 41533108e9fSSai Pavan Boddu } 41602d07eb4SAlistair Francis 41702d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 41802d07eb4SAlistair Francis gchar *bus_name; 41902d07eb4SAlistair Francis 42002d07eb4SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 42102d07eb4SAlistair Francis 42202d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 42302d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 42402d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 42502d07eb4SAlistair Francis 42602d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 42702d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 42802d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 42902d07eb4SAlistair Francis OBJECT(&s->spi[i]), "spi0", 43002d07eb4SAlistair Francis &error_abort); 43102d07eb4SAlistair Francis g_free(bus_name); 43202d07eb4SAlistair Francis } 433b93dbcddSKONRAD Frederic 434babc1f30SFrancisco Iglesias object_property_set_bool(OBJECT(&s->qspi), true, "realized", &err); 435babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 436babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 437babc1f30SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]); 438babc1f30SFrancisco Iglesias 439babc1f30SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 440babc1f30SFrancisco Iglesias gchar *bus_name; 441babc1f30SFrancisco Iglesias gchar *target_bus; 442babc1f30SFrancisco Iglesias 443babc1f30SFrancisco Iglesias /* Alias controller SPI bus to the SoC itself */ 444babc1f30SFrancisco Iglesias bus_name = g_strdup_printf("qspi%d", i); 445babc1f30SFrancisco Iglesias target_bus = g_strdup_printf("spi%d", i); 446babc1f30SFrancisco Iglesias object_property_add_alias(OBJECT(s), bus_name, 447babc1f30SFrancisco Iglesias OBJECT(&s->qspi), target_bus, 448babc1f30SFrancisco Iglesias &error_abort); 449babc1f30SFrancisco Iglesias g_free(bus_name); 450babc1f30SFrancisco Iglesias g_free(target_bus); 451babc1f30SFrancisco Iglesias } 452babc1f30SFrancisco Iglesias 453b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dp), true, "realized", &err); 454b93dbcddSKONRAD Frederic if (err) { 455b93dbcddSKONRAD Frederic error_propagate(errp, err); 456b93dbcddSKONRAD Frederic return; 457b93dbcddSKONRAD Frederic } 458b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 459b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 460b93dbcddSKONRAD Frederic 461b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dpdma), true, "realized", &err); 462b93dbcddSKONRAD Frederic if (err) { 463b93dbcddSKONRAD Frederic error_propagate(errp, err); 464b93dbcddSKONRAD Frederic return; 465b93dbcddSKONRAD Frederic } 466b93dbcddSKONRAD Frederic object_property_set_link(OBJECT(&s->dp), OBJECT(&s->dpdma), "dpdma", 467b93dbcddSKONRAD Frederic &error_abort); 468b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 469b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 4700ab7bbc7SAlistair Francis 4710ab7bbc7SAlistair Francis object_property_set_bool(OBJECT(&s->ipi), true, "realized", &err); 4720ab7bbc7SAlistair Francis if (err) { 4730ab7bbc7SAlistair Francis error_propagate(errp, err); 4740ab7bbc7SAlistair Francis return; 4750ab7bbc7SAlistair Francis } 4760ab7bbc7SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); 4770ab7bbc7SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); 478f0a902f7SPeter Crosthwaite } 479f0a902f7SPeter Crosthwaite 4806396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 4816396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 48237d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 4831946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 4846ed92b14SEdgar E. Iglesias DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), 485c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 486c3acfa01SFam Zheng MemoryRegion *), 4876396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 4886396a193SPeter Crosthwaite }; 4896396a193SPeter Crosthwaite 490f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 491f0a902f7SPeter Crosthwaite { 492f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 493f0a902f7SPeter Crosthwaite 4946396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 495f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 496d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 497d8589144SThomas Huth dc->user_creatable = false; 498f0a902f7SPeter Crosthwaite } 499f0a902f7SPeter Crosthwaite 500f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 501f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 502f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 503f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 504f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 505f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 506f0a902f7SPeter Crosthwaite }; 507f0a902f7SPeter Crosthwaite 508f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 509f0a902f7SPeter Crosthwaite { 510f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 511f0a902f7SPeter Crosthwaite } 512f0a902f7SPeter Crosthwaite 513f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 514