xref: /qemu/hw/arm/xlnx-zynqmp.c (revision 840c22cd542e6210d65cc6f24944c5870f34e5d8)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
200b8fa32fSMarkus Armbruster #include "qemu/module.h"
214771d756SPaolo Bonzini #include "cpu.h"
22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
24cc7d44c2SLike Xu #include "hw/boards.h"
257729e1f4SPeter Crosthwaite #include "exec/address-spaces.h"
262a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h"
275a720b1eSMarkus Armbruster #include "sysemu/sysemu.h"
282a0ee672SEdgar E. Iglesias #include "kvm_arm.h"
297729e1f4SPeter Crosthwaite 
307729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
317729e1f4SPeter Crosthwaite 
32bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
33bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
3475b749afSLuc Michel #define ARM_HYP_TIMER_PPI   26
3575b749afSLuc Michel #define ARM_SEC_TIMER_PPI   29
3675b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25
37bf4cb109SPeter Crosthwaite 
3820bff213SAlistair Francis #define GEM_REVISION        0x40070106
3920bff213SAlistair Francis 
407729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
417729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
427729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
4375b749afSLuc Michel #define GIC_VIFACE_ADDR     0xf9040000
4475b749afSLuc Michel #define GIC_VCPU_ADDR       0xf9060000
457729e1f4SPeter Crosthwaite 
466fdf3282SAlistair Francis #define SATA_INTR           133
476fdf3282SAlistair Francis #define SATA_ADDR           0xFD0C0000
486fdf3282SAlistair Francis #define SATA_NUM_PORTS      2
496fdf3282SAlistair Francis 
50babc1f30SFrancisco Iglesias #define QSPI_ADDR           0xff0f0000
51babc1f30SFrancisco Iglesias #define LQSPI_ADDR          0xc0000000
52babc1f30SFrancisco Iglesias #define QSPI_IRQ            15
53babc1f30SFrancisco Iglesias 
54b93dbcddSKONRAD Frederic #define DP_ADDR             0xfd4a0000
55b93dbcddSKONRAD Frederic #define DP_IRQ              113
56b93dbcddSKONRAD Frederic 
57b93dbcddSKONRAD Frederic #define DPDMA_ADDR          0xfd4c0000
58b93dbcddSKONRAD Frederic #define DPDMA_IRQ           116
59b93dbcddSKONRAD Frederic 
600ab7bbc7SAlistair Francis #define IPI_ADDR            0xFF300000
610ab7bbc7SAlistair Francis #define IPI_IRQ             64
620ab7bbc7SAlistair Francis 
6308b2f15eSAlistair Francis #define RTC_ADDR            0xffa60000
6408b2f15eSAlistair Francis #define RTC_IRQ             26
6508b2f15eSAlistair Francis 
66b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES  0x280737ec6481 /* Datasheet: UG1085 (v1.7) */
67b630d3d4SPhilippe Mathieu-Daudé 
6814ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
6914ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
7014ca2e46SPeter Crosthwaite };
7114ca2e46SPeter Crosthwaite 
7214ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
7314ca2e46SPeter Crosthwaite     57, 59, 61, 63,
7414ca2e46SPeter Crosthwaite };
7514ca2e46SPeter Crosthwaite 
763bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
773bade2a9SPeter Crosthwaite     0xFF000000, 0xFF010000,
783bade2a9SPeter Crosthwaite };
793bade2a9SPeter Crosthwaite 
803bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
813bade2a9SPeter Crosthwaite     21, 22,
823bade2a9SPeter Crosthwaite };
833bade2a9SPeter Crosthwaite 
84*840c22cdSVikram Garhwal static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = {
85*840c22cdSVikram Garhwal     0xFF060000, 0xFF070000,
86*840c22cdSVikram Garhwal };
87*840c22cdSVikram Garhwal 
88*840c22cdSVikram Garhwal static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = {
89*840c22cdSVikram Garhwal     23, 24,
90*840c22cdSVikram Garhwal };
91*840c22cdSVikram Garhwal 
9233108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
9333108e9fSSai Pavan Boddu     0xFF160000, 0xFF170000,
9433108e9fSSai Pavan Boddu };
9533108e9fSSai Pavan Boddu 
9633108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
9733108e9fSSai Pavan Boddu     48, 49,
9833108e9fSSai Pavan Boddu };
9933108e9fSSai Pavan Boddu 
10002d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
10102d07eb4SAlistair Francis     0xFF040000, 0xFF050000,
10202d07eb4SAlistair Francis };
10302d07eb4SAlistair Francis 
10402d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
10502d07eb4SAlistair Francis     19, 20,
10602d07eb4SAlistair Francis };
10702d07eb4SAlistair Francis 
10804965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
10904965bcaSFrancisco Iglesias     0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000,
11004965bcaSFrancisco Iglesias     0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000
11104965bcaSFrancisco Iglesias };
11204965bcaSFrancisco Iglesias 
11304965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
11404965bcaSFrancisco Iglesias     124, 125, 126, 127, 128, 129, 130, 131
11504965bcaSFrancisco Iglesias };
11604965bcaSFrancisco Iglesias 
11704965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
11804965bcaSFrancisco Iglesias     0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000,
11904965bcaSFrancisco Iglesias     0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000
12004965bcaSFrancisco Iglesias };
12104965bcaSFrancisco Iglesias 
12204965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
12304965bcaSFrancisco Iglesias     77, 78, 79, 80, 81, 82, 83, 84
12404965bcaSFrancisco Iglesias };
12504965bcaSFrancisco Iglesias 
1267729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
1277729e1f4SPeter Crosthwaite     int region_index;
1287729e1f4SPeter Crosthwaite     uint32_t address;
12975b749afSLuc Michel     uint32_t offset;
13075b749afSLuc Michel     bool virt;
1317729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
1327729e1f4SPeter Crosthwaite 
1337729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
13475b749afSLuc Michel     /* Distributor */
13575b749afSLuc Michel     {
13675b749afSLuc Michel         .region_index = 0,
13775b749afSLuc Michel         .address = GIC_DIST_ADDR,
13875b749afSLuc Michel         .offset = 0,
13975b749afSLuc Michel         .virt = false
14075b749afSLuc Michel     },
14175b749afSLuc Michel 
14275b749afSLuc Michel     /* CPU interface */
14375b749afSLuc Michel     {
14475b749afSLuc Michel         .region_index = 1,
14575b749afSLuc Michel         .address = GIC_CPU_ADDR,
14675b749afSLuc Michel         .offset = 0,
14775b749afSLuc Michel         .virt = false
14875b749afSLuc Michel     },
14975b749afSLuc Michel     {
15075b749afSLuc Michel         .region_index = 1,
15175b749afSLuc Michel         .address = GIC_CPU_ADDR + 0x10000,
15275b749afSLuc Michel         .offset = 0x1000,
15375b749afSLuc Michel         .virt = false
15475b749afSLuc Michel     },
15575b749afSLuc Michel 
15675b749afSLuc Michel     /* Virtual interface */
15775b749afSLuc Michel     {
15875b749afSLuc Michel         .region_index = 2,
15975b749afSLuc Michel         .address = GIC_VIFACE_ADDR,
16075b749afSLuc Michel         .offset = 0,
16175b749afSLuc Michel         .virt = true
16275b749afSLuc Michel     },
16375b749afSLuc Michel 
16475b749afSLuc Michel     /* Virtual CPU interface */
16575b749afSLuc Michel     {
16675b749afSLuc Michel         .region_index = 3,
16775b749afSLuc Michel         .address = GIC_VCPU_ADDR,
16875b749afSLuc Michel         .offset = 0,
16975b749afSLuc Michel         .virt = true
17075b749afSLuc Michel     },
17175b749afSLuc Michel     {
17275b749afSLuc Michel         .region_index = 3,
17375b749afSLuc Michel         .address = GIC_VCPU_ADDR + 0x10000,
17475b749afSLuc Michel         .offset = 0x1000,
17575b749afSLuc Michel         .virt = true
17675b749afSLuc Michel     },
1777729e1f4SPeter Crosthwaite };
178f0a902f7SPeter Crosthwaite 
179bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
180bf4cb109SPeter Crosthwaite {
181bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
182bf4cb109SPeter Crosthwaite }
183bf4cb109SPeter Crosthwaite 
184cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s,
185cc7d44c2SLike Xu                                    const char *boot_cpu, Error **errp)
1866ed92b14SEdgar E. Iglesias {
1876ed92b14SEdgar E. Iglesias     int i;
188cc7d44c2SLike Xu     int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS,
189cc7d44c2SLike Xu                        XLNX_ZYNQMP_NUM_RPU_CPUS);
1906ed92b14SEdgar E. Iglesias 
191e5b51753SPeter Maydell     if (num_rpus <= 0) {
192e5b51753SPeter Maydell         /* Don't create rpu-cluster object if there's nothing to put in it */
193e5b51753SPeter Maydell         return;
194e5b51753SPeter Maydell     }
195e5b51753SPeter Maydell 
196816fd397SLuc Michel     object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster,
1979fc7fc4dSMarkus Armbruster                             TYPE_CPU_CLUSTER);
198816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1);
199816fd397SLuc Michel 
2006908ec44SAlistair Francis     for (i = 0; i < num_rpus; i++) {
2017a309cc9SMarkus Armbruster         const char *name;
2026ed92b14SEdgar E. Iglesias 
203d0313798SPhilippe Mathieu-Daudé         object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]",
2049fc7fc4dSMarkus Armbruster                                 &s->rpu_cpu[i],
2059fc7fc4dSMarkus Armbruster                                 ARM_CPU_TYPE_NAME("cortex-r5f"));
2066ed92b14SEdgar E. Iglesias 
2076ed92b14SEdgar E. Iglesias         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
2086ed92b14SEdgar E. Iglesias         if (strcmp(name, boot_cpu)) {
2096ed92b14SEdgar E. Iglesias             /* Secondary CPUs start in PSCI powered-down state */
2105325cc34SMarkus Armbruster             object_property_set_bool(OBJECT(&s->rpu_cpu[i]),
2115325cc34SMarkus Armbruster                                      "start-powered-off", true, &error_abort);
2126ed92b14SEdgar E. Iglesias         } else {
2136ed92b14SEdgar E. Iglesias             s->boot_cpu_ptr = &s->rpu_cpu[i];
2146ed92b14SEdgar E. Iglesias         }
2156ed92b14SEdgar E. Iglesias 
2165325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true,
2176ed92b14SEdgar E. Iglesias                                  &error_abort);
218668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) {
2196ed92b14SEdgar E. Iglesias             return;
2206ed92b14SEdgar E. Iglesias         }
2216ed92b14SEdgar E. Iglesias     }
222fa434424SPeter Maydell 
223ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal);
2246ed92b14SEdgar E. Iglesias }
2256ed92b14SEdgar E. Iglesias 
226f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
227f0a902f7SPeter Crosthwaite {
228cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
229f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
230f0a902f7SPeter Crosthwaite     int i;
231cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
232f0a902f7SPeter Crosthwaite 
233816fd397SLuc Michel     object_initialize_child(obj, "apu-cluster", &s->apu_cluster,
2349fc7fc4dSMarkus Armbruster                             TYPE_CPU_CLUSTER);
235816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0);
236816fd397SLuc Michel 
2376908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
238816fd397SLuc Michel         object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]",
2399fc7fc4dSMarkus Armbruster                                 &s->apu_cpu[i],
2409fc7fc4dSMarkus Armbruster                                 ARM_CPU_TYPE_NAME("cortex-a53"));
241f0a902f7SPeter Crosthwaite     }
2427729e1f4SPeter Crosthwaite 
243db873cc5SMarkus Armbruster     object_initialize_child(obj, "gic", &s->gic, gic_class_name());
24414ca2e46SPeter Crosthwaite 
24514ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
246db873cc5SMarkus Armbruster         object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM);
24714ca2e46SPeter Crosthwaite     }
2483bade2a9SPeter Crosthwaite 
2493bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
250db873cc5SMarkus Armbruster         object_initialize_child(obj, "uart[*]", &s->uart[i],
251ccf02d73SThomas Huth                                 TYPE_CADENCE_UART);
2523bade2a9SPeter Crosthwaite     }
2536fdf3282SAlistair Francis 
254*840c22cdSVikram Garhwal     for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
255*840c22cdSVikram Garhwal         object_initialize_child(obj, "can[*]", &s->can[i],
256*840c22cdSVikram Garhwal                                 TYPE_XLNX_ZYNQMP_CAN);
257*840c22cdSVikram Garhwal     }
258*840c22cdSVikram Garhwal 
259db873cc5SMarkus Armbruster     object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI);
26033108e9fSSai Pavan Boddu 
26133108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
2625a147c8cSMarkus Armbruster         object_initialize_child(obj, "sdhci[*]", &s->sdhci[i],
2635a147c8cSMarkus Armbruster                                 TYPE_SYSBUS_SDHCI);
26433108e9fSSai Pavan Boddu     }
26502d07eb4SAlistair Francis 
26602d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
267db873cc5SMarkus Armbruster         object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS);
26802d07eb4SAlistair Francis     }
269b93dbcddSKONRAD Frederic 
270db873cc5SMarkus Armbruster     object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS);
271babc1f30SFrancisco Iglesias 
272db873cc5SMarkus Armbruster     object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP);
273b93dbcddSKONRAD Frederic 
274db873cc5SMarkus Armbruster     object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA);
2750ab7bbc7SAlistair Francis 
276db873cc5SMarkus Armbruster     object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI);
27708b2f15eSAlistair Francis 
278db873cc5SMarkus Armbruster     object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC);
27904965bcaSFrancisco Iglesias 
28004965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
281db873cc5SMarkus Armbruster         object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA);
28204965bcaSFrancisco Iglesias     }
28304965bcaSFrancisco Iglesias 
28404965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
285db873cc5SMarkus Armbruster         object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA);
28604965bcaSFrancisco Iglesias     }
287f0a902f7SPeter Crosthwaite }
288f0a902f7SPeter Crosthwaite 
289f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
290f0a902f7SPeter Crosthwaite {
291cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
292f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
2937729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
294f0a902f7SPeter Crosthwaite     uint8_t i;
295dc3b89efSAlistair Francis     uint64_t ram_size;
296cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
2976396a193SPeter Crosthwaite     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
298dc3b89efSAlistair Francis     ram_addr_t ddr_low_size, ddr_high_size;
29914ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
300f0a902f7SPeter Crosthwaite     Error *err = NULL;
301f0a902f7SPeter Crosthwaite 
302dc3b89efSAlistair Francis     ram_size = memory_region_size(s->ddr_ram);
303dc3b89efSAlistair Francis 
304dc3b89efSAlistair Francis     /* Create the DDR Memory Regions. User friendly checks should happen at
305dc3b89efSAlistair Francis      * the board level
306dc3b89efSAlistair Francis      */
307dc3b89efSAlistair Francis     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
308dc3b89efSAlistair Francis         /* The RAM size is above the maximum available for the low DDR.
309dc3b89efSAlistair Francis          * Create the high DDR memory region as well.
310dc3b89efSAlistair Francis          */
311dc3b89efSAlistair Francis         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
312dc3b89efSAlistair Francis         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
313dc3b89efSAlistair Francis         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
314dc3b89efSAlistair Francis 
31532b9523aSPhilippe Mathieu-Daudé         memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev),
31632b9523aSPhilippe Mathieu-Daudé                                  "ddr-ram-high", s->ddr_ram, ddr_low_size,
31732b9523aSPhilippe Mathieu-Daudé                                  ddr_high_size);
318dc3b89efSAlistair Francis         memory_region_add_subregion(get_system_memory(),
319dc3b89efSAlistair Francis                                     XLNX_ZYNQMP_HIGH_RAM_START,
320dc3b89efSAlistair Francis                                     &s->ddr_ram_high);
321dc3b89efSAlistair Francis     } else {
322dc3b89efSAlistair Francis         /* RAM must be non-zero */
323dc3b89efSAlistair Francis         assert(ram_size);
324dc3b89efSAlistair Francis         ddr_low_size = ram_size;
325dc3b89efSAlistair Francis     }
326dc3b89efSAlistair Francis 
32732b9523aSPhilippe Mathieu-Daudé     memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low",
32832b9523aSPhilippe Mathieu-Daudé                              s->ddr_ram, 0, ddr_low_size);
329dc3b89efSAlistair Francis     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
330dc3b89efSAlistair Francis 
3316675d719SAlistair Francis     /* Create the four OCM banks */
3326675d719SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
3336675d719SAlistair Francis         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
3346675d719SAlistair Francis 
33598a99ce0SPeter Maydell         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
336f8ed85acSMarkus Armbruster                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
3376675d719SAlistair Francis         memory_region_add_subregion(get_system_memory(),
3386675d719SAlistair Francis                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
3396675d719SAlistair Francis                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
3406675d719SAlistair Francis                                     &s->ocm_ram[i]);
3416675d719SAlistair Francis 
3426675d719SAlistair Francis         g_free(ocm_name);
3436675d719SAlistair Francis     }
3446675d719SAlistair Francis 
3457729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
3467729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
3476908ec44SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus);
34875b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure);
34975b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic),
35075b749afSLuc Michel                       "has-virtualization-extensions", s->virt);
3517729e1f4SPeter Crosthwaite 
352ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal);
353816fd397SLuc Michel 
3540776d967SEdgar E. Iglesias     /* Realize APUs before realizing the GIC. KVM requires this.  */
3556908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
3567a309cc9SMarkus Armbruster         const char *name;
357bf4cb109SPeter Crosthwaite 
3585325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit",
3595325cc34SMarkus Armbruster                                 QEMU_PSCI_CONDUIT_SMC, &error_abort);
3606396a193SPeter Crosthwaite 
3616396a193SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
3626396a193SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
363f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
3645325cc34SMarkus Armbruster             object_property_set_bool(OBJECT(&s->apu_cpu[i]),
3655325cc34SMarkus Armbruster                                      "start-powered-off", true, &error_abort);
3666396a193SPeter Crosthwaite         } else {
3676396a193SPeter Crosthwaite             s->boot_cpu_ptr = &s->apu_cpu[i];
368f0a902f7SPeter Crosthwaite         }
369f0a902f7SPeter Crosthwaite 
3705325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure,
3715325cc34SMarkus Armbruster                                  NULL);
3725325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt,
3735325cc34SMarkus Armbruster                                  NULL);
3745325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar",
3755325cc34SMarkus Armbruster                                 GIC_BASE_ADDR, &error_abort);
3765325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count",
3775325cc34SMarkus Armbruster                                 num_apus, &error_abort);
378668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) {
379f0a902f7SPeter Crosthwaite             return;
380f0a902f7SPeter Crosthwaite         }
3810776d967SEdgar E. Iglesias     }
3820776d967SEdgar E. Iglesias 
383668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
3840776d967SEdgar E. Iglesias         return;
3850776d967SEdgar E. Iglesias     }
3860776d967SEdgar E. Iglesias 
3870776d967SEdgar E. Iglesias     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
3880776d967SEdgar E. Iglesias     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
3890776d967SEdgar E. Iglesias         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
3900776d967SEdgar E. Iglesias         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
39175b749afSLuc Michel         MemoryRegion *mr;
3920776d967SEdgar E. Iglesias         uint32_t addr = r->address;
3930776d967SEdgar E. Iglesias         int j;
3940776d967SEdgar E. Iglesias 
39575b749afSLuc Michel         if (r->virt && !s->virt) {
39675b749afSLuc Michel             continue;
39775b749afSLuc Michel         }
3980776d967SEdgar E. Iglesias 
39975b749afSLuc Michel         mr = sysbus_mmio_get_region(gic, r->region_index);
4000776d967SEdgar E. Iglesias         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
4010776d967SEdgar E. Iglesias             MemoryRegion *alias = &s->gic_mr[i][j];
4020776d967SEdgar E. Iglesias 
4030776d967SEdgar E. Iglesias             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
40475b749afSLuc Michel                                      r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE);
4050776d967SEdgar E. Iglesias             memory_region_add_subregion(system_memory, addr, alias);
40675b749afSLuc Michel 
40775b749afSLuc Michel             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
4080776d967SEdgar E. Iglesias         }
4090776d967SEdgar E. Iglesias     }
4100776d967SEdgar E. Iglesias 
4116908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
4120776d967SEdgar E. Iglesias         qemu_irq irq;
4137729e1f4SPeter Crosthwaite 
4147729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
4152e5577bcSPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
4162e5577bcSPeter Crosthwaite                                             ARM_CPU_IRQ));
41775b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus,
41875b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
41975b749afSLuc Michel                                             ARM_CPU_FIQ));
42075b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2,
42175b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
42275b749afSLuc Michel                                             ARM_CPU_VIRQ));
42375b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3,
42475b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
42575b749afSLuc Michel                                             ARM_CPU_VFIQ));
426bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
427bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
42875b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq);
429bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
430bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
43175b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq);
43275b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
43375b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI));
43475b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq);
43575b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
43675b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI));
43775b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq);
43875b749afSLuc Michel 
43975b749afSLuc Michel         if (s->virt) {
44075b749afSLuc Michel             irq = qdev_get_gpio_in(DEVICE(&s->gic),
44175b749afSLuc Michel                                    arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI));
44275b749afSLuc Michel             sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq);
44375b749afSLuc Michel         }
444f0a902f7SPeter Crosthwaite     }
44514ca2e46SPeter Crosthwaite 
4466ed92b14SEdgar E. Iglesias     if (s->has_rpu) {
4476908ec44SAlistair Francis         info_report("The 'has_rpu' property is no longer required, to use the "
4486908ec44SAlistair Francis                     "RPUs just use -smp 6.");
4496908ec44SAlistair Francis     }
4506908ec44SAlistair Francis 
451cc7d44c2SLike Xu     xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err);
452b58850e7SPeter Crosthwaite     if (err) {
45324cfc8dcSAlistair Francis         error_propagate(errp, err);
454b58850e7SPeter Crosthwaite         return;
455b58850e7SPeter Crosthwaite     }
456b58850e7SPeter Crosthwaite 
4576396a193SPeter Crosthwaite     if (!s->boot_cpu_ptr) {
4589af9e0feSMarkus Armbruster         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
4596396a193SPeter Crosthwaite         return;
4606396a193SPeter Crosthwaite     }
4616396a193SPeter Crosthwaite 
46214ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
46314ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
46414ca2e46SPeter Crosthwaite     }
46514ca2e46SPeter Crosthwaite 
46614ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
46714ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
46814ca2e46SPeter Crosthwaite 
4697ad36e2eSMarkus Armbruster         /* FIXME use qdev NIC properties instead of nd_table[] */
47014ca2e46SPeter Crosthwaite         if (nd->used) {
47114ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
47214ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
47314ca2e46SPeter Crosthwaite         }
4745325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION,
47520bff213SAlistair Francis                                 &error_abort);
476dfc38879SBin Meng         object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23,
477dfc38879SBin Meng                                 &error_abort);
4785325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2,
4791372fc0bSAlistair Francis                                 &error_abort);
480668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) {
48114ca2e46SPeter Crosthwaite             return;
48214ca2e46SPeter Crosthwaite         }
48314ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
48414ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
48514ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
48614ca2e46SPeter Crosthwaite     }
4873bade2a9SPeter Crosthwaite 
4883bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
4899bca0edbSPeter Maydell         qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
490668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
4913bade2a9SPeter Crosthwaite             return;
4923bade2a9SPeter Crosthwaite         }
4933bade2a9SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
4943bade2a9SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
4953bade2a9SPeter Crosthwaite                            gic_spi[uart_intr[i]]);
4963bade2a9SPeter Crosthwaite     }
4976fdf3282SAlistair Francis 
498*840c22cdSVikram Garhwal     for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
499*840c22cdSVikram Garhwal         object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq",
500*840c22cdSVikram Garhwal                                 XLNX_ZYNQMP_CAN_REF_CLK, &error_abort);
501*840c22cdSVikram Garhwal 
502*840c22cdSVikram Garhwal         object_property_set_link(OBJECT(&s->can[i]), "canbus",
503*840c22cdSVikram Garhwal                                  OBJECT(s->canbus[i]), &error_fatal);
504*840c22cdSVikram Garhwal 
505*840c22cdSVikram Garhwal         sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err);
506*840c22cdSVikram Garhwal         if (err) {
507*840c22cdSVikram Garhwal             error_propagate(errp, err);
508*840c22cdSVikram Garhwal             return;
509*840c22cdSVikram Garhwal         }
510*840c22cdSVikram Garhwal         sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]);
511*840c22cdSVikram Garhwal         sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0,
512*840c22cdSVikram Garhwal                            gic_spi[can_intr[i]]);
513*840c22cdSVikram Garhwal     }
514*840c22cdSVikram Garhwal 
5155325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS,
5166fdf3282SAlistair Francis                             &error_abort);
517668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
5186fdf3282SAlistair Francis         return;
5196fdf3282SAlistair Francis     }
5206fdf3282SAlistair Francis 
5216fdf3282SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
5226fdf3282SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
52333108e9fSSai Pavan Boddu 
52433108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
52563fef628SPeter Maydell         char *bus_name;
526b630d3d4SPhilippe Mathieu-Daudé         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]);
527b630d3d4SPhilippe Mathieu-Daudé         Object *sdhci = OBJECT(&s->sdhci[i]);
528eb4f566bSPeter Maydell 
529b630d3d4SPhilippe Mathieu-Daudé         /* Compatible with:
530b630d3d4SPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 3.00
531b630d3d4SPhilippe Mathieu-Daudé          * - SDIO Specification Version 3.0
532b630d3d4SPhilippe Mathieu-Daudé          * - eMMC Specification Version 4.51
533b630d3d4SPhilippe Mathieu-Daudé          */
534668f62ecSMarkus Armbruster         if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) {
535660b4e70SPeter Maydell             return;
536660b4e70SPeter Maydell         }
537778a2dc5SMarkus Armbruster         if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES,
538668f62ecSMarkus Armbruster                                       errp)) {
539660b4e70SPeter Maydell             return;
540660b4e70SPeter Maydell         }
541668f62ecSMarkus Armbruster         if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) {
542660b4e70SPeter Maydell             return;
543660b4e70SPeter Maydell         }
544668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) {
54533108e9fSSai Pavan Boddu             return;
54633108e9fSSai Pavan Boddu         }
547b630d3d4SPhilippe Mathieu-Daudé         sysbus_mmio_map(sbd, 0, sdhci_addr[i]);
548b630d3d4SPhilippe Mathieu-Daudé         sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]);
549b630d3d4SPhilippe Mathieu-Daudé 
550eb4f566bSPeter Maydell         /* Alias controller SD bus to the SoC itself */
55163fef628SPeter Maydell         bus_name = g_strdup_printf("sd-bus%d", i);
552d2623129SMarkus Armbruster         object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus");
553eb4f566bSPeter Maydell         g_free(bus_name);
55433108e9fSSai Pavan Boddu     }
55502d07eb4SAlistair Francis 
55602d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
55702d07eb4SAlistair Francis         gchar *bus_name;
55802d07eb4SAlistair Francis 
559668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
560660b4e70SPeter Maydell             return;
561660b4e70SPeter Maydell         }
56202d07eb4SAlistair Francis 
56302d07eb4SAlistair Francis         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
56402d07eb4SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
56502d07eb4SAlistair Francis                            gic_spi[spi_intr[i]]);
56602d07eb4SAlistair Francis 
56702d07eb4SAlistair Francis         /* Alias controller SPI bus to the SoC itself */
56802d07eb4SAlistair Francis         bus_name = g_strdup_printf("spi%d", i);
56902d07eb4SAlistair Francis         object_property_add_alias(OBJECT(s), bus_name,
570d2623129SMarkus Armbruster                                   OBJECT(&s->spi[i]), "spi0");
57102d07eb4SAlistair Francis         g_free(bus_name);
57202d07eb4SAlistair Francis     }
573b93dbcddSKONRAD Frederic 
574668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) {
575660b4e70SPeter Maydell         return;
576660b4e70SPeter Maydell     }
577babc1f30SFrancisco Iglesias     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
578babc1f30SFrancisco Iglesias     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
579babc1f30SFrancisco Iglesias     sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]);
580babc1f30SFrancisco Iglesias 
581babc1f30SFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
582babc1f30SFrancisco Iglesias         gchar *bus_name;
583babc1f30SFrancisco Iglesias         gchar *target_bus;
584babc1f30SFrancisco Iglesias 
585babc1f30SFrancisco Iglesias         /* Alias controller SPI bus to the SoC itself */
586babc1f30SFrancisco Iglesias         bus_name = g_strdup_printf("qspi%d", i);
587babc1f30SFrancisco Iglesias         target_bus = g_strdup_printf("spi%d", i);
588babc1f30SFrancisco Iglesias         object_property_add_alias(OBJECT(s), bus_name,
589d2623129SMarkus Armbruster                                   OBJECT(&s->qspi), target_bus);
590babc1f30SFrancisco Iglesias         g_free(bus_name);
591babc1f30SFrancisco Iglesias         g_free(target_bus);
592babc1f30SFrancisco Iglesias     }
593babc1f30SFrancisco Iglesias 
594668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) {
595b93dbcddSKONRAD Frederic         return;
596b93dbcddSKONRAD Frederic     }
597b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
598b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
599b93dbcddSKONRAD Frederic 
600668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) {
601b93dbcddSKONRAD Frederic         return;
602b93dbcddSKONRAD Frederic     }
6035325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma),
604b93dbcddSKONRAD Frederic                              &error_abort);
605b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
606b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
6070ab7bbc7SAlistair Francis 
608668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) {
6090ab7bbc7SAlistair Francis         return;
6100ab7bbc7SAlistair Francis     }
6110ab7bbc7SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR);
6120ab7bbc7SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]);
61308b2f15eSAlistair Francis 
614668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
61508b2f15eSAlistair Francis         return;
61608b2f15eSAlistair Francis     }
61708b2f15eSAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR);
61808b2f15eSAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]);
61904965bcaSFrancisco Iglesias 
62004965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
621778a2dc5SMarkus Armbruster         if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128,
622668f62ecSMarkus Armbruster                                       errp)) {
623660b4e70SPeter Maydell             return;
624660b4e70SPeter Maydell         }
625668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) {
62604965bcaSFrancisco Iglesias             return;
62704965bcaSFrancisco Iglesias         }
62804965bcaSFrancisco Iglesias 
62904965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]);
63004965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0,
63104965bcaSFrancisco Iglesias                            gic_spi[gdma_ch_intr[i]]);
63204965bcaSFrancisco Iglesias     }
63304965bcaSFrancisco Iglesias 
63404965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
635668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) {
63604965bcaSFrancisco Iglesias             return;
63704965bcaSFrancisco Iglesias         }
63804965bcaSFrancisco Iglesias 
63904965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]);
64004965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0,
64104965bcaSFrancisco Iglesias                            gic_spi[adma_ch_intr[i]]);
64204965bcaSFrancisco Iglesias     }
643f0a902f7SPeter Crosthwaite }
644f0a902f7SPeter Crosthwaite 
6456396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = {
6466396a193SPeter Crosthwaite     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
64737d42473SEdgar E. Iglesias     DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
6481946809eSAlistair Francis     DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false),
6496ed92b14SEdgar E. Iglesias     DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false),
650c3acfa01SFam Zheng     DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
651c3acfa01SFam Zheng                      MemoryRegion *),
652*840c22cdSVikram Garhwal     DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS,
653*840c22cdSVikram Garhwal                      CanBusState *),
654*840c22cdSVikram Garhwal     DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS,
655*840c22cdSVikram Garhwal                      CanBusState *),
6566396a193SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST()
6576396a193SPeter Crosthwaite };
6586396a193SPeter Crosthwaite 
659f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
660f0a902f7SPeter Crosthwaite {
661f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
662f0a902f7SPeter Crosthwaite 
6634f67d30bSMarc-André Lureau     device_class_set_props(dc, xlnx_zynqmp_props);
664f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
665d8589144SThomas Huth     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
666d8589144SThomas Huth     dc->user_creatable = false;
667f0a902f7SPeter Crosthwaite }
668f0a902f7SPeter Crosthwaite 
669f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
670f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
671f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
672f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
673f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
674f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
675f0a902f7SPeter Crosthwaite };
676f0a902f7SPeter Crosthwaite 
677f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
678f0a902f7SPeter Crosthwaite {
679f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
680f0a902f7SPeter Crosthwaite }
681f0a902f7SPeter Crosthwaite 
682f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
683