1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 21f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 22bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 23d2e6f370STong Ho #include "hw/misc/unimp.h" 24cc7d44c2SLike Xu #include "hw/boards.h" 252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 265a720b1eSMarkus Armbruster #include "sysemu/sysemu.h" 272a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 287729e1f4SPeter Crosthwaite 297729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 307729e1f4SPeter Crosthwaite 31bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 32bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 3375b749afSLuc Michel #define ARM_HYP_TIMER_PPI 26 3475b749afSLuc Michel #define ARM_SEC_TIMER_PPI 29 3575b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25 36bf4cb109SPeter Crosthwaite 3720bff213SAlistair Francis #define GEM_REVISION 0x40070106 3820bff213SAlistair Francis 397729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 407729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 417729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 4275b749afSLuc Michel #define GIC_VIFACE_ADDR 0xf9040000 4375b749afSLuc Michel #define GIC_VCPU_ADDR 0xf9060000 447729e1f4SPeter Crosthwaite 456fdf3282SAlistair Francis #define SATA_INTR 133 466fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 476fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 486fdf3282SAlistair Francis 49babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 50babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 51babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 52668351a5SXuzhou Cheng #define QSPI_DMA_ADDR 0xff0f0800 53babc1f30SFrancisco Iglesias 54b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 55b93dbcddSKONRAD Frederic #define DP_IRQ 113 56b93dbcddSKONRAD Frederic 57b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 58b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 59b93dbcddSKONRAD Frederic 60d2e6f370STong Ho #define APU_ADDR 0xfd5c0000 61d2e6f370STong Ho #define APU_SIZE 0x100 62d2e6f370STong Ho 630ab7bbc7SAlistair Francis #define IPI_ADDR 0xFF300000 640ab7bbc7SAlistair Francis #define IPI_IRQ 64 650ab7bbc7SAlistair Francis 6608b2f15eSAlistair Francis #define RTC_ADDR 0xffa60000 6708b2f15eSAlistair Francis #define RTC_IRQ 26 6808b2f15eSAlistair Francis 69*7e47e15cSTong Ho #define BBRAM_ADDR 0xffcd0000 70*7e47e15cSTong Ho #define BBRAM_IRQ 11 71*7e47e15cSTong Ho 72b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ 73b630d3d4SPhilippe Mathieu-Daudé 7414ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 7514ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 7614ca2e46SPeter Crosthwaite }; 7714ca2e46SPeter Crosthwaite 7814ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 7914ca2e46SPeter Crosthwaite 57, 59, 61, 63, 8014ca2e46SPeter Crosthwaite }; 8114ca2e46SPeter Crosthwaite 823bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 833bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 843bade2a9SPeter Crosthwaite }; 853bade2a9SPeter Crosthwaite 863bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 873bade2a9SPeter Crosthwaite 21, 22, 883bade2a9SPeter Crosthwaite }; 893bade2a9SPeter Crosthwaite 90840c22cdSVikram Garhwal static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = { 91840c22cdSVikram Garhwal 0xFF060000, 0xFF070000, 92840c22cdSVikram Garhwal }; 93840c22cdSVikram Garhwal 94840c22cdSVikram Garhwal static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = { 95840c22cdSVikram Garhwal 23, 24, 96840c22cdSVikram Garhwal }; 97840c22cdSVikram Garhwal 9833108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 9933108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 10033108e9fSSai Pavan Boddu }; 10133108e9fSSai Pavan Boddu 10233108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 10333108e9fSSai Pavan Boddu 48, 49, 10433108e9fSSai Pavan Boddu }; 10533108e9fSSai Pavan Boddu 10602d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 10702d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 10802d07eb4SAlistair Francis }; 10902d07eb4SAlistair Francis 11002d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 11102d07eb4SAlistair Francis 19, 20, 11202d07eb4SAlistair Francis }; 11302d07eb4SAlistair Francis 11404965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 11504965bcaSFrancisco Iglesias 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000, 11604965bcaSFrancisco Iglesias 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000 11704965bcaSFrancisco Iglesias }; 11804965bcaSFrancisco Iglesias 11904965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 12004965bcaSFrancisco Iglesias 124, 125, 126, 127, 128, 129, 130, 131 12104965bcaSFrancisco Iglesias }; 12204965bcaSFrancisco Iglesias 12304965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 12404965bcaSFrancisco Iglesias 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000, 12504965bcaSFrancisco Iglesias 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000 12604965bcaSFrancisco Iglesias }; 12704965bcaSFrancisco Iglesias 12804965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 12904965bcaSFrancisco Iglesias 77, 78, 79, 80, 81, 82, 83, 84 13004965bcaSFrancisco Iglesias }; 13104965bcaSFrancisco Iglesias 1327729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 1337729e1f4SPeter Crosthwaite int region_index; 1347729e1f4SPeter Crosthwaite uint32_t address; 13575b749afSLuc Michel uint32_t offset; 13675b749afSLuc Michel bool virt; 1377729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 1387729e1f4SPeter Crosthwaite 1397729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 14075b749afSLuc Michel /* Distributor */ 14175b749afSLuc Michel { 14275b749afSLuc Michel .region_index = 0, 14375b749afSLuc Michel .address = GIC_DIST_ADDR, 14475b749afSLuc Michel .offset = 0, 14575b749afSLuc Michel .virt = false 14675b749afSLuc Michel }, 14775b749afSLuc Michel 14875b749afSLuc Michel /* CPU interface */ 14975b749afSLuc Michel { 15075b749afSLuc Michel .region_index = 1, 15175b749afSLuc Michel .address = GIC_CPU_ADDR, 15275b749afSLuc Michel .offset = 0, 15375b749afSLuc Michel .virt = false 15475b749afSLuc Michel }, 15575b749afSLuc Michel { 15675b749afSLuc Michel .region_index = 1, 15775b749afSLuc Michel .address = GIC_CPU_ADDR + 0x10000, 15875b749afSLuc Michel .offset = 0x1000, 15975b749afSLuc Michel .virt = false 16075b749afSLuc Michel }, 16175b749afSLuc Michel 16275b749afSLuc Michel /* Virtual interface */ 16375b749afSLuc Michel { 16475b749afSLuc Michel .region_index = 2, 16575b749afSLuc Michel .address = GIC_VIFACE_ADDR, 16675b749afSLuc Michel .offset = 0, 16775b749afSLuc Michel .virt = true 16875b749afSLuc Michel }, 16975b749afSLuc Michel 17075b749afSLuc Michel /* Virtual CPU interface */ 17175b749afSLuc Michel { 17275b749afSLuc Michel .region_index = 3, 17375b749afSLuc Michel .address = GIC_VCPU_ADDR, 17475b749afSLuc Michel .offset = 0, 17575b749afSLuc Michel .virt = true 17675b749afSLuc Michel }, 17775b749afSLuc Michel { 17875b749afSLuc Michel .region_index = 3, 17975b749afSLuc Michel .address = GIC_VCPU_ADDR + 0x10000, 18075b749afSLuc Michel .offset = 0x1000, 18175b749afSLuc Michel .virt = true 18275b749afSLuc Michel }, 1837729e1f4SPeter Crosthwaite }; 184f0a902f7SPeter Crosthwaite 185bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 186bf4cb109SPeter Crosthwaite { 187bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 188bf4cb109SPeter Crosthwaite } 189bf4cb109SPeter Crosthwaite 190cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s, 191cc7d44c2SLike Xu const char *boot_cpu, Error **errp) 1926ed92b14SEdgar E. Iglesias { 1936ed92b14SEdgar E. Iglesias int i; 194cc7d44c2SLike Xu int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS, 195cc7d44c2SLike Xu XLNX_ZYNQMP_NUM_RPU_CPUS); 1966ed92b14SEdgar E. Iglesias 197e5b51753SPeter Maydell if (num_rpus <= 0) { 198e5b51753SPeter Maydell /* Don't create rpu-cluster object if there's nothing to put in it */ 199e5b51753SPeter Maydell return; 200e5b51753SPeter Maydell } 201e5b51753SPeter Maydell 202816fd397SLuc Michel object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster, 2039fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 204816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1); 205816fd397SLuc Michel 2066908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 2077a309cc9SMarkus Armbruster const char *name; 2086ed92b14SEdgar E. Iglesias 209d0313798SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]", 2109fc7fc4dSMarkus Armbruster &s->rpu_cpu[i], 2119fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-r5f")); 2126ed92b14SEdgar E. Iglesias 2136ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 2146ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 2156ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 2165325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), 2175325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 2186ed92b14SEdgar E. Iglesias } else { 2196ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 2206ed92b14SEdgar E. Iglesias } 2216ed92b14SEdgar E. Iglesias 2225325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true, 2236ed92b14SEdgar E. Iglesias &error_abort); 224668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) { 2256ed92b14SEdgar E. Iglesias return; 2266ed92b14SEdgar E. Iglesias } 2276ed92b14SEdgar E. Iglesias } 228fa434424SPeter Maydell 229ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal); 2306ed92b14SEdgar E. Iglesias } 2316ed92b14SEdgar E. Iglesias 232*7e47e15cSTong Ho static void xlnx_zynqmp_create_bbram(XlnxZynqMPState *s, qemu_irq *gic) 233*7e47e15cSTong Ho { 234*7e47e15cSTong Ho SysBusDevice *sbd; 235*7e47e15cSTong Ho 236*7e47e15cSTong Ho object_initialize_child_with_props(OBJECT(s), "bbram", &s->bbram, 237*7e47e15cSTong Ho sizeof(s->bbram), TYPE_XLNX_BBRAM, 238*7e47e15cSTong Ho &error_fatal, 239*7e47e15cSTong Ho "crc-zpads", "1", 240*7e47e15cSTong Ho NULL); 241*7e47e15cSTong Ho sbd = SYS_BUS_DEVICE(&s->bbram); 242*7e47e15cSTong Ho 243*7e47e15cSTong Ho sysbus_realize(sbd, &error_fatal); 244*7e47e15cSTong Ho sysbus_mmio_map(sbd, 0, BBRAM_ADDR); 245*7e47e15cSTong Ho sysbus_connect_irq(sbd, 0, gic[BBRAM_IRQ]); 246*7e47e15cSTong Ho } 247*7e47e15cSTong Ho 248d2e6f370STong Ho static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) 249d2e6f370STong Ho { 250d2e6f370STong Ho static const struct UnimpInfo { 251d2e6f370STong Ho const char *name; 252d2e6f370STong Ho hwaddr base; 253d2e6f370STong Ho hwaddr size; 254d2e6f370STong Ho } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { 255d2e6f370STong Ho { .name = "apu", APU_ADDR, APU_SIZE }, 256d2e6f370STong Ho }; 257d2e6f370STong Ho unsigned int nr; 258d2e6f370STong Ho 259d2e6f370STong Ho for (nr = 0; nr < ARRAY_SIZE(unimp_areas); nr++) { 260d2e6f370STong Ho const struct UnimpInfo *info = &unimp_areas[nr]; 261d2e6f370STong Ho DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE); 262d2e6f370STong Ho SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 263d2e6f370STong Ho 264d2e6f370STong Ho assert(info->name && info->base && info->size > 0); 265d2e6f370STong Ho qdev_prop_set_string(dev, "name", info->name); 266d2e6f370STong Ho qdev_prop_set_uint64(dev, "size", info->size); 267d2e6f370STong Ho object_property_add_child(OBJECT(s), info->name, OBJECT(dev)); 268d2e6f370STong Ho 269d2e6f370STong Ho sysbus_realize_and_unref(sbd, &error_fatal); 270d2e6f370STong Ho sysbus_mmio_map(sbd, 0, info->base); 271d2e6f370STong Ho } 272d2e6f370STong Ho } 273d2e6f370STong Ho 274f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 275f0a902f7SPeter Crosthwaite { 276cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 277f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 278f0a902f7SPeter Crosthwaite int i; 279cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 280f0a902f7SPeter Crosthwaite 281816fd397SLuc Michel object_initialize_child(obj, "apu-cluster", &s->apu_cluster, 2829fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 283816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0); 284816fd397SLuc Michel 2856908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 286816fd397SLuc Michel object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]", 2879fc7fc4dSMarkus Armbruster &s->apu_cpu[i], 2889fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a53")); 289f0a902f7SPeter Crosthwaite } 2907729e1f4SPeter Crosthwaite 291db873cc5SMarkus Armbruster object_initialize_child(obj, "gic", &s->gic, gic_class_name()); 29214ca2e46SPeter Crosthwaite 29314ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 294db873cc5SMarkus Armbruster object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM); 29514ca2e46SPeter Crosthwaite } 2963bade2a9SPeter Crosthwaite 2973bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 298db873cc5SMarkus Armbruster object_initialize_child(obj, "uart[*]", &s->uart[i], 299ccf02d73SThomas Huth TYPE_CADENCE_UART); 3003bade2a9SPeter Crosthwaite } 3016fdf3282SAlistair Francis 302840c22cdSVikram Garhwal for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { 303840c22cdSVikram Garhwal object_initialize_child(obj, "can[*]", &s->can[i], 304840c22cdSVikram Garhwal TYPE_XLNX_ZYNQMP_CAN); 305840c22cdSVikram Garhwal } 306840c22cdSVikram Garhwal 307db873cc5SMarkus Armbruster object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); 30833108e9fSSai Pavan Boddu 30933108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 3105a147c8cSMarkus Armbruster object_initialize_child(obj, "sdhci[*]", &s->sdhci[i], 3115a147c8cSMarkus Armbruster TYPE_SYSBUS_SDHCI); 31233108e9fSSai Pavan Boddu } 31302d07eb4SAlistair Francis 31402d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 315db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS); 31602d07eb4SAlistair Francis } 317b93dbcddSKONRAD Frederic 318db873cc5SMarkus Armbruster object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS); 319babc1f30SFrancisco Iglesias 320db873cc5SMarkus Armbruster object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP); 321b93dbcddSKONRAD Frederic 322db873cc5SMarkus Armbruster object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA); 3230ab7bbc7SAlistair Francis 324db873cc5SMarkus Armbruster object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI); 32508b2f15eSAlistair Francis 326db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC); 32704965bcaSFrancisco Iglesias 32804965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 329db873cc5SMarkus Armbruster object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA); 33004965bcaSFrancisco Iglesias } 33104965bcaSFrancisco Iglesias 33204965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 333db873cc5SMarkus Armbruster object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA); 33404965bcaSFrancisco Iglesias } 335668351a5SXuzhou Cheng 336668351a5SXuzhou Cheng object_initialize_child(obj, "qspi-dma", &s->qspi_dma, TYPE_XLNX_CSU_DMA); 337f0a902f7SPeter Crosthwaite } 338f0a902f7SPeter Crosthwaite 339f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 340f0a902f7SPeter Crosthwaite { 341cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 342f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 3437729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 344f0a902f7SPeter Crosthwaite uint8_t i; 345dc3b89efSAlistair Francis uint64_t ram_size; 346cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 3476396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 348dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 34914ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 350f0a902f7SPeter Crosthwaite Error *err = NULL; 351f0a902f7SPeter Crosthwaite 352dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 353dc3b89efSAlistair Francis 35421bce371SXuzhou Cheng /* 35521bce371SXuzhou Cheng * Create the DDR Memory Regions. User friendly checks should happen at 356dc3b89efSAlistair Francis * the board level 357dc3b89efSAlistair Francis */ 358dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 35921bce371SXuzhou Cheng /* 36021bce371SXuzhou Cheng * The RAM size is above the maximum available for the low DDR. 361dc3b89efSAlistair Francis * Create the high DDR memory region as well. 362dc3b89efSAlistair Francis */ 363dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 364dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 365dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 366dc3b89efSAlistair Francis 36732b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev), 36832b9523aSPhilippe Mathieu-Daudé "ddr-ram-high", s->ddr_ram, ddr_low_size, 36932b9523aSPhilippe Mathieu-Daudé ddr_high_size); 370dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 371dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 372dc3b89efSAlistair Francis &s->ddr_ram_high); 373dc3b89efSAlistair Francis } else { 374dc3b89efSAlistair Francis /* RAM must be non-zero */ 375dc3b89efSAlistair Francis assert(ram_size); 376dc3b89efSAlistair Francis ddr_low_size = ram_size; 377dc3b89efSAlistair Francis } 378dc3b89efSAlistair Francis 37932b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low", 38032b9523aSPhilippe Mathieu-Daudé s->ddr_ram, 0, ddr_low_size); 381dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 382dc3b89efSAlistair Francis 3836675d719SAlistair Francis /* Create the four OCM banks */ 3846675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 3856675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 3866675d719SAlistair Francis 38798a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 388f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 3896675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 3906675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 3916675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 3926675d719SAlistair Francis &s->ocm_ram[i]); 3936675d719SAlistair Francis 3946675d719SAlistair Francis g_free(ocm_name); 3956675d719SAlistair Francis } 3966675d719SAlistair Francis 3977729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 3987729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 3996908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 40075b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure); 40175b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), 40275b749afSLuc Michel "has-virtualization-extensions", s->virt); 4037729e1f4SPeter Crosthwaite 404ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal); 405816fd397SLuc Michel 4060776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 4076908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 4087a309cc9SMarkus Armbruster const char *name; 409bf4cb109SPeter Crosthwaite 4105325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit", 4115325cc34SMarkus Armbruster QEMU_PSCI_CONDUIT_SMC, &error_abort); 4126396a193SPeter Crosthwaite 4136396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 4146396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 415f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 4165325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), 4175325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 4186396a193SPeter Crosthwaite } else { 4196396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 420f0a902f7SPeter Crosthwaite } 421f0a902f7SPeter Crosthwaite 4225325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure, 4235325cc34SMarkus Armbruster NULL); 4245325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt, 4255325cc34SMarkus Armbruster NULL); 4265325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar", 4275325cc34SMarkus Armbruster GIC_BASE_ADDR, &error_abort); 4285325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count", 4295325cc34SMarkus Armbruster num_apus, &error_abort); 430668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) { 431f0a902f7SPeter Crosthwaite return; 432f0a902f7SPeter Crosthwaite } 4330776d967SEdgar E. Iglesias } 4340776d967SEdgar E. Iglesias 435668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) { 4360776d967SEdgar E. Iglesias return; 4370776d967SEdgar E. Iglesias } 4380776d967SEdgar E. Iglesias 4390776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 4400776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 4410776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 4420776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 44375b749afSLuc Michel MemoryRegion *mr; 4440776d967SEdgar E. Iglesias uint32_t addr = r->address; 4450776d967SEdgar E. Iglesias int j; 4460776d967SEdgar E. Iglesias 44775b749afSLuc Michel if (r->virt && !s->virt) { 44875b749afSLuc Michel continue; 44975b749afSLuc Michel } 4500776d967SEdgar E. Iglesias 45175b749afSLuc Michel mr = sysbus_mmio_get_region(gic, r->region_index); 4520776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 4530776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 4540776d967SEdgar E. Iglesias 4550776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 45675b749afSLuc Michel r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE); 4570776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 45875b749afSLuc Michel 45975b749afSLuc Michel addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 4600776d967SEdgar E. Iglesias } 4610776d967SEdgar E. Iglesias } 4620776d967SEdgar E. Iglesias 4636908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 4640776d967SEdgar E. Iglesias qemu_irq irq; 4657729e1f4SPeter Crosthwaite 4667729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 4672e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 4682e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 46975b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus, 47075b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 47175b749afSLuc Michel ARM_CPU_FIQ)); 47275b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2, 47375b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 47475b749afSLuc Michel ARM_CPU_VIRQ)); 47575b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3, 47675b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 47775b749afSLuc Michel ARM_CPU_VFIQ)); 478bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 479bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 48075b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq); 481bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 482bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 48375b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq); 48475b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 48575b749afSLuc Michel arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI)); 48675b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq); 48775b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 48875b749afSLuc Michel arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI)); 48975b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq); 49075b749afSLuc Michel 49175b749afSLuc Michel if (s->virt) { 49275b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 49375b749afSLuc Michel arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI)); 49475b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq); 49575b749afSLuc Michel } 496f0a902f7SPeter Crosthwaite } 49714ca2e46SPeter Crosthwaite 498cc7d44c2SLike Xu xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); 499b58850e7SPeter Crosthwaite if (err) { 50024cfc8dcSAlistair Francis error_propagate(errp, err); 501b58850e7SPeter Crosthwaite return; 502b58850e7SPeter Crosthwaite } 503b58850e7SPeter Crosthwaite 5046396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 5059af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 5066396a193SPeter Crosthwaite return; 5076396a193SPeter Crosthwaite } 5086396a193SPeter Crosthwaite 50914ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 51014ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 51114ca2e46SPeter Crosthwaite } 51214ca2e46SPeter Crosthwaite 51314ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 51414ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 51514ca2e46SPeter Crosthwaite 5167ad36e2eSMarkus Armbruster /* FIXME use qdev NIC properties instead of nd_table[] */ 51714ca2e46SPeter Crosthwaite if (nd->used) { 51814ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 51914ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 52014ca2e46SPeter Crosthwaite } 5215325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION, 52220bff213SAlistair Francis &error_abort); 523dfc38879SBin Meng object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23, 524dfc38879SBin Meng &error_abort); 5255325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2, 5261372fc0bSAlistair Francis &error_abort); 527668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) { 52814ca2e46SPeter Crosthwaite return; 52914ca2e46SPeter Crosthwaite } 53014ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 53114ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 53214ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 53314ca2e46SPeter Crosthwaite } 5343bade2a9SPeter Crosthwaite 5353bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 5369bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 537668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) { 5383bade2a9SPeter Crosthwaite return; 5393bade2a9SPeter Crosthwaite } 5403bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 5413bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 5423bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 5433bade2a9SPeter Crosthwaite } 5446fdf3282SAlistair Francis 545840c22cdSVikram Garhwal for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { 546840c22cdSVikram Garhwal object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq", 547840c22cdSVikram Garhwal XLNX_ZYNQMP_CAN_REF_CLK, &error_abort); 548840c22cdSVikram Garhwal 549840c22cdSVikram Garhwal object_property_set_link(OBJECT(&s->can[i]), "canbus", 550840c22cdSVikram Garhwal OBJECT(s->canbus[i]), &error_fatal); 551840c22cdSVikram Garhwal 552840c22cdSVikram Garhwal sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err); 553840c22cdSVikram Garhwal if (err) { 554840c22cdSVikram Garhwal error_propagate(errp, err); 555840c22cdSVikram Garhwal return; 556840c22cdSVikram Garhwal } 557840c22cdSVikram Garhwal sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]); 558840c22cdSVikram Garhwal sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0, 559840c22cdSVikram Garhwal gic_spi[can_intr[i]]); 560840c22cdSVikram Garhwal } 561840c22cdSVikram Garhwal 5625325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, 5636fdf3282SAlistair Francis &error_abort); 564668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { 5656fdf3282SAlistair Francis return; 5666fdf3282SAlistair Francis } 5676fdf3282SAlistair Francis 5686fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 5696fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 57033108e9fSSai Pavan Boddu 57133108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 57263fef628SPeter Maydell char *bus_name; 573b630d3d4SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]); 574b630d3d4SPhilippe Mathieu-Daudé Object *sdhci = OBJECT(&s->sdhci[i]); 575eb4f566bSPeter Maydell 57621bce371SXuzhou Cheng /* 57721bce371SXuzhou Cheng * Compatible with: 578b630d3d4SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.00 579b630d3d4SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 580b630d3d4SPhilippe Mathieu-Daudé * - eMMC Specification Version 4.51 581b630d3d4SPhilippe Mathieu-Daudé */ 582668f62ecSMarkus Armbruster if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) { 583660b4e70SPeter Maydell return; 584660b4e70SPeter Maydell } 585778a2dc5SMarkus Armbruster if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES, 586668f62ecSMarkus Armbruster errp)) { 587660b4e70SPeter Maydell return; 588660b4e70SPeter Maydell } 589668f62ecSMarkus Armbruster if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) { 590660b4e70SPeter Maydell return; 591660b4e70SPeter Maydell } 592668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) { 59333108e9fSSai Pavan Boddu return; 59433108e9fSSai Pavan Boddu } 595b630d3d4SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, sdhci_addr[i]); 596b630d3d4SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]); 597b630d3d4SPhilippe Mathieu-Daudé 598eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 59963fef628SPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 600d2623129SMarkus Armbruster object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus"); 601eb4f566bSPeter Maydell g_free(bus_name); 60233108e9fSSai Pavan Boddu } 60302d07eb4SAlistair Francis 60402d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 60502d07eb4SAlistair Francis gchar *bus_name; 60602d07eb4SAlistair Francis 607668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 608660b4e70SPeter Maydell return; 609660b4e70SPeter Maydell } 61002d07eb4SAlistair Francis 61102d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 61202d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 61302d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 61402d07eb4SAlistair Francis 61502d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 61602d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 61702d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 618d2623129SMarkus Armbruster OBJECT(&s->spi[i]), "spi0"); 61902d07eb4SAlistair Francis g_free(bus_name); 62002d07eb4SAlistair Francis } 621b93dbcddSKONRAD Frederic 622668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) { 623b93dbcddSKONRAD Frederic return; 624b93dbcddSKONRAD Frederic } 625b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 626b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 627b93dbcddSKONRAD Frederic 628668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) { 629b93dbcddSKONRAD Frederic return; 630b93dbcddSKONRAD Frederic } 6315325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma), 632b93dbcddSKONRAD Frederic &error_abort); 633b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 634b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 6350ab7bbc7SAlistair Francis 636668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) { 6370ab7bbc7SAlistair Francis return; 6380ab7bbc7SAlistair Francis } 6390ab7bbc7SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); 6400ab7bbc7SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); 64108b2f15eSAlistair Francis 642668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 64308b2f15eSAlistair Francis return; 64408b2f15eSAlistair Francis } 64508b2f15eSAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); 64608b2f15eSAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); 64704965bcaSFrancisco Iglesias 648*7e47e15cSTong Ho xlnx_zynqmp_create_bbram(s, gic_spi); 649d2e6f370STong Ho xlnx_zynqmp_create_unimp_mmio(s); 650d2e6f370STong Ho 65104965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 652778a2dc5SMarkus Armbruster if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128, 653668f62ecSMarkus Armbruster errp)) { 654660b4e70SPeter Maydell return; 655660b4e70SPeter Maydell } 656783dbab1SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->gdma[i]), "dma", 657783dbab1SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 658783dbab1SPhilippe Mathieu-Daudé return; 659783dbab1SPhilippe Mathieu-Daudé } 660668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) { 66104965bcaSFrancisco Iglesias return; 66204965bcaSFrancisco Iglesias } 66304965bcaSFrancisco Iglesias 66404965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]); 66504965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0, 66604965bcaSFrancisco Iglesias gic_spi[gdma_ch_intr[i]]); 66704965bcaSFrancisco Iglesias } 66804965bcaSFrancisco Iglesias 66904965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 670783dbab1SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->adma[i]), "dma", 671783dbab1SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 672783dbab1SPhilippe Mathieu-Daudé return; 673783dbab1SPhilippe Mathieu-Daudé } 674668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) { 67504965bcaSFrancisco Iglesias return; 67604965bcaSFrancisco Iglesias } 67704965bcaSFrancisco Iglesias 67804965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]); 67904965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0, 68004965bcaSFrancisco Iglesias gic_spi[adma_ch_intr[i]]); 68104965bcaSFrancisco Iglesias } 682668351a5SXuzhou Cheng 683c31b7f59SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->qspi_dma), "dma", 684c31b7f59SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 685c31b7f59SPhilippe Mathieu-Daudé return; 686c31b7f59SPhilippe Mathieu-Daudé } 687668351a5SXuzhou Cheng if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi_dma), errp)) { 688668351a5SXuzhou Cheng return; 689668351a5SXuzhou Cheng } 690668351a5SXuzhou Cheng 691668351a5SXuzhou Cheng sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi_dma), 0, QSPI_DMA_ADDR); 692668351a5SXuzhou Cheng sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi_dma), 0, gic_spi[QSPI_IRQ]); 69334a3a71dSPhilippe Mathieu-Daudé 69434a3a71dSPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->qspi), "stream-connected-dma", 69534a3a71dSPhilippe Mathieu-Daudé OBJECT(&s->qspi_dma), errp)) { 69634a3a71dSPhilippe Mathieu-Daudé return; 69734a3a71dSPhilippe Mathieu-Daudé } 69834a3a71dSPhilippe Mathieu-Daudé if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) { 69934a3a71dSPhilippe Mathieu-Daudé return; 70034a3a71dSPhilippe Mathieu-Daudé } 70134a3a71dSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 70234a3a71dSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 70334a3a71dSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]); 70434a3a71dSPhilippe Mathieu-Daudé 70534a3a71dSPhilippe Mathieu-Daudé for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 70634a3a71dSPhilippe Mathieu-Daudé g_autofree gchar *bus_name = g_strdup_printf("qspi%d", i); 70734a3a71dSPhilippe Mathieu-Daudé g_autofree gchar *target_bus = g_strdup_printf("spi%d", i); 70834a3a71dSPhilippe Mathieu-Daudé 70934a3a71dSPhilippe Mathieu-Daudé /* Alias controller SPI bus to the SoC itself */ 71034a3a71dSPhilippe Mathieu-Daudé object_property_add_alias(OBJECT(s), bus_name, 71134a3a71dSPhilippe Mathieu-Daudé OBJECT(&s->qspi), target_bus); 71234a3a71dSPhilippe Mathieu-Daudé } 713f0a902f7SPeter Crosthwaite } 714f0a902f7SPeter Crosthwaite 7156396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 7166396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 71737d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 7181946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 719c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 720c3acfa01SFam Zheng MemoryRegion *), 721840c22cdSVikram Garhwal DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, 722840c22cdSVikram Garhwal CanBusState *), 723840c22cdSVikram Garhwal DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS, 724840c22cdSVikram Garhwal CanBusState *), 7256396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 7266396a193SPeter Crosthwaite }; 7276396a193SPeter Crosthwaite 728f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 729f0a902f7SPeter Crosthwaite { 730f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 731f0a902f7SPeter Crosthwaite 7324f67d30bSMarc-André Lureau device_class_set_props(dc, xlnx_zynqmp_props); 733f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 734d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 735d8589144SThomas Huth dc->user_creatable = false; 736f0a902f7SPeter Crosthwaite } 737f0a902f7SPeter Crosthwaite 738f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 739f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 740f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 741f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 742f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 743f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 744f0a902f7SPeter Crosthwaite }; 745f0a902f7SPeter Crosthwaite 746f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 747f0a902f7SPeter Crosthwaite { 748f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 749f0a902f7SPeter Crosthwaite } 750f0a902f7SPeter Crosthwaite 751f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 752