xref: /qemu/hw/arm/xlnx-zynqmp.c (revision 783dbab19fb79eee2b59c23043ca555d996cb91b)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
200b8fa32fSMarkus Armbruster #include "qemu/module.h"
21f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
22bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
23cc7d44c2SLike Xu #include "hw/boards.h"
242a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h"
255a720b1eSMarkus Armbruster #include "sysemu/sysemu.h"
262a0ee672SEdgar E. Iglesias #include "kvm_arm.h"
277729e1f4SPeter Crosthwaite 
287729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
297729e1f4SPeter Crosthwaite 
30bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
31bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
3275b749afSLuc Michel #define ARM_HYP_TIMER_PPI   26
3375b749afSLuc Michel #define ARM_SEC_TIMER_PPI   29
3475b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25
35bf4cb109SPeter Crosthwaite 
3620bff213SAlistair Francis #define GEM_REVISION        0x40070106
3720bff213SAlistair Francis 
387729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
397729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
407729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
4175b749afSLuc Michel #define GIC_VIFACE_ADDR     0xf9040000
4275b749afSLuc Michel #define GIC_VCPU_ADDR       0xf9060000
437729e1f4SPeter Crosthwaite 
446fdf3282SAlistair Francis #define SATA_INTR           133
456fdf3282SAlistair Francis #define SATA_ADDR           0xFD0C0000
466fdf3282SAlistair Francis #define SATA_NUM_PORTS      2
476fdf3282SAlistair Francis 
48babc1f30SFrancisco Iglesias #define QSPI_ADDR           0xff0f0000
49babc1f30SFrancisco Iglesias #define LQSPI_ADDR          0xc0000000
50babc1f30SFrancisco Iglesias #define QSPI_IRQ            15
51668351a5SXuzhou Cheng #define QSPI_DMA_ADDR       0xff0f0800
52babc1f30SFrancisco Iglesias 
53b93dbcddSKONRAD Frederic #define DP_ADDR             0xfd4a0000
54b93dbcddSKONRAD Frederic #define DP_IRQ              113
55b93dbcddSKONRAD Frederic 
56b93dbcddSKONRAD Frederic #define DPDMA_ADDR          0xfd4c0000
57b93dbcddSKONRAD Frederic #define DPDMA_IRQ           116
58b93dbcddSKONRAD Frederic 
590ab7bbc7SAlistair Francis #define IPI_ADDR            0xFF300000
600ab7bbc7SAlistair Francis #define IPI_IRQ             64
610ab7bbc7SAlistair Francis 
6208b2f15eSAlistair Francis #define RTC_ADDR            0xffa60000
6308b2f15eSAlistair Francis #define RTC_IRQ             26
6408b2f15eSAlistair Francis 
65b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES  0x280737ec6481 /* Datasheet: UG1085 (v1.7) */
66b630d3d4SPhilippe Mathieu-Daudé 
6714ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
6814ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
6914ca2e46SPeter Crosthwaite };
7014ca2e46SPeter Crosthwaite 
7114ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
7214ca2e46SPeter Crosthwaite     57, 59, 61, 63,
7314ca2e46SPeter Crosthwaite };
7414ca2e46SPeter Crosthwaite 
753bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
763bade2a9SPeter Crosthwaite     0xFF000000, 0xFF010000,
773bade2a9SPeter Crosthwaite };
783bade2a9SPeter Crosthwaite 
793bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
803bade2a9SPeter Crosthwaite     21, 22,
813bade2a9SPeter Crosthwaite };
823bade2a9SPeter Crosthwaite 
83840c22cdSVikram Garhwal static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = {
84840c22cdSVikram Garhwal     0xFF060000, 0xFF070000,
85840c22cdSVikram Garhwal };
86840c22cdSVikram Garhwal 
87840c22cdSVikram Garhwal static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = {
88840c22cdSVikram Garhwal     23, 24,
89840c22cdSVikram Garhwal };
90840c22cdSVikram Garhwal 
9133108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
9233108e9fSSai Pavan Boddu     0xFF160000, 0xFF170000,
9333108e9fSSai Pavan Boddu };
9433108e9fSSai Pavan Boddu 
9533108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
9633108e9fSSai Pavan Boddu     48, 49,
9733108e9fSSai Pavan Boddu };
9833108e9fSSai Pavan Boddu 
9902d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
10002d07eb4SAlistair Francis     0xFF040000, 0xFF050000,
10102d07eb4SAlistair Francis };
10202d07eb4SAlistair Francis 
10302d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
10402d07eb4SAlistair Francis     19, 20,
10502d07eb4SAlistair Francis };
10602d07eb4SAlistair Francis 
10704965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
10804965bcaSFrancisco Iglesias     0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000,
10904965bcaSFrancisco Iglesias     0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000
11004965bcaSFrancisco Iglesias };
11104965bcaSFrancisco Iglesias 
11204965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
11304965bcaSFrancisco Iglesias     124, 125, 126, 127, 128, 129, 130, 131
11404965bcaSFrancisco Iglesias };
11504965bcaSFrancisco Iglesias 
11604965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
11704965bcaSFrancisco Iglesias     0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000,
11804965bcaSFrancisco Iglesias     0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000
11904965bcaSFrancisco Iglesias };
12004965bcaSFrancisco Iglesias 
12104965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
12204965bcaSFrancisco Iglesias     77, 78, 79, 80, 81, 82, 83, 84
12304965bcaSFrancisco Iglesias };
12404965bcaSFrancisco Iglesias 
1257729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
1267729e1f4SPeter Crosthwaite     int region_index;
1277729e1f4SPeter Crosthwaite     uint32_t address;
12875b749afSLuc Michel     uint32_t offset;
12975b749afSLuc Michel     bool virt;
1307729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
1317729e1f4SPeter Crosthwaite 
1327729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
13375b749afSLuc Michel     /* Distributor */
13475b749afSLuc Michel     {
13575b749afSLuc Michel         .region_index = 0,
13675b749afSLuc Michel         .address = GIC_DIST_ADDR,
13775b749afSLuc Michel         .offset = 0,
13875b749afSLuc Michel         .virt = false
13975b749afSLuc Michel     },
14075b749afSLuc Michel 
14175b749afSLuc Michel     /* CPU interface */
14275b749afSLuc Michel     {
14375b749afSLuc Michel         .region_index = 1,
14475b749afSLuc Michel         .address = GIC_CPU_ADDR,
14575b749afSLuc Michel         .offset = 0,
14675b749afSLuc Michel         .virt = false
14775b749afSLuc Michel     },
14875b749afSLuc Michel     {
14975b749afSLuc Michel         .region_index = 1,
15075b749afSLuc Michel         .address = GIC_CPU_ADDR + 0x10000,
15175b749afSLuc Michel         .offset = 0x1000,
15275b749afSLuc Michel         .virt = false
15375b749afSLuc Michel     },
15475b749afSLuc Michel 
15575b749afSLuc Michel     /* Virtual interface */
15675b749afSLuc Michel     {
15775b749afSLuc Michel         .region_index = 2,
15875b749afSLuc Michel         .address = GIC_VIFACE_ADDR,
15975b749afSLuc Michel         .offset = 0,
16075b749afSLuc Michel         .virt = true
16175b749afSLuc Michel     },
16275b749afSLuc Michel 
16375b749afSLuc Michel     /* Virtual CPU interface */
16475b749afSLuc Michel     {
16575b749afSLuc Michel         .region_index = 3,
16675b749afSLuc Michel         .address = GIC_VCPU_ADDR,
16775b749afSLuc Michel         .offset = 0,
16875b749afSLuc Michel         .virt = true
16975b749afSLuc Michel     },
17075b749afSLuc Michel     {
17175b749afSLuc Michel         .region_index = 3,
17275b749afSLuc Michel         .address = GIC_VCPU_ADDR + 0x10000,
17375b749afSLuc Michel         .offset = 0x1000,
17475b749afSLuc Michel         .virt = true
17575b749afSLuc Michel     },
1767729e1f4SPeter Crosthwaite };
177f0a902f7SPeter Crosthwaite 
178bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
179bf4cb109SPeter Crosthwaite {
180bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
181bf4cb109SPeter Crosthwaite }
182bf4cb109SPeter Crosthwaite 
183cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s,
184cc7d44c2SLike Xu                                    const char *boot_cpu, Error **errp)
1856ed92b14SEdgar E. Iglesias {
1866ed92b14SEdgar E. Iglesias     int i;
187cc7d44c2SLike Xu     int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS,
188cc7d44c2SLike Xu                        XLNX_ZYNQMP_NUM_RPU_CPUS);
1896ed92b14SEdgar E. Iglesias 
190e5b51753SPeter Maydell     if (num_rpus <= 0) {
191e5b51753SPeter Maydell         /* Don't create rpu-cluster object if there's nothing to put in it */
192e5b51753SPeter Maydell         return;
193e5b51753SPeter Maydell     }
194e5b51753SPeter Maydell 
195816fd397SLuc Michel     object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster,
1969fc7fc4dSMarkus Armbruster                             TYPE_CPU_CLUSTER);
197816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1);
198816fd397SLuc Michel 
1996908ec44SAlistair Francis     for (i = 0; i < num_rpus; i++) {
2007a309cc9SMarkus Armbruster         const char *name;
2016ed92b14SEdgar E. Iglesias 
202d0313798SPhilippe Mathieu-Daudé         object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]",
2039fc7fc4dSMarkus Armbruster                                 &s->rpu_cpu[i],
2049fc7fc4dSMarkus Armbruster                                 ARM_CPU_TYPE_NAME("cortex-r5f"));
2056ed92b14SEdgar E. Iglesias 
2066ed92b14SEdgar E. Iglesias         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
2076ed92b14SEdgar E. Iglesias         if (strcmp(name, boot_cpu)) {
2086ed92b14SEdgar E. Iglesias             /* Secondary CPUs start in PSCI powered-down state */
2095325cc34SMarkus Armbruster             object_property_set_bool(OBJECT(&s->rpu_cpu[i]),
2105325cc34SMarkus Armbruster                                      "start-powered-off", true, &error_abort);
2116ed92b14SEdgar E. Iglesias         } else {
2126ed92b14SEdgar E. Iglesias             s->boot_cpu_ptr = &s->rpu_cpu[i];
2136ed92b14SEdgar E. Iglesias         }
2146ed92b14SEdgar E. Iglesias 
2155325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true,
2166ed92b14SEdgar E. Iglesias                                  &error_abort);
217668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) {
2186ed92b14SEdgar E. Iglesias             return;
2196ed92b14SEdgar E. Iglesias         }
2206ed92b14SEdgar E. Iglesias     }
221fa434424SPeter Maydell 
222ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal);
2236ed92b14SEdgar E. Iglesias }
2246ed92b14SEdgar E. Iglesias 
225f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
226f0a902f7SPeter Crosthwaite {
227cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
228f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
229f0a902f7SPeter Crosthwaite     int i;
230cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
231f0a902f7SPeter Crosthwaite 
232816fd397SLuc Michel     object_initialize_child(obj, "apu-cluster", &s->apu_cluster,
2339fc7fc4dSMarkus Armbruster                             TYPE_CPU_CLUSTER);
234816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0);
235816fd397SLuc Michel 
2366908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
237816fd397SLuc Michel         object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]",
2389fc7fc4dSMarkus Armbruster                                 &s->apu_cpu[i],
2399fc7fc4dSMarkus Armbruster                                 ARM_CPU_TYPE_NAME("cortex-a53"));
240f0a902f7SPeter Crosthwaite     }
2417729e1f4SPeter Crosthwaite 
242db873cc5SMarkus Armbruster     object_initialize_child(obj, "gic", &s->gic, gic_class_name());
24314ca2e46SPeter Crosthwaite 
24414ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
245db873cc5SMarkus Armbruster         object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM);
24614ca2e46SPeter Crosthwaite     }
2473bade2a9SPeter Crosthwaite 
2483bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
249db873cc5SMarkus Armbruster         object_initialize_child(obj, "uart[*]", &s->uart[i],
250ccf02d73SThomas Huth                                 TYPE_CADENCE_UART);
2513bade2a9SPeter Crosthwaite     }
2526fdf3282SAlistair Francis 
253840c22cdSVikram Garhwal     for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
254840c22cdSVikram Garhwal         object_initialize_child(obj, "can[*]", &s->can[i],
255840c22cdSVikram Garhwal                                 TYPE_XLNX_ZYNQMP_CAN);
256840c22cdSVikram Garhwal     }
257840c22cdSVikram Garhwal 
258db873cc5SMarkus Armbruster     object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI);
25933108e9fSSai Pavan Boddu 
26033108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
2615a147c8cSMarkus Armbruster         object_initialize_child(obj, "sdhci[*]", &s->sdhci[i],
2625a147c8cSMarkus Armbruster                                 TYPE_SYSBUS_SDHCI);
26333108e9fSSai Pavan Boddu     }
26402d07eb4SAlistair Francis 
26502d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
266db873cc5SMarkus Armbruster         object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS);
26702d07eb4SAlistair Francis     }
268b93dbcddSKONRAD Frederic 
269db873cc5SMarkus Armbruster     object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS);
270babc1f30SFrancisco Iglesias 
271db873cc5SMarkus Armbruster     object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP);
272b93dbcddSKONRAD Frederic 
273db873cc5SMarkus Armbruster     object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA);
2740ab7bbc7SAlistair Francis 
275db873cc5SMarkus Armbruster     object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI);
27608b2f15eSAlistair Francis 
277db873cc5SMarkus Armbruster     object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC);
27804965bcaSFrancisco Iglesias 
27904965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
280db873cc5SMarkus Armbruster         object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA);
28104965bcaSFrancisco Iglesias     }
28204965bcaSFrancisco Iglesias 
28304965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
284db873cc5SMarkus Armbruster         object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA);
28504965bcaSFrancisco Iglesias     }
286668351a5SXuzhou Cheng 
287668351a5SXuzhou Cheng     object_initialize_child(obj, "qspi-dma", &s->qspi_dma, TYPE_XLNX_CSU_DMA);
288f0a902f7SPeter Crosthwaite }
289f0a902f7SPeter Crosthwaite 
290f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
291f0a902f7SPeter Crosthwaite {
292cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
293f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
2947729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
295f0a902f7SPeter Crosthwaite     uint8_t i;
296dc3b89efSAlistair Francis     uint64_t ram_size;
297cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
2986396a193SPeter Crosthwaite     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
299dc3b89efSAlistair Francis     ram_addr_t ddr_low_size, ddr_high_size;
30014ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
301f0a902f7SPeter Crosthwaite     Error *err = NULL;
302f0a902f7SPeter Crosthwaite 
303dc3b89efSAlistair Francis     ram_size = memory_region_size(s->ddr_ram);
304dc3b89efSAlistair Francis 
30521bce371SXuzhou Cheng     /*
30621bce371SXuzhou Cheng      * Create the DDR Memory Regions. User friendly checks should happen at
307dc3b89efSAlistair Francis      * the board level
308dc3b89efSAlistair Francis      */
309dc3b89efSAlistair Francis     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
31021bce371SXuzhou Cheng         /*
31121bce371SXuzhou Cheng          * The RAM size is above the maximum available for the low DDR.
312dc3b89efSAlistair Francis          * Create the high DDR memory region as well.
313dc3b89efSAlistair Francis          */
314dc3b89efSAlistair Francis         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
315dc3b89efSAlistair Francis         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
316dc3b89efSAlistair Francis         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
317dc3b89efSAlistair Francis 
31832b9523aSPhilippe Mathieu-Daudé         memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev),
31932b9523aSPhilippe Mathieu-Daudé                                  "ddr-ram-high", s->ddr_ram, ddr_low_size,
32032b9523aSPhilippe Mathieu-Daudé                                  ddr_high_size);
321dc3b89efSAlistair Francis         memory_region_add_subregion(get_system_memory(),
322dc3b89efSAlistair Francis                                     XLNX_ZYNQMP_HIGH_RAM_START,
323dc3b89efSAlistair Francis                                     &s->ddr_ram_high);
324dc3b89efSAlistair Francis     } else {
325dc3b89efSAlistair Francis         /* RAM must be non-zero */
326dc3b89efSAlistair Francis         assert(ram_size);
327dc3b89efSAlistair Francis         ddr_low_size = ram_size;
328dc3b89efSAlistair Francis     }
329dc3b89efSAlistair Francis 
33032b9523aSPhilippe Mathieu-Daudé     memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low",
33132b9523aSPhilippe Mathieu-Daudé                              s->ddr_ram, 0, ddr_low_size);
332dc3b89efSAlistair Francis     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
333dc3b89efSAlistair Francis 
3346675d719SAlistair Francis     /* Create the four OCM banks */
3356675d719SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
3366675d719SAlistair Francis         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
3376675d719SAlistair Francis 
33898a99ce0SPeter Maydell         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
339f8ed85acSMarkus Armbruster                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
3406675d719SAlistair Francis         memory_region_add_subregion(get_system_memory(),
3416675d719SAlistair Francis                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
3426675d719SAlistair Francis                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
3436675d719SAlistair Francis                                     &s->ocm_ram[i]);
3446675d719SAlistair Francis 
3456675d719SAlistair Francis         g_free(ocm_name);
3466675d719SAlistair Francis     }
3476675d719SAlistair Francis 
3487729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
3497729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
3506908ec44SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus);
35175b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure);
35275b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic),
35375b749afSLuc Michel                       "has-virtualization-extensions", s->virt);
3547729e1f4SPeter Crosthwaite 
355ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal);
356816fd397SLuc Michel 
3570776d967SEdgar E. Iglesias     /* Realize APUs before realizing the GIC. KVM requires this.  */
3586908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
3597a309cc9SMarkus Armbruster         const char *name;
360bf4cb109SPeter Crosthwaite 
3615325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit",
3625325cc34SMarkus Armbruster                                 QEMU_PSCI_CONDUIT_SMC, &error_abort);
3636396a193SPeter Crosthwaite 
3646396a193SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
3656396a193SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
366f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
3675325cc34SMarkus Armbruster             object_property_set_bool(OBJECT(&s->apu_cpu[i]),
3685325cc34SMarkus Armbruster                                      "start-powered-off", true, &error_abort);
3696396a193SPeter Crosthwaite         } else {
3706396a193SPeter Crosthwaite             s->boot_cpu_ptr = &s->apu_cpu[i];
371f0a902f7SPeter Crosthwaite         }
372f0a902f7SPeter Crosthwaite 
3735325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure,
3745325cc34SMarkus Armbruster                                  NULL);
3755325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt,
3765325cc34SMarkus Armbruster                                  NULL);
3775325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar",
3785325cc34SMarkus Armbruster                                 GIC_BASE_ADDR, &error_abort);
3795325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count",
3805325cc34SMarkus Armbruster                                 num_apus, &error_abort);
381668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) {
382f0a902f7SPeter Crosthwaite             return;
383f0a902f7SPeter Crosthwaite         }
3840776d967SEdgar E. Iglesias     }
3850776d967SEdgar E. Iglesias 
386668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
3870776d967SEdgar E. Iglesias         return;
3880776d967SEdgar E. Iglesias     }
3890776d967SEdgar E. Iglesias 
3900776d967SEdgar E. Iglesias     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
3910776d967SEdgar E. Iglesias     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
3920776d967SEdgar E. Iglesias         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
3930776d967SEdgar E. Iglesias         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
39475b749afSLuc Michel         MemoryRegion *mr;
3950776d967SEdgar E. Iglesias         uint32_t addr = r->address;
3960776d967SEdgar E. Iglesias         int j;
3970776d967SEdgar E. Iglesias 
39875b749afSLuc Michel         if (r->virt && !s->virt) {
39975b749afSLuc Michel             continue;
40075b749afSLuc Michel         }
4010776d967SEdgar E. Iglesias 
40275b749afSLuc Michel         mr = sysbus_mmio_get_region(gic, r->region_index);
4030776d967SEdgar E. Iglesias         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
4040776d967SEdgar E. Iglesias             MemoryRegion *alias = &s->gic_mr[i][j];
4050776d967SEdgar E. Iglesias 
4060776d967SEdgar E. Iglesias             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
40775b749afSLuc Michel                                      r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE);
4080776d967SEdgar E. Iglesias             memory_region_add_subregion(system_memory, addr, alias);
40975b749afSLuc Michel 
41075b749afSLuc Michel             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
4110776d967SEdgar E. Iglesias         }
4120776d967SEdgar E. Iglesias     }
4130776d967SEdgar E. Iglesias 
4146908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
4150776d967SEdgar E. Iglesias         qemu_irq irq;
4167729e1f4SPeter Crosthwaite 
4177729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
4182e5577bcSPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
4192e5577bcSPeter Crosthwaite                                             ARM_CPU_IRQ));
42075b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus,
42175b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
42275b749afSLuc Michel                                             ARM_CPU_FIQ));
42375b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2,
42475b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
42575b749afSLuc Michel                                             ARM_CPU_VIRQ));
42675b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3,
42775b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
42875b749afSLuc Michel                                             ARM_CPU_VFIQ));
429bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
430bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
43175b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq);
432bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
433bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
43475b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq);
43575b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
43675b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI));
43775b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq);
43875b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
43975b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI));
44075b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq);
44175b749afSLuc Michel 
44275b749afSLuc Michel         if (s->virt) {
44375b749afSLuc Michel             irq = qdev_get_gpio_in(DEVICE(&s->gic),
44475b749afSLuc Michel                                    arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI));
44575b749afSLuc Michel             sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq);
44675b749afSLuc Michel         }
447f0a902f7SPeter Crosthwaite     }
44814ca2e46SPeter Crosthwaite 
449cc7d44c2SLike Xu     xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err);
450b58850e7SPeter Crosthwaite     if (err) {
45124cfc8dcSAlistair Francis         error_propagate(errp, err);
452b58850e7SPeter Crosthwaite         return;
453b58850e7SPeter Crosthwaite     }
454b58850e7SPeter Crosthwaite 
4556396a193SPeter Crosthwaite     if (!s->boot_cpu_ptr) {
4569af9e0feSMarkus Armbruster         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
4576396a193SPeter Crosthwaite         return;
4586396a193SPeter Crosthwaite     }
4596396a193SPeter Crosthwaite 
46014ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
46114ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
46214ca2e46SPeter Crosthwaite     }
46314ca2e46SPeter Crosthwaite 
46414ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
46514ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
46614ca2e46SPeter Crosthwaite 
4677ad36e2eSMarkus Armbruster         /* FIXME use qdev NIC properties instead of nd_table[] */
46814ca2e46SPeter Crosthwaite         if (nd->used) {
46914ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
47014ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
47114ca2e46SPeter Crosthwaite         }
4725325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION,
47320bff213SAlistair Francis                                 &error_abort);
474dfc38879SBin Meng         object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23,
475dfc38879SBin Meng                                 &error_abort);
4765325cc34SMarkus Armbruster         object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2,
4771372fc0bSAlistair Francis                                 &error_abort);
478668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) {
47914ca2e46SPeter Crosthwaite             return;
48014ca2e46SPeter Crosthwaite         }
48114ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
48214ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
48314ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
48414ca2e46SPeter Crosthwaite     }
4853bade2a9SPeter Crosthwaite 
4863bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
4879bca0edbSPeter Maydell         qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
488668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) {
4893bade2a9SPeter Crosthwaite             return;
4903bade2a9SPeter Crosthwaite         }
4913bade2a9SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
4923bade2a9SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
4933bade2a9SPeter Crosthwaite                            gic_spi[uart_intr[i]]);
4943bade2a9SPeter Crosthwaite     }
4956fdf3282SAlistair Francis 
496840c22cdSVikram Garhwal     for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) {
497840c22cdSVikram Garhwal         object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq",
498840c22cdSVikram Garhwal                                 XLNX_ZYNQMP_CAN_REF_CLK, &error_abort);
499840c22cdSVikram Garhwal 
500840c22cdSVikram Garhwal         object_property_set_link(OBJECT(&s->can[i]), "canbus",
501840c22cdSVikram Garhwal                                  OBJECT(s->canbus[i]), &error_fatal);
502840c22cdSVikram Garhwal 
503840c22cdSVikram Garhwal         sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err);
504840c22cdSVikram Garhwal         if (err) {
505840c22cdSVikram Garhwal             error_propagate(errp, err);
506840c22cdSVikram Garhwal             return;
507840c22cdSVikram Garhwal         }
508840c22cdSVikram Garhwal         sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]);
509840c22cdSVikram Garhwal         sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0,
510840c22cdSVikram Garhwal                            gic_spi[can_intr[i]]);
511840c22cdSVikram Garhwal     }
512840c22cdSVikram Garhwal 
5135325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS,
5146fdf3282SAlistair Francis                             &error_abort);
515668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
5166fdf3282SAlistair Francis         return;
5176fdf3282SAlistair Francis     }
5186fdf3282SAlistair Francis 
5196fdf3282SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
5206fdf3282SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
52133108e9fSSai Pavan Boddu 
52233108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
52363fef628SPeter Maydell         char *bus_name;
524b630d3d4SPhilippe Mathieu-Daudé         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]);
525b630d3d4SPhilippe Mathieu-Daudé         Object *sdhci = OBJECT(&s->sdhci[i]);
526eb4f566bSPeter Maydell 
52721bce371SXuzhou Cheng         /*
52821bce371SXuzhou Cheng          * Compatible with:
529b630d3d4SPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 3.00
530b630d3d4SPhilippe Mathieu-Daudé          * - SDIO Specification Version 3.0
531b630d3d4SPhilippe Mathieu-Daudé          * - eMMC Specification Version 4.51
532b630d3d4SPhilippe Mathieu-Daudé          */
533668f62ecSMarkus Armbruster         if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) {
534660b4e70SPeter Maydell             return;
535660b4e70SPeter Maydell         }
536778a2dc5SMarkus Armbruster         if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES,
537668f62ecSMarkus Armbruster                                       errp)) {
538660b4e70SPeter Maydell             return;
539660b4e70SPeter Maydell         }
540668f62ecSMarkus Armbruster         if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) {
541660b4e70SPeter Maydell             return;
542660b4e70SPeter Maydell         }
543668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) {
54433108e9fSSai Pavan Boddu             return;
54533108e9fSSai Pavan Boddu         }
546b630d3d4SPhilippe Mathieu-Daudé         sysbus_mmio_map(sbd, 0, sdhci_addr[i]);
547b630d3d4SPhilippe Mathieu-Daudé         sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]);
548b630d3d4SPhilippe Mathieu-Daudé 
549eb4f566bSPeter Maydell         /* Alias controller SD bus to the SoC itself */
55063fef628SPeter Maydell         bus_name = g_strdup_printf("sd-bus%d", i);
551d2623129SMarkus Armbruster         object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus");
552eb4f566bSPeter Maydell         g_free(bus_name);
55333108e9fSSai Pavan Boddu     }
55402d07eb4SAlistair Francis 
55502d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
55602d07eb4SAlistair Francis         gchar *bus_name;
55702d07eb4SAlistair Francis 
558668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
559660b4e70SPeter Maydell             return;
560660b4e70SPeter Maydell         }
56102d07eb4SAlistair Francis 
56202d07eb4SAlistair Francis         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
56302d07eb4SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
56402d07eb4SAlistair Francis                            gic_spi[spi_intr[i]]);
56502d07eb4SAlistair Francis 
56602d07eb4SAlistair Francis         /* Alias controller SPI bus to the SoC itself */
56702d07eb4SAlistair Francis         bus_name = g_strdup_printf("spi%d", i);
56802d07eb4SAlistair Francis         object_property_add_alias(OBJECT(s), bus_name,
569d2623129SMarkus Armbruster                                   OBJECT(&s->spi[i]), "spi0");
57002d07eb4SAlistair Francis         g_free(bus_name);
57102d07eb4SAlistair Francis     }
572b93dbcddSKONRAD Frederic 
573668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) {
574b93dbcddSKONRAD Frederic         return;
575b93dbcddSKONRAD Frederic     }
576b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
577b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
578b93dbcddSKONRAD Frederic 
579668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) {
580b93dbcddSKONRAD Frederic         return;
581b93dbcddSKONRAD Frederic     }
5825325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma),
583b93dbcddSKONRAD Frederic                              &error_abort);
584b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
585b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
5860ab7bbc7SAlistair Francis 
587668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) {
5880ab7bbc7SAlistair Francis         return;
5890ab7bbc7SAlistair Francis     }
5900ab7bbc7SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR);
5910ab7bbc7SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]);
59208b2f15eSAlistair Francis 
593668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
59408b2f15eSAlistair Francis         return;
59508b2f15eSAlistair Francis     }
59608b2f15eSAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR);
59708b2f15eSAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]);
59804965bcaSFrancisco Iglesias 
59904965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
600778a2dc5SMarkus Armbruster         if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128,
601668f62ecSMarkus Armbruster                                       errp)) {
602660b4e70SPeter Maydell             return;
603660b4e70SPeter Maydell         }
604*783dbab1SPhilippe Mathieu-Daudé         if (!object_property_set_link(OBJECT(&s->gdma[i]), "dma",
605*783dbab1SPhilippe Mathieu-Daudé                                       OBJECT(system_memory), errp)) {
606*783dbab1SPhilippe Mathieu-Daudé             return;
607*783dbab1SPhilippe Mathieu-Daudé         }
608668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) {
60904965bcaSFrancisco Iglesias             return;
61004965bcaSFrancisco Iglesias         }
61104965bcaSFrancisco Iglesias 
61204965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]);
61304965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0,
61404965bcaSFrancisco Iglesias                            gic_spi[gdma_ch_intr[i]]);
61504965bcaSFrancisco Iglesias     }
61604965bcaSFrancisco Iglesias 
61704965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
618*783dbab1SPhilippe Mathieu-Daudé         if (!object_property_set_link(OBJECT(&s->adma[i]), "dma",
619*783dbab1SPhilippe Mathieu-Daudé                                       OBJECT(system_memory), errp)) {
620*783dbab1SPhilippe Mathieu-Daudé             return;
621*783dbab1SPhilippe Mathieu-Daudé         }
622668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) {
62304965bcaSFrancisco Iglesias             return;
62404965bcaSFrancisco Iglesias         }
62504965bcaSFrancisco Iglesias 
62604965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]);
62704965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0,
62804965bcaSFrancisco Iglesias                            gic_spi[adma_ch_intr[i]]);
62904965bcaSFrancisco Iglesias     }
630668351a5SXuzhou Cheng 
631c31b7f59SPhilippe Mathieu-Daudé     if (!object_property_set_link(OBJECT(&s->qspi_dma), "dma",
632c31b7f59SPhilippe Mathieu-Daudé                                   OBJECT(system_memory), errp)) {
633c31b7f59SPhilippe Mathieu-Daudé         return;
634c31b7f59SPhilippe Mathieu-Daudé     }
635668351a5SXuzhou Cheng     if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi_dma), errp)) {
636668351a5SXuzhou Cheng         return;
637668351a5SXuzhou Cheng     }
638668351a5SXuzhou Cheng 
639668351a5SXuzhou Cheng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi_dma), 0, QSPI_DMA_ADDR);
640668351a5SXuzhou Cheng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi_dma), 0, gic_spi[QSPI_IRQ]);
64134a3a71dSPhilippe Mathieu-Daudé 
64234a3a71dSPhilippe Mathieu-Daudé     if (!object_property_set_link(OBJECT(&s->qspi), "stream-connected-dma",
64334a3a71dSPhilippe Mathieu-Daudé                                   OBJECT(&s->qspi_dma), errp)) {
64434a3a71dSPhilippe Mathieu-Daudé          return;
64534a3a71dSPhilippe Mathieu-Daudé     }
64634a3a71dSPhilippe Mathieu-Daudé     if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) {
64734a3a71dSPhilippe Mathieu-Daudé         return;
64834a3a71dSPhilippe Mathieu-Daudé     }
64934a3a71dSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
65034a3a71dSPhilippe Mathieu-Daudé     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
65134a3a71dSPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]);
65234a3a71dSPhilippe Mathieu-Daudé 
65334a3a71dSPhilippe Mathieu-Daudé     for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
65434a3a71dSPhilippe Mathieu-Daudé         g_autofree gchar *bus_name = g_strdup_printf("qspi%d", i);
65534a3a71dSPhilippe Mathieu-Daudé         g_autofree gchar *target_bus = g_strdup_printf("spi%d", i);
65634a3a71dSPhilippe Mathieu-Daudé 
65734a3a71dSPhilippe Mathieu-Daudé         /* Alias controller SPI bus to the SoC itself */
65834a3a71dSPhilippe Mathieu-Daudé         object_property_add_alias(OBJECT(s), bus_name,
65934a3a71dSPhilippe Mathieu-Daudé                                   OBJECT(&s->qspi), target_bus);
66034a3a71dSPhilippe Mathieu-Daudé     }
661f0a902f7SPeter Crosthwaite }
662f0a902f7SPeter Crosthwaite 
6636396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = {
6646396a193SPeter Crosthwaite     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
66537d42473SEdgar E. Iglesias     DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
6661946809eSAlistair Francis     DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false),
667c3acfa01SFam Zheng     DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
668c3acfa01SFam Zheng                      MemoryRegion *),
669840c22cdSVikram Garhwal     DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS,
670840c22cdSVikram Garhwal                      CanBusState *),
671840c22cdSVikram Garhwal     DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS,
672840c22cdSVikram Garhwal                      CanBusState *),
6736396a193SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST()
6746396a193SPeter Crosthwaite };
6756396a193SPeter Crosthwaite 
676f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
677f0a902f7SPeter Crosthwaite {
678f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
679f0a902f7SPeter Crosthwaite 
6804f67d30bSMarc-André Lureau     device_class_set_props(dc, xlnx_zynqmp_props);
681f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
682d8589144SThomas Huth     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
683d8589144SThomas Huth     dc->user_creatable = false;
684f0a902f7SPeter Crosthwaite }
685f0a902f7SPeter Crosthwaite 
686f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
687f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
688f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
689f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
690f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
691f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
692f0a902f7SPeter Crosthwaite };
693f0a902f7SPeter Crosthwaite 
694f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
695f0a902f7SPeter Crosthwaite {
696f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
697f0a902f7SPeter Crosthwaite }
698f0a902f7SPeter Crosthwaite 
699f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
700