1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 204771d756SPaolo Bonzini #include "qemu-common.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 247729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 252a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 262a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 277729e1f4SPeter Crosthwaite 287729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 297729e1f4SPeter Crosthwaite 30bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 31bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 32*75b749afSLuc Michel #define ARM_HYP_TIMER_PPI 26 33*75b749afSLuc Michel #define ARM_SEC_TIMER_PPI 29 34*75b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25 35bf4cb109SPeter Crosthwaite 3620bff213SAlistair Francis #define GEM_REVISION 0x40070106 3720bff213SAlistair Francis 387729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 397729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 407729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 41*75b749afSLuc Michel #define GIC_VIFACE_ADDR 0xf9040000 42*75b749afSLuc Michel #define GIC_VCPU_ADDR 0xf9060000 437729e1f4SPeter Crosthwaite 446fdf3282SAlistair Francis #define SATA_INTR 133 456fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 466fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 476fdf3282SAlistair Francis 48babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 49babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 50babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 51babc1f30SFrancisco Iglesias 52b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 53b93dbcddSKONRAD Frederic #define DP_IRQ 113 54b93dbcddSKONRAD Frederic 55b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 56b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 57b93dbcddSKONRAD Frederic 580ab7bbc7SAlistair Francis #define IPI_ADDR 0xFF300000 590ab7bbc7SAlistair Francis #define IPI_IRQ 64 600ab7bbc7SAlistair Francis 6108b2f15eSAlistair Francis #define RTC_ADDR 0xffa60000 6208b2f15eSAlistair Francis #define RTC_IRQ 26 6308b2f15eSAlistair Francis 64b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ 65b630d3d4SPhilippe Mathieu-Daudé 6614ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 6714ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 6814ca2e46SPeter Crosthwaite }; 6914ca2e46SPeter Crosthwaite 7014ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 7114ca2e46SPeter Crosthwaite 57, 59, 61, 63, 7214ca2e46SPeter Crosthwaite }; 7314ca2e46SPeter Crosthwaite 743bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 753bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 763bade2a9SPeter Crosthwaite }; 773bade2a9SPeter Crosthwaite 783bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 793bade2a9SPeter Crosthwaite 21, 22, 803bade2a9SPeter Crosthwaite }; 813bade2a9SPeter Crosthwaite 8233108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 8333108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 8433108e9fSSai Pavan Boddu }; 8533108e9fSSai Pavan Boddu 8633108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 8733108e9fSSai Pavan Boddu 48, 49, 8833108e9fSSai Pavan Boddu }; 8933108e9fSSai Pavan Boddu 9002d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 9102d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 9202d07eb4SAlistair Francis }; 9302d07eb4SAlistair Francis 9402d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 9502d07eb4SAlistair Francis 19, 20, 9602d07eb4SAlistair Francis }; 9702d07eb4SAlistair Francis 9804965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 9904965bcaSFrancisco Iglesias 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000, 10004965bcaSFrancisco Iglesias 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000 10104965bcaSFrancisco Iglesias }; 10204965bcaSFrancisco Iglesias 10304965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 10404965bcaSFrancisco Iglesias 124, 125, 126, 127, 128, 129, 130, 131 10504965bcaSFrancisco Iglesias }; 10604965bcaSFrancisco Iglesias 10704965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 10804965bcaSFrancisco Iglesias 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000, 10904965bcaSFrancisco Iglesias 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000 11004965bcaSFrancisco Iglesias }; 11104965bcaSFrancisco Iglesias 11204965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 11304965bcaSFrancisco Iglesias 77, 78, 79, 80, 81, 82, 83, 84 11404965bcaSFrancisco Iglesias }; 11504965bcaSFrancisco Iglesias 1167729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 1177729e1f4SPeter Crosthwaite int region_index; 1187729e1f4SPeter Crosthwaite uint32_t address; 119*75b749afSLuc Michel uint32_t offset; 120*75b749afSLuc Michel bool virt; 1217729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 1227729e1f4SPeter Crosthwaite 1237729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 124*75b749afSLuc Michel /* Distributor */ 125*75b749afSLuc Michel { 126*75b749afSLuc Michel .region_index = 0, 127*75b749afSLuc Michel .address = GIC_DIST_ADDR, 128*75b749afSLuc Michel .offset = 0, 129*75b749afSLuc Michel .virt = false 130*75b749afSLuc Michel }, 131*75b749afSLuc Michel 132*75b749afSLuc Michel /* CPU interface */ 133*75b749afSLuc Michel { 134*75b749afSLuc Michel .region_index = 1, 135*75b749afSLuc Michel .address = GIC_CPU_ADDR, 136*75b749afSLuc Michel .offset = 0, 137*75b749afSLuc Michel .virt = false 138*75b749afSLuc Michel }, 139*75b749afSLuc Michel { 140*75b749afSLuc Michel .region_index = 1, 141*75b749afSLuc Michel .address = GIC_CPU_ADDR + 0x10000, 142*75b749afSLuc Michel .offset = 0x1000, 143*75b749afSLuc Michel .virt = false 144*75b749afSLuc Michel }, 145*75b749afSLuc Michel 146*75b749afSLuc Michel /* Virtual interface */ 147*75b749afSLuc Michel { 148*75b749afSLuc Michel .region_index = 2, 149*75b749afSLuc Michel .address = GIC_VIFACE_ADDR, 150*75b749afSLuc Michel .offset = 0, 151*75b749afSLuc Michel .virt = true 152*75b749afSLuc Michel }, 153*75b749afSLuc Michel 154*75b749afSLuc Michel /* Virtual CPU interface */ 155*75b749afSLuc Michel { 156*75b749afSLuc Michel .region_index = 3, 157*75b749afSLuc Michel .address = GIC_VCPU_ADDR, 158*75b749afSLuc Michel .offset = 0, 159*75b749afSLuc Michel .virt = true 160*75b749afSLuc Michel }, 161*75b749afSLuc Michel { 162*75b749afSLuc Michel .region_index = 3, 163*75b749afSLuc Michel .address = GIC_VCPU_ADDR + 0x10000, 164*75b749afSLuc Michel .offset = 0x1000, 165*75b749afSLuc Michel .virt = true 166*75b749afSLuc Michel }, 1677729e1f4SPeter Crosthwaite }; 168f0a902f7SPeter Crosthwaite 169bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 170bf4cb109SPeter Crosthwaite { 171bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 172bf4cb109SPeter Crosthwaite } 173bf4cb109SPeter Crosthwaite 1746ed92b14SEdgar E. Iglesias static void xlnx_zynqmp_create_rpu(XlnxZynqMPState *s, const char *boot_cpu, 1756ed92b14SEdgar E. Iglesias Error **errp) 1766ed92b14SEdgar E. Iglesias { 1776ed92b14SEdgar E. Iglesias Error *err = NULL; 1786ed92b14SEdgar E. Iglesias int i; 1796908ec44SAlistair Francis int num_rpus = MIN(smp_cpus - XLNX_ZYNQMP_NUM_APU_CPUS, XLNX_ZYNQMP_NUM_RPU_CPUS); 1806ed92b14SEdgar E. Iglesias 1816908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 1826ed92b14SEdgar E. Iglesias char *name; 1836ed92b14SEdgar E. Iglesias 1846ed92b14SEdgar E. Iglesias object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 185eb24d4d3SEdgar E. Iglesias "cortex-r5f-" TYPE_ARM_CPU); 1866ed92b14SEdgar E. Iglesias object_property_add_child(OBJECT(s), "rpu-cpu[*]", 1876ed92b14SEdgar E. Iglesias OBJECT(&s->rpu_cpu[i]), &error_abort); 1886ed92b14SEdgar E. Iglesias 1896ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 1906ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 1916ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 1926ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 1936ed92b14SEdgar E. Iglesias "start-powered-off", &error_abort); 1946ed92b14SEdgar E. Iglesias } else { 1956ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 1966ed92b14SEdgar E. Iglesias } 1976ed92b14SEdgar E. Iglesias g_free(name); 1986ed92b14SEdgar E. Iglesias 1996ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 2006ed92b14SEdgar E. Iglesias &error_abort); 2016ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 2026ed92b14SEdgar E. Iglesias &err); 2036ed92b14SEdgar E. Iglesias if (err) { 2046ed92b14SEdgar E. Iglesias error_propagate(errp, err); 2056ed92b14SEdgar E. Iglesias return; 2066ed92b14SEdgar E. Iglesias } 2076ed92b14SEdgar E. Iglesias } 2086ed92b14SEdgar E. Iglesias } 2096ed92b14SEdgar E. Iglesias 210f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 211f0a902f7SPeter Crosthwaite { 212f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 213f0a902f7SPeter Crosthwaite int i; 2146908ec44SAlistair Francis int num_apus = MIN(smp_cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 215f0a902f7SPeter Crosthwaite 2166908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 217ccf02d73SThomas Huth object_initialize_child(obj, "apu-cpu[*]", &s->apu_cpu[i], 218ccf02d73SThomas Huth sizeof(s->apu_cpu[i]), 219ccf02d73SThomas Huth "cortex-a53-" TYPE_ARM_CPU, &error_abort, NULL); 220f0a902f7SPeter Crosthwaite } 2217729e1f4SPeter Crosthwaite 222ccf02d73SThomas Huth sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), 223ccf02d73SThomas Huth gic_class_name()); 22414ca2e46SPeter Crosthwaite 22514ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 226ccf02d73SThomas Huth sysbus_init_child_obj(obj, "gem[*]", &s->gem[i], sizeof(s->gem[i]), 227ccf02d73SThomas Huth TYPE_CADENCE_GEM); 22814ca2e46SPeter Crosthwaite } 2293bade2a9SPeter Crosthwaite 2303bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 231ccf02d73SThomas Huth sysbus_init_child_obj(obj, "uart[*]", &s->uart[i], sizeof(s->uart[i]), 232ccf02d73SThomas Huth TYPE_CADENCE_UART); 2333bade2a9SPeter Crosthwaite } 2346fdf3282SAlistair Francis 235ccf02d73SThomas Huth sysbus_init_child_obj(obj, "sata", &s->sata, sizeof(s->sata), 236ccf02d73SThomas Huth TYPE_SYSBUS_AHCI); 23733108e9fSSai Pavan Boddu 23833108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 239ccf02d73SThomas Huth sysbus_init_child_obj(obj, "sdhci[*]", &s->sdhci[i], 240ccf02d73SThomas Huth sizeof(s->sdhci[i]), TYPE_SYSBUS_SDHCI); 24133108e9fSSai Pavan Boddu } 24202d07eb4SAlistair Francis 24302d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 244ccf02d73SThomas Huth sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]), 24502d07eb4SAlistair Francis TYPE_XILINX_SPIPS); 24602d07eb4SAlistair Francis } 247b93dbcddSKONRAD Frederic 248ccf02d73SThomas Huth sysbus_init_child_obj(obj, "qspi", &s->qspi, sizeof(s->qspi), 249ccf02d73SThomas Huth TYPE_XLNX_ZYNQMP_QSPIPS); 250babc1f30SFrancisco Iglesias 251ccf02d73SThomas Huth sysbus_init_child_obj(obj, "xxxdp", &s->dp, sizeof(s->dp), TYPE_XLNX_DP); 252b93dbcddSKONRAD Frederic 253ccf02d73SThomas Huth sysbus_init_child_obj(obj, "dp-dma", &s->dpdma, sizeof(s->dpdma), 254ccf02d73SThomas Huth TYPE_XLNX_DPDMA); 2550ab7bbc7SAlistair Francis 256ccf02d73SThomas Huth sysbus_init_child_obj(obj, "ipi", &s->ipi, sizeof(s->ipi), 257ccf02d73SThomas Huth TYPE_XLNX_ZYNQMP_IPI); 25808b2f15eSAlistair Francis 259ccf02d73SThomas Huth sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), 260ccf02d73SThomas Huth TYPE_XLNX_ZYNQMP_RTC); 26104965bcaSFrancisco Iglesias 26204965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 263ccf02d73SThomas Huth sysbus_init_child_obj(obj, "gdma[*]", &s->gdma[i], sizeof(s->gdma[i]), 264ccf02d73SThomas Huth TYPE_XLNX_ZDMA); 26504965bcaSFrancisco Iglesias } 26604965bcaSFrancisco Iglesias 26704965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 268ccf02d73SThomas Huth sysbus_init_child_obj(obj, "adma[*]", &s->adma[i], sizeof(s->adma[i]), 269ccf02d73SThomas Huth TYPE_XLNX_ZDMA); 27004965bcaSFrancisco Iglesias } 271f0a902f7SPeter Crosthwaite } 272f0a902f7SPeter Crosthwaite 273f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 274f0a902f7SPeter Crosthwaite { 275f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 2767729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 277f0a902f7SPeter Crosthwaite uint8_t i; 278dc3b89efSAlistair Francis uint64_t ram_size; 2796908ec44SAlistair Francis int num_apus = MIN(smp_cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 2806396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 281dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 28214ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 283f0a902f7SPeter Crosthwaite Error *err = NULL; 284f0a902f7SPeter Crosthwaite 285dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 286dc3b89efSAlistair Francis 287dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 288dc3b89efSAlistair Francis * the board level 289dc3b89efSAlistair Francis */ 290dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 291dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 292dc3b89efSAlistair Francis * Create the high DDR memory region as well. 293dc3b89efSAlistair Francis */ 294dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 295dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 296dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 297dc3b89efSAlistair Francis 298dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_high, NULL, 299dc3b89efSAlistair Francis "ddr-ram-high", s->ddr_ram, 300dc3b89efSAlistair Francis ddr_low_size, ddr_high_size); 301dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 302dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 303dc3b89efSAlistair Francis &s->ddr_ram_high); 304dc3b89efSAlistair Francis } else { 305dc3b89efSAlistair Francis /* RAM must be non-zero */ 306dc3b89efSAlistair Francis assert(ram_size); 307dc3b89efSAlistair Francis ddr_low_size = ram_size; 308dc3b89efSAlistair Francis } 309dc3b89efSAlistair Francis 310dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_low, NULL, 311dc3b89efSAlistair Francis "ddr-ram-low", s->ddr_ram, 312dc3b89efSAlistair Francis 0, ddr_low_size); 313dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 314dc3b89efSAlistair Francis 3156675d719SAlistair Francis /* Create the four OCM banks */ 3166675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 3176675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 3186675d719SAlistair Francis 31998a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 320f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 3216675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 3226675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 3236675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 3246675d719SAlistair Francis &s->ocm_ram[i]); 3256675d719SAlistair Francis 3266675d719SAlistair Francis g_free(ocm_name); 3276675d719SAlistair Francis } 3286675d719SAlistair Francis 3297729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 3307729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 3316908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 332*75b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure); 333*75b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), 334*75b749afSLuc Michel "has-virtualization-extensions", s->virt); 3357729e1f4SPeter Crosthwaite 3360776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 3376908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 3386396a193SPeter Crosthwaite char *name; 339bf4cb109SPeter Crosthwaite 3402e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 341f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 3426396a193SPeter Crosthwaite 3436396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 3446396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 345f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 3462e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 347f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 3486396a193SPeter Crosthwaite } else { 3496396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 350f0a902f7SPeter Crosthwaite } 3515348c62cSGonglei g_free(name); 352f0a902f7SPeter Crosthwaite 35337d42473SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->apu_cpu[i]), 35437d42473SEdgar E. Iglesias s->secure, "has_el3", NULL); 355c25bd18aSPeter Maydell object_property_set_bool(OBJECT(&s->apu_cpu[i]), 3561946809eSAlistair Francis s->virt, "has_el2", NULL); 3572e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 358e1292517SAlistair Francis "reset-cbar", &error_abort); 3598f2ba1f2SAlistair Francis object_property_set_int(OBJECT(&s->apu_cpu[i]), num_apus, 3608f2ba1f2SAlistair Francis "core-count", &error_abort); 3612e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 3622e5577bcSPeter Crosthwaite &err); 363f0a902f7SPeter Crosthwaite if (err) { 36424cfc8dcSAlistair Francis error_propagate(errp, err); 365f0a902f7SPeter Crosthwaite return; 366f0a902f7SPeter Crosthwaite } 3670776d967SEdgar E. Iglesias } 3680776d967SEdgar E. Iglesias 3690776d967SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 3700776d967SEdgar E. Iglesias if (err) { 3710776d967SEdgar E. Iglesias error_propagate(errp, err); 3720776d967SEdgar E. Iglesias return; 3730776d967SEdgar E. Iglesias } 3740776d967SEdgar E. Iglesias 3750776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 3760776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 3770776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 3780776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 379*75b749afSLuc Michel MemoryRegion *mr; 3800776d967SEdgar E. Iglesias uint32_t addr = r->address; 3810776d967SEdgar E. Iglesias int j; 3820776d967SEdgar E. Iglesias 383*75b749afSLuc Michel if (r->virt && !s->virt) { 384*75b749afSLuc Michel continue; 385*75b749afSLuc Michel } 3860776d967SEdgar E. Iglesias 387*75b749afSLuc Michel mr = sysbus_mmio_get_region(gic, r->region_index); 3880776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 3890776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 3900776d967SEdgar E. Iglesias 3910776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 392*75b749afSLuc Michel r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE); 3930776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 394*75b749afSLuc Michel 395*75b749afSLuc Michel addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 3960776d967SEdgar E. Iglesias } 3970776d967SEdgar E. Iglesias } 3980776d967SEdgar E. Iglesias 3996908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 4000776d967SEdgar E. Iglesias qemu_irq irq; 4017729e1f4SPeter Crosthwaite 4027729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 4032e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 4042e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 405*75b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus, 406*75b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 407*75b749afSLuc Michel ARM_CPU_FIQ)); 408*75b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2, 409*75b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 410*75b749afSLuc Michel ARM_CPU_VIRQ)); 411*75b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3, 412*75b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 413*75b749afSLuc Michel ARM_CPU_VFIQ)); 414bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 415bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 416*75b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq); 417bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 418bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 419*75b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq); 420*75b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 421*75b749afSLuc Michel arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI)); 422*75b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq); 423*75b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 424*75b749afSLuc Michel arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI)); 425*75b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq); 426*75b749afSLuc Michel 427*75b749afSLuc Michel if (s->virt) { 428*75b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 429*75b749afSLuc Michel arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI)); 430*75b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq); 431*75b749afSLuc Michel } 432f0a902f7SPeter Crosthwaite } 43314ca2e46SPeter Crosthwaite 4346ed92b14SEdgar E. Iglesias if (s->has_rpu) { 4356908ec44SAlistair Francis info_report("The 'has_rpu' property is no longer required, to use the " 4366908ec44SAlistair Francis "RPUs just use -smp 6."); 4376908ec44SAlistair Francis } 4386908ec44SAlistair Francis 4396ed92b14SEdgar E. Iglesias xlnx_zynqmp_create_rpu(s, boot_cpu, &err); 440b58850e7SPeter Crosthwaite if (err) { 44124cfc8dcSAlistair Francis error_propagate(errp, err); 442b58850e7SPeter Crosthwaite return; 443b58850e7SPeter Crosthwaite } 444b58850e7SPeter Crosthwaite 4456396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 4469af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 4476396a193SPeter Crosthwaite return; 4486396a193SPeter Crosthwaite } 4496396a193SPeter Crosthwaite 45014ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 45114ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 45214ca2e46SPeter Crosthwaite } 45314ca2e46SPeter Crosthwaite 45414ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 45514ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 45614ca2e46SPeter Crosthwaite 45714ca2e46SPeter Crosthwaite if (nd->used) { 45814ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 45914ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 46014ca2e46SPeter Crosthwaite } 46120bff213SAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision", 46220bff213SAlistair Francis &error_abort); 4631372fc0bSAlistair Francis object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues", 4641372fc0bSAlistair Francis &error_abort); 46514ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 46614ca2e46SPeter Crosthwaite if (err) { 46724cfc8dcSAlistair Francis error_propagate(errp, err); 46814ca2e46SPeter Crosthwaite return; 46914ca2e46SPeter Crosthwaite } 47014ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 47114ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 47214ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 47314ca2e46SPeter Crosthwaite } 4743bade2a9SPeter Crosthwaite 4753bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 4769bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 4773bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 4783bade2a9SPeter Crosthwaite if (err) { 47924cfc8dcSAlistair Francis error_propagate(errp, err); 4803bade2a9SPeter Crosthwaite return; 4813bade2a9SPeter Crosthwaite } 4823bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 4833bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 4843bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 4853bade2a9SPeter Crosthwaite } 4866fdf3282SAlistair Francis 4876fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 4886fdf3282SAlistair Francis &error_abort); 4896fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 4906fdf3282SAlistair Francis if (err) { 4916fdf3282SAlistair Francis error_propagate(errp, err); 4926fdf3282SAlistair Francis return; 4936fdf3282SAlistair Francis } 4946fdf3282SAlistair Francis 4956fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 4966fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 49733108e9fSSai Pavan Boddu 49833108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 499b630d3d4SPhilippe Mathieu-Daudé char *bus_name = g_strdup_printf("sd-bus%d", i); 500b630d3d4SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]); 501b630d3d4SPhilippe Mathieu-Daudé Object *sdhci = OBJECT(&s->sdhci[i]); 502eb4f566bSPeter Maydell 503b630d3d4SPhilippe Mathieu-Daudé /* Compatible with: 504b630d3d4SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.00 505b630d3d4SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 506b630d3d4SPhilippe Mathieu-Daudé * - eMMC Specification Version 4.51 507b630d3d4SPhilippe Mathieu-Daudé */ 508b630d3d4SPhilippe Mathieu-Daudé object_property_set_uint(sdhci, 3, "sd-spec-version", &err); 509b630d3d4SPhilippe Mathieu-Daudé object_property_set_uint(sdhci, SDHCI_CAPABILITIES, "capareg", &err); 510a01c6554SPhilippe Mathieu-Daudé object_property_set_uint(sdhci, UHS_I, "uhs", &err); 511b630d3d4SPhilippe Mathieu-Daudé object_property_set_bool(sdhci, true, "realized", &err); 51233108e9fSSai Pavan Boddu if (err) { 51333108e9fSSai Pavan Boddu error_propagate(errp, err); 51433108e9fSSai Pavan Boddu return; 51533108e9fSSai Pavan Boddu } 516b630d3d4SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, sdhci_addr[i]); 517b630d3d4SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]); 518b630d3d4SPhilippe Mathieu-Daudé 519eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 520b630d3d4SPhilippe Mathieu-Daudé object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus", 521eb4f566bSPeter Maydell &error_abort); 522eb4f566bSPeter Maydell g_free(bus_name); 52333108e9fSSai Pavan Boddu } 52402d07eb4SAlistair Francis 52502d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 52602d07eb4SAlistair Francis gchar *bus_name; 52702d07eb4SAlistair Francis 52802d07eb4SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 52902d07eb4SAlistair Francis 53002d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 53102d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 53202d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 53302d07eb4SAlistair Francis 53402d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 53502d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 53602d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 53702d07eb4SAlistair Francis OBJECT(&s->spi[i]), "spi0", 53802d07eb4SAlistair Francis &error_abort); 53902d07eb4SAlistair Francis g_free(bus_name); 54002d07eb4SAlistair Francis } 541b93dbcddSKONRAD Frederic 542babc1f30SFrancisco Iglesias object_property_set_bool(OBJECT(&s->qspi), true, "realized", &err); 543babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 544babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 545babc1f30SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]); 546babc1f30SFrancisco Iglesias 547babc1f30SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 548babc1f30SFrancisco Iglesias gchar *bus_name; 549babc1f30SFrancisco Iglesias gchar *target_bus; 550babc1f30SFrancisco Iglesias 551babc1f30SFrancisco Iglesias /* Alias controller SPI bus to the SoC itself */ 552babc1f30SFrancisco Iglesias bus_name = g_strdup_printf("qspi%d", i); 553babc1f30SFrancisco Iglesias target_bus = g_strdup_printf("spi%d", i); 554babc1f30SFrancisco Iglesias object_property_add_alias(OBJECT(s), bus_name, 555babc1f30SFrancisco Iglesias OBJECT(&s->qspi), target_bus, 556babc1f30SFrancisco Iglesias &error_abort); 557babc1f30SFrancisco Iglesias g_free(bus_name); 558babc1f30SFrancisco Iglesias g_free(target_bus); 559babc1f30SFrancisco Iglesias } 560babc1f30SFrancisco Iglesias 561b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dp), true, "realized", &err); 562b93dbcddSKONRAD Frederic if (err) { 563b93dbcddSKONRAD Frederic error_propagate(errp, err); 564b93dbcddSKONRAD Frederic return; 565b93dbcddSKONRAD Frederic } 566b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 567b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 568b93dbcddSKONRAD Frederic 569b93dbcddSKONRAD Frederic object_property_set_bool(OBJECT(&s->dpdma), true, "realized", &err); 570b93dbcddSKONRAD Frederic if (err) { 571b93dbcddSKONRAD Frederic error_propagate(errp, err); 572b93dbcddSKONRAD Frederic return; 573b93dbcddSKONRAD Frederic } 574b93dbcddSKONRAD Frederic object_property_set_link(OBJECT(&s->dp), OBJECT(&s->dpdma), "dpdma", 575b93dbcddSKONRAD Frederic &error_abort); 576b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 577b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 5780ab7bbc7SAlistair Francis 5790ab7bbc7SAlistair Francis object_property_set_bool(OBJECT(&s->ipi), true, "realized", &err); 5800ab7bbc7SAlistair Francis if (err) { 5810ab7bbc7SAlistair Francis error_propagate(errp, err); 5820ab7bbc7SAlistair Francis return; 5830ab7bbc7SAlistair Francis } 5840ab7bbc7SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); 5850ab7bbc7SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); 58608b2f15eSAlistair Francis 58708b2f15eSAlistair Francis object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err); 58808b2f15eSAlistair Francis if (err) { 58908b2f15eSAlistair Francis error_propagate(errp, err); 59008b2f15eSAlistair Francis return; 59108b2f15eSAlistair Francis } 59208b2f15eSAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); 59308b2f15eSAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); 59404965bcaSFrancisco Iglesias 59504965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 59604965bcaSFrancisco Iglesias object_property_set_uint(OBJECT(&s->gdma[i]), 128, "bus-width", &err); 59704965bcaSFrancisco Iglesias object_property_set_bool(OBJECT(&s->gdma[i]), true, "realized", &err); 59804965bcaSFrancisco Iglesias if (err) { 59904965bcaSFrancisco Iglesias error_propagate(errp, err); 60004965bcaSFrancisco Iglesias return; 60104965bcaSFrancisco Iglesias } 60204965bcaSFrancisco Iglesias 60304965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]); 60404965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0, 60504965bcaSFrancisco Iglesias gic_spi[gdma_ch_intr[i]]); 60604965bcaSFrancisco Iglesias } 60704965bcaSFrancisco Iglesias 60804965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 60904965bcaSFrancisco Iglesias object_property_set_bool(OBJECT(&s->adma[i]), true, "realized", &err); 61004965bcaSFrancisco Iglesias if (err) { 61104965bcaSFrancisco Iglesias error_propagate(errp, err); 61204965bcaSFrancisco Iglesias return; 61304965bcaSFrancisco Iglesias } 61404965bcaSFrancisco Iglesias 61504965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]); 61604965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0, 61704965bcaSFrancisco Iglesias gic_spi[adma_ch_intr[i]]); 61804965bcaSFrancisco Iglesias } 619f0a902f7SPeter Crosthwaite } 620f0a902f7SPeter Crosthwaite 6216396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 6226396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 62337d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 6241946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 6256ed92b14SEdgar E. Iglesias DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), 626c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 627c3acfa01SFam Zheng MemoryRegion *), 6286396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 6296396a193SPeter Crosthwaite }; 6306396a193SPeter Crosthwaite 631f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 632f0a902f7SPeter Crosthwaite { 633f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 634f0a902f7SPeter Crosthwaite 6356396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 636f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 637d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 638d8589144SThomas Huth dc->user_creatable = false; 639f0a902f7SPeter Crosthwaite } 640f0a902f7SPeter Crosthwaite 641f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 642f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 643f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 644f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 645f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 646f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 647f0a902f7SPeter Crosthwaite }; 648f0a902f7SPeter Crosthwaite 649f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 650f0a902f7SPeter Crosthwaite { 651f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 652f0a902f7SPeter Crosthwaite } 653f0a902f7SPeter Crosthwaite 654f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 655