1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 204771d756SPaolo Bonzini #include "qemu-common.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 247729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 257729e1f4SPeter Crosthwaite 267729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 277729e1f4SPeter Crosthwaite 28bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 29bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 30bf4cb109SPeter Crosthwaite 317729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 327729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 337729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 347729e1f4SPeter Crosthwaite 356fdf3282SAlistair Francis #define SATA_INTR 133 366fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 376fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 386fdf3282SAlistair Francis 3914ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 4014ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 4114ca2e46SPeter Crosthwaite }; 4214ca2e46SPeter Crosthwaite 4314ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 4414ca2e46SPeter Crosthwaite 57, 59, 61, 63, 4514ca2e46SPeter Crosthwaite }; 4614ca2e46SPeter Crosthwaite 473bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 483bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 493bade2a9SPeter Crosthwaite }; 503bade2a9SPeter Crosthwaite 513bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 523bade2a9SPeter Crosthwaite 21, 22, 533bade2a9SPeter Crosthwaite }; 543bade2a9SPeter Crosthwaite 5533108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 5633108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 5733108e9fSSai Pavan Boddu }; 5833108e9fSSai Pavan Boddu 5933108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 6033108e9fSSai Pavan Boddu 48, 49, 6133108e9fSSai Pavan Boddu }; 6233108e9fSSai Pavan Boddu 6302d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 6402d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 6502d07eb4SAlistair Francis }; 6602d07eb4SAlistair Francis 6702d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 6802d07eb4SAlistair Francis 19, 20, 6902d07eb4SAlistair Francis }; 7002d07eb4SAlistair Francis 717729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 727729e1f4SPeter Crosthwaite int region_index; 737729e1f4SPeter Crosthwaite uint32_t address; 747729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 757729e1f4SPeter Crosthwaite 767729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 777729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 787729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 797729e1f4SPeter Crosthwaite }; 80f0a902f7SPeter Crosthwaite 81bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 82bf4cb109SPeter Crosthwaite { 83bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 84bf4cb109SPeter Crosthwaite } 85bf4cb109SPeter Crosthwaite 86*6ed92b14SEdgar E. Iglesias static void xlnx_zynqmp_create_rpu(XlnxZynqMPState *s, const char *boot_cpu, 87*6ed92b14SEdgar E. Iglesias Error **errp) 88*6ed92b14SEdgar E. Iglesias { 89*6ed92b14SEdgar E. Iglesias Error *err = NULL; 90*6ed92b14SEdgar E. Iglesias int i; 91*6ed92b14SEdgar E. Iglesias 92*6ed92b14SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 93*6ed92b14SEdgar E. Iglesias char *name; 94*6ed92b14SEdgar E. Iglesias 95*6ed92b14SEdgar E. Iglesias object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 96*6ed92b14SEdgar E. Iglesias "cortex-r5-" TYPE_ARM_CPU); 97*6ed92b14SEdgar E. Iglesias object_property_add_child(OBJECT(s), "rpu-cpu[*]", 98*6ed92b14SEdgar E. Iglesias OBJECT(&s->rpu_cpu[i]), &error_abort); 99*6ed92b14SEdgar E. Iglesias 100*6ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 101*6ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 102*6ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 103*6ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 104*6ed92b14SEdgar E. Iglesias "start-powered-off", &error_abort); 105*6ed92b14SEdgar E. Iglesias } else { 106*6ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 107*6ed92b14SEdgar E. Iglesias } 108*6ed92b14SEdgar E. Iglesias g_free(name); 109*6ed92b14SEdgar E. Iglesias 110*6ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 111*6ed92b14SEdgar E. Iglesias &error_abort); 112*6ed92b14SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 113*6ed92b14SEdgar E. Iglesias &err); 114*6ed92b14SEdgar E. Iglesias if (err) { 115*6ed92b14SEdgar E. Iglesias error_propagate(errp, err); 116*6ed92b14SEdgar E. Iglesias return; 117*6ed92b14SEdgar E. Iglesias } 118*6ed92b14SEdgar E. Iglesias } 119*6ed92b14SEdgar E. Iglesias } 120*6ed92b14SEdgar E. Iglesias 121f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 122f0a902f7SPeter Crosthwaite { 123f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 124f0a902f7SPeter Crosthwaite int i; 125f0a902f7SPeter Crosthwaite 1262e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 1272e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 128f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 1292e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 130f0a902f7SPeter Crosthwaite &error_abort); 131f0a902f7SPeter Crosthwaite } 1327729e1f4SPeter Crosthwaite 133dc3b89efSAlistair Francis object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION, 134dc3b89efSAlistair Francis (Object **)&s->ddr_ram, 135dc3b89efSAlistair Francis qdev_prop_allow_set_link_before_realize, 136dc3b89efSAlistair Francis OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); 137dc3b89efSAlistair Francis 1387729e1f4SPeter Crosthwaite object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC); 1397729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 14014ca2e46SPeter Crosthwaite 14114ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 14214ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 14314ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 14414ca2e46SPeter Crosthwaite } 1453bade2a9SPeter Crosthwaite 1463bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1473bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 1483bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 1493bade2a9SPeter Crosthwaite } 1506fdf3282SAlistair Francis 1516fdf3282SAlistair Francis object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI); 1526fdf3282SAlistair Francis qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default()); 15333108e9fSSai Pavan Boddu 15433108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 15533108e9fSSai Pavan Boddu object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]), 15633108e9fSSai Pavan Boddu TYPE_SYSBUS_SDHCI); 15733108e9fSSai Pavan Boddu qdev_set_parent_bus(DEVICE(&s->sdhci[i]), 15833108e9fSSai Pavan Boddu sysbus_get_default()); 15933108e9fSSai Pavan Boddu } 16002d07eb4SAlistair Francis 16102d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 16202d07eb4SAlistair Francis object_initialize(&s->spi[i], sizeof(s->spi[i]), 16302d07eb4SAlistair Francis TYPE_XILINX_SPIPS); 16402d07eb4SAlistair Francis qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 16502d07eb4SAlistair Francis } 166f0a902f7SPeter Crosthwaite } 167f0a902f7SPeter Crosthwaite 168f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 169f0a902f7SPeter Crosthwaite { 170f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 1717729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 172f0a902f7SPeter Crosthwaite uint8_t i; 173dc3b89efSAlistair Francis uint64_t ram_size; 1746396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 175dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 17614ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 177f0a902f7SPeter Crosthwaite Error *err = NULL; 178f0a902f7SPeter Crosthwaite 179dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 180dc3b89efSAlistair Francis 181dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 182dc3b89efSAlistair Francis * the board level 183dc3b89efSAlistair Francis */ 184dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 185dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 186dc3b89efSAlistair Francis * Create the high DDR memory region as well. 187dc3b89efSAlistair Francis */ 188dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 189dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 190dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 191dc3b89efSAlistair Francis 192dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_high, NULL, 193dc3b89efSAlistair Francis "ddr-ram-high", s->ddr_ram, 194dc3b89efSAlistair Francis ddr_low_size, ddr_high_size); 195dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 196dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 197dc3b89efSAlistair Francis &s->ddr_ram_high); 198dc3b89efSAlistair Francis } else { 199dc3b89efSAlistair Francis /* RAM must be non-zero */ 200dc3b89efSAlistair Francis assert(ram_size); 201dc3b89efSAlistair Francis ddr_low_size = ram_size; 202dc3b89efSAlistair Francis } 203dc3b89efSAlistair Francis 204dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_low, NULL, 205dc3b89efSAlistair Francis "ddr-ram-low", s->ddr_ram, 206dc3b89efSAlistair Francis 0, ddr_low_size); 207dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 208dc3b89efSAlistair Francis 2096675d719SAlistair Francis /* Create the four OCM banks */ 2106675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 2116675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 2126675d719SAlistair Francis 2136675d719SAlistair Francis memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 214f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 2156675d719SAlistair Francis vmstate_register_ram_global(&s->ocm_ram[i]); 2166675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 2176675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 2186675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 2196675d719SAlistair Francis &s->ocm_ram[i]); 2206675d719SAlistair Francis 2216675d719SAlistair Francis g_free(ocm_name); 2226675d719SAlistair Francis } 2236675d719SAlistair Francis 2247729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 2257729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 2262e5577bcSPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS); 2277729e1f4SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 2287729e1f4SPeter Crosthwaite if (err) { 22924cfc8dcSAlistair Francis error_propagate(errp, err); 2307729e1f4SPeter Crosthwaite return; 2317729e1f4SPeter Crosthwaite } 2327729e1f4SPeter Crosthwaite assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 2337729e1f4SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 2347729e1f4SPeter Crosthwaite SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 2357729e1f4SPeter Crosthwaite const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 2367729e1f4SPeter Crosthwaite MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 2377729e1f4SPeter Crosthwaite uint32_t addr = r->address; 2387729e1f4SPeter Crosthwaite int j; 2397729e1f4SPeter Crosthwaite 2407729e1f4SPeter Crosthwaite sysbus_mmio_map(gic, r->region_index, addr); 2417729e1f4SPeter Crosthwaite 2427729e1f4SPeter Crosthwaite for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 2437729e1f4SPeter Crosthwaite MemoryRegion *alias = &s->gic_mr[i][j]; 2447729e1f4SPeter Crosthwaite 2457729e1f4SPeter Crosthwaite addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 2467729e1f4SPeter Crosthwaite memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 2477729e1f4SPeter Crosthwaite 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 2487729e1f4SPeter Crosthwaite memory_region_add_subregion(system_memory, addr, alias); 2497729e1f4SPeter Crosthwaite } 2507729e1f4SPeter Crosthwaite } 2517729e1f4SPeter Crosthwaite 2522e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 253bf4cb109SPeter Crosthwaite qemu_irq irq; 2546396a193SPeter Crosthwaite char *name; 255bf4cb109SPeter Crosthwaite 2562e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 257f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 2586396a193SPeter Crosthwaite 2596396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 2606396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 261f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 2622e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 263f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 2646396a193SPeter Crosthwaite } else { 2656396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 266f0a902f7SPeter Crosthwaite } 2675348c62cSGonglei g_free(name); 268f0a902f7SPeter Crosthwaite 26937d42473SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->apu_cpu[i]), 27037d42473SEdgar E. Iglesias s->secure, "has_el3", NULL); 2712e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 272e1292517SAlistair Francis "reset-cbar", &error_abort); 2732e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 2742e5577bcSPeter Crosthwaite &err); 275f0a902f7SPeter Crosthwaite if (err) { 27624cfc8dcSAlistair Francis error_propagate(errp, err); 277f0a902f7SPeter Crosthwaite return; 278f0a902f7SPeter Crosthwaite } 2797729e1f4SPeter Crosthwaite 2807729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 2812e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 2822e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 283bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 284bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 2852e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 286bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 287bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 2882e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 289f0a902f7SPeter Crosthwaite } 29014ca2e46SPeter Crosthwaite 291*6ed92b14SEdgar E. Iglesias if (s->has_rpu) { 292*6ed92b14SEdgar E. Iglesias xlnx_zynqmp_create_rpu(s, boot_cpu, &err); 293b58850e7SPeter Crosthwaite if (err) { 29424cfc8dcSAlistair Francis error_propagate(errp, err); 295b58850e7SPeter Crosthwaite return; 296b58850e7SPeter Crosthwaite } 297b58850e7SPeter Crosthwaite } 298b58850e7SPeter Crosthwaite 2996396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 3009af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 3016396a193SPeter Crosthwaite return; 3026396a193SPeter Crosthwaite } 3036396a193SPeter Crosthwaite 30414ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 30514ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 30614ca2e46SPeter Crosthwaite } 30714ca2e46SPeter Crosthwaite 30814ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 30914ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 31014ca2e46SPeter Crosthwaite 31114ca2e46SPeter Crosthwaite if (nd->used) { 31214ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 31314ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 31414ca2e46SPeter Crosthwaite } 31514ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 31614ca2e46SPeter Crosthwaite if (err) { 31724cfc8dcSAlistair Francis error_propagate(errp, err); 31814ca2e46SPeter Crosthwaite return; 31914ca2e46SPeter Crosthwaite } 32014ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 32114ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 32214ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 32314ca2e46SPeter Crosthwaite } 3243bade2a9SPeter Crosthwaite 3253bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 3263bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 3273bade2a9SPeter Crosthwaite if (err) { 32824cfc8dcSAlistair Francis error_propagate(errp, err); 3293bade2a9SPeter Crosthwaite return; 3303bade2a9SPeter Crosthwaite } 3313bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 3323bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 3333bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 3343bade2a9SPeter Crosthwaite } 3356fdf3282SAlistair Francis 3366fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 3376fdf3282SAlistair Francis &error_abort); 3386fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 3396fdf3282SAlistair Francis if (err) { 3406fdf3282SAlistair Francis error_propagate(errp, err); 3416fdf3282SAlistair Francis return; 3426fdf3282SAlistair Francis } 3436fdf3282SAlistair Francis 3446fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 3456fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 34633108e9fSSai Pavan Boddu 34733108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 348eb4f566bSPeter Maydell char *bus_name; 349eb4f566bSPeter Maydell 35033108e9fSSai Pavan Boddu object_property_set_bool(OBJECT(&s->sdhci[i]), true, 35133108e9fSSai Pavan Boddu "realized", &err); 35233108e9fSSai Pavan Boddu if (err) { 35333108e9fSSai Pavan Boddu error_propagate(errp, err); 35433108e9fSSai Pavan Boddu return; 35533108e9fSSai Pavan Boddu } 35633108e9fSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 35733108e9fSSai Pavan Boddu sdhci_addr[i]); 35833108e9fSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 35933108e9fSSai Pavan Boddu gic_spi[sdhci_intr[i]]); 360eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 361eb4f566bSPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 362eb4f566bSPeter Maydell object_property_add_alias(OBJECT(s), bus_name, 363eb4f566bSPeter Maydell OBJECT(&s->sdhci[i]), "sd-bus", 364eb4f566bSPeter Maydell &error_abort); 365eb4f566bSPeter Maydell g_free(bus_name); 36633108e9fSSai Pavan Boddu } 36702d07eb4SAlistair Francis 36802d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 36902d07eb4SAlistair Francis gchar *bus_name; 37002d07eb4SAlistair Francis 37102d07eb4SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 37202d07eb4SAlistair Francis 37302d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 37402d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 37502d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 37602d07eb4SAlistair Francis 37702d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 37802d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 37902d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 38002d07eb4SAlistair Francis OBJECT(&s->spi[i]), "spi0", 38102d07eb4SAlistair Francis &error_abort); 38202d07eb4SAlistair Francis g_free(bus_name); 38302d07eb4SAlistair Francis } 384f0a902f7SPeter Crosthwaite } 385f0a902f7SPeter Crosthwaite 3866396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 3876396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 38837d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 389*6ed92b14SEdgar E. Iglesias DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), 3906396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 3916396a193SPeter Crosthwaite }; 3926396a193SPeter Crosthwaite 393f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 394f0a902f7SPeter Crosthwaite { 395f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 396f0a902f7SPeter Crosthwaite 3976396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 398f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 3994c315c27SMarkus Armbruster 4004c315c27SMarkus Armbruster /* 4014c315c27SMarkus Armbruster * Reason: creates an ARM CPU, thus use after free(), see 4024c315c27SMarkus Armbruster * arm_cpu_class_init() 4034c315c27SMarkus Armbruster */ 4044c315c27SMarkus Armbruster dc->cannot_destroy_with_object_finalize_yet = true; 405f0a902f7SPeter Crosthwaite } 406f0a902f7SPeter Crosthwaite 407f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 408f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 409f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 410f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 411f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 412f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 413f0a902f7SPeter Crosthwaite }; 414f0a902f7SPeter Crosthwaite 415f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 416f0a902f7SPeter Crosthwaite { 417f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 418f0a902f7SPeter Crosthwaite } 419f0a902f7SPeter Crosthwaite 420f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 421