1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 24cc7d44c2SLike Xu #include "hw/boards.h" 257729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 262a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h" 275a720b1eSMarkus Armbruster #include "sysemu/sysemu.h" 282a0ee672SEdgar E. Iglesias #include "kvm_arm.h" 297729e1f4SPeter Crosthwaite 307729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 317729e1f4SPeter Crosthwaite 32bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 33bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 3475b749afSLuc Michel #define ARM_HYP_TIMER_PPI 26 3575b749afSLuc Michel #define ARM_SEC_TIMER_PPI 29 3675b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25 37bf4cb109SPeter Crosthwaite 3820bff213SAlistair Francis #define GEM_REVISION 0x40070106 3920bff213SAlistair Francis 407729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 417729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 427729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 4375b749afSLuc Michel #define GIC_VIFACE_ADDR 0xf9040000 4475b749afSLuc Michel #define GIC_VCPU_ADDR 0xf9060000 457729e1f4SPeter Crosthwaite 466fdf3282SAlistair Francis #define SATA_INTR 133 476fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 486fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 496fdf3282SAlistair Francis 50babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 51babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 52babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 53babc1f30SFrancisco Iglesias 54b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 55b93dbcddSKONRAD Frederic #define DP_IRQ 113 56b93dbcddSKONRAD Frederic 57b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 58b93dbcddSKONRAD Frederic #define DPDMA_IRQ 116 59b93dbcddSKONRAD Frederic 600ab7bbc7SAlistair Francis #define IPI_ADDR 0xFF300000 610ab7bbc7SAlistair Francis #define IPI_IRQ 64 620ab7bbc7SAlistair Francis 6308b2f15eSAlistair Francis #define RTC_ADDR 0xffa60000 6408b2f15eSAlistair Francis #define RTC_IRQ 26 6508b2f15eSAlistair Francis 66b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ 67b630d3d4SPhilippe Mathieu-Daudé 6814ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 6914ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 7014ca2e46SPeter Crosthwaite }; 7114ca2e46SPeter Crosthwaite 7214ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 7314ca2e46SPeter Crosthwaite 57, 59, 61, 63, 7414ca2e46SPeter Crosthwaite }; 7514ca2e46SPeter Crosthwaite 763bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 773bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 783bade2a9SPeter Crosthwaite }; 793bade2a9SPeter Crosthwaite 803bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 813bade2a9SPeter Crosthwaite 21, 22, 823bade2a9SPeter Crosthwaite }; 833bade2a9SPeter Crosthwaite 8433108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 8533108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 8633108e9fSSai Pavan Boddu }; 8733108e9fSSai Pavan Boddu 8833108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 8933108e9fSSai Pavan Boddu 48, 49, 9033108e9fSSai Pavan Boddu }; 9133108e9fSSai Pavan Boddu 9202d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 9302d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 9402d07eb4SAlistair Francis }; 9502d07eb4SAlistair Francis 9602d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 9702d07eb4SAlistair Francis 19, 20, 9802d07eb4SAlistair Francis }; 9902d07eb4SAlistair Francis 10004965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 10104965bcaSFrancisco Iglesias 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000, 10204965bcaSFrancisco Iglesias 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000 10304965bcaSFrancisco Iglesias }; 10404965bcaSFrancisco Iglesias 10504965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 10604965bcaSFrancisco Iglesias 124, 125, 126, 127, 128, 129, 130, 131 10704965bcaSFrancisco Iglesias }; 10804965bcaSFrancisco Iglesias 10904965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 11004965bcaSFrancisco Iglesias 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000, 11104965bcaSFrancisco Iglesias 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000 11204965bcaSFrancisco Iglesias }; 11304965bcaSFrancisco Iglesias 11404965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 11504965bcaSFrancisco Iglesias 77, 78, 79, 80, 81, 82, 83, 84 11604965bcaSFrancisco Iglesias }; 11704965bcaSFrancisco Iglesias 1187729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 1197729e1f4SPeter Crosthwaite int region_index; 1207729e1f4SPeter Crosthwaite uint32_t address; 12175b749afSLuc Michel uint32_t offset; 12275b749afSLuc Michel bool virt; 1237729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 1247729e1f4SPeter Crosthwaite 1257729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 12675b749afSLuc Michel /* Distributor */ 12775b749afSLuc Michel { 12875b749afSLuc Michel .region_index = 0, 12975b749afSLuc Michel .address = GIC_DIST_ADDR, 13075b749afSLuc Michel .offset = 0, 13175b749afSLuc Michel .virt = false 13275b749afSLuc Michel }, 13375b749afSLuc Michel 13475b749afSLuc Michel /* CPU interface */ 13575b749afSLuc Michel { 13675b749afSLuc Michel .region_index = 1, 13775b749afSLuc Michel .address = GIC_CPU_ADDR, 13875b749afSLuc Michel .offset = 0, 13975b749afSLuc Michel .virt = false 14075b749afSLuc Michel }, 14175b749afSLuc Michel { 14275b749afSLuc Michel .region_index = 1, 14375b749afSLuc Michel .address = GIC_CPU_ADDR + 0x10000, 14475b749afSLuc Michel .offset = 0x1000, 14575b749afSLuc Michel .virt = false 14675b749afSLuc Michel }, 14775b749afSLuc Michel 14875b749afSLuc Michel /* Virtual interface */ 14975b749afSLuc Michel { 15075b749afSLuc Michel .region_index = 2, 15175b749afSLuc Michel .address = GIC_VIFACE_ADDR, 15275b749afSLuc Michel .offset = 0, 15375b749afSLuc Michel .virt = true 15475b749afSLuc Michel }, 15575b749afSLuc Michel 15675b749afSLuc Michel /* Virtual CPU interface */ 15775b749afSLuc Michel { 15875b749afSLuc Michel .region_index = 3, 15975b749afSLuc Michel .address = GIC_VCPU_ADDR, 16075b749afSLuc Michel .offset = 0, 16175b749afSLuc Michel .virt = true 16275b749afSLuc Michel }, 16375b749afSLuc Michel { 16475b749afSLuc Michel .region_index = 3, 16575b749afSLuc Michel .address = GIC_VCPU_ADDR + 0x10000, 16675b749afSLuc Michel .offset = 0x1000, 16775b749afSLuc Michel .virt = true 16875b749afSLuc Michel }, 1697729e1f4SPeter Crosthwaite }; 170f0a902f7SPeter Crosthwaite 171bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 172bf4cb109SPeter Crosthwaite { 173bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 174bf4cb109SPeter Crosthwaite } 175bf4cb109SPeter Crosthwaite 176cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s, 177cc7d44c2SLike Xu const char *boot_cpu, Error **errp) 1786ed92b14SEdgar E. Iglesias { 1796ed92b14SEdgar E. Iglesias int i; 180cc7d44c2SLike Xu int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS, 181cc7d44c2SLike Xu XLNX_ZYNQMP_NUM_RPU_CPUS); 1826ed92b14SEdgar E. Iglesias 183e5b51753SPeter Maydell if (num_rpus <= 0) { 184e5b51753SPeter Maydell /* Don't create rpu-cluster object if there's nothing to put in it */ 185e5b51753SPeter Maydell return; 186e5b51753SPeter Maydell } 187e5b51753SPeter Maydell 188816fd397SLuc Michel object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster, 1899fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 190816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1); 191816fd397SLuc Michel 1926908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 1936ed92b14SEdgar E. Iglesias char *name; 1946ed92b14SEdgar E. Iglesias 195d0313798SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]", 1969fc7fc4dSMarkus Armbruster &s->rpu_cpu[i], 1979fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-r5f")); 1986ed92b14SEdgar E. Iglesias 1996ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 2006ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 2016ed92b14SEdgar E. Iglesias /* Secondary CPUs start in PSCI powered-down state */ 2025325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), 2035325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 2046ed92b14SEdgar E. Iglesias } else { 2056ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 2066ed92b14SEdgar E. Iglesias } 2076ed92b14SEdgar E. Iglesias g_free(name); 2086ed92b14SEdgar E. Iglesias 2095325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true, 2106ed92b14SEdgar E. Iglesias &error_abort); 211*668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) { 2126ed92b14SEdgar E. Iglesias return; 2136ed92b14SEdgar E. Iglesias } 2146ed92b14SEdgar E. Iglesias } 215fa434424SPeter Maydell 216ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal); 2176ed92b14SEdgar E. Iglesias } 2186ed92b14SEdgar E. Iglesias 219f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 220f0a902f7SPeter Crosthwaite { 221cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 222f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 223f0a902f7SPeter Crosthwaite int i; 224cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 225f0a902f7SPeter Crosthwaite 226816fd397SLuc Michel object_initialize_child(obj, "apu-cluster", &s->apu_cluster, 2279fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 228816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0); 229816fd397SLuc Michel 2306908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 231816fd397SLuc Michel object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]", 2329fc7fc4dSMarkus Armbruster &s->apu_cpu[i], 2339fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a53")); 234f0a902f7SPeter Crosthwaite } 2357729e1f4SPeter Crosthwaite 236db873cc5SMarkus Armbruster object_initialize_child(obj, "gic", &s->gic, gic_class_name()); 23714ca2e46SPeter Crosthwaite 23814ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 239db873cc5SMarkus Armbruster object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM); 24014ca2e46SPeter Crosthwaite } 2413bade2a9SPeter Crosthwaite 2423bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 243db873cc5SMarkus Armbruster object_initialize_child(obj, "uart[*]", &s->uart[i], 244ccf02d73SThomas Huth TYPE_CADENCE_UART); 2453bade2a9SPeter Crosthwaite } 2466fdf3282SAlistair Francis 247db873cc5SMarkus Armbruster object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); 24833108e9fSSai Pavan Boddu 24933108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 2505a147c8cSMarkus Armbruster object_initialize_child(obj, "sdhci[*]", &s->sdhci[i], 2515a147c8cSMarkus Armbruster TYPE_SYSBUS_SDHCI); 25233108e9fSSai Pavan Boddu } 25302d07eb4SAlistair Francis 25402d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 255db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS); 25602d07eb4SAlistair Francis } 257b93dbcddSKONRAD Frederic 258db873cc5SMarkus Armbruster object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS); 259babc1f30SFrancisco Iglesias 260db873cc5SMarkus Armbruster object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP); 261b93dbcddSKONRAD Frederic 262db873cc5SMarkus Armbruster object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA); 2630ab7bbc7SAlistair Francis 264db873cc5SMarkus Armbruster object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI); 26508b2f15eSAlistair Francis 266db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC); 26704965bcaSFrancisco Iglesias 26804965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 269db873cc5SMarkus Armbruster object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA); 27004965bcaSFrancisco Iglesias } 27104965bcaSFrancisco Iglesias 27204965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 273db873cc5SMarkus Armbruster object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA); 27404965bcaSFrancisco Iglesias } 275f0a902f7SPeter Crosthwaite } 276f0a902f7SPeter Crosthwaite 277f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 278f0a902f7SPeter Crosthwaite { 279cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 280f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 2817729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 282f0a902f7SPeter Crosthwaite uint8_t i; 283dc3b89efSAlistair Francis uint64_t ram_size; 284cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 2856396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 286dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 28714ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 288f0a902f7SPeter Crosthwaite Error *err = NULL; 289f0a902f7SPeter Crosthwaite 290dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 291dc3b89efSAlistair Francis 292dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 293dc3b89efSAlistair Francis * the board level 294dc3b89efSAlistair Francis */ 295dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 296dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 297dc3b89efSAlistair Francis * Create the high DDR memory region as well. 298dc3b89efSAlistair Francis */ 299dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 300dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 301dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 302dc3b89efSAlistair Francis 30332b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev), 30432b9523aSPhilippe Mathieu-Daudé "ddr-ram-high", s->ddr_ram, ddr_low_size, 30532b9523aSPhilippe Mathieu-Daudé ddr_high_size); 306dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 307dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 308dc3b89efSAlistair Francis &s->ddr_ram_high); 309dc3b89efSAlistair Francis } else { 310dc3b89efSAlistair Francis /* RAM must be non-zero */ 311dc3b89efSAlistair Francis assert(ram_size); 312dc3b89efSAlistair Francis ddr_low_size = ram_size; 313dc3b89efSAlistair Francis } 314dc3b89efSAlistair Francis 31532b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low", 31632b9523aSPhilippe Mathieu-Daudé s->ddr_ram, 0, ddr_low_size); 317dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 318dc3b89efSAlistair Francis 3196675d719SAlistair Francis /* Create the four OCM banks */ 3206675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 3216675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 3226675d719SAlistair Francis 32398a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 324f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 3256675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 3266675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 3276675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 3286675d719SAlistair Francis &s->ocm_ram[i]); 3296675d719SAlistair Francis 3306675d719SAlistair Francis g_free(ocm_name); 3316675d719SAlistair Francis } 3326675d719SAlistair Francis 3337729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 3347729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 3356908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 33675b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure); 33775b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), 33875b749afSLuc Michel "has-virtualization-extensions", s->virt); 3397729e1f4SPeter Crosthwaite 340ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal); 341816fd397SLuc Michel 3420776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 3436908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 3446396a193SPeter Crosthwaite char *name; 345bf4cb109SPeter Crosthwaite 3465325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "psci-conduit", 3475325cc34SMarkus Armbruster QEMU_PSCI_CONDUIT_SMC, &error_abort); 3486396a193SPeter Crosthwaite 3496396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 3506396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 351f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 3525325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), 3535325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 3546396a193SPeter Crosthwaite } else { 3556396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 356f0a902f7SPeter Crosthwaite } 3575348c62cSGonglei g_free(name); 358f0a902f7SPeter Crosthwaite 3595325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure, 3605325cc34SMarkus Armbruster NULL); 3615325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt, 3625325cc34SMarkus Armbruster NULL); 3635325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar", 3645325cc34SMarkus Armbruster GIC_BASE_ADDR, &error_abort); 3655325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count", 3665325cc34SMarkus Armbruster num_apus, &error_abort); 367*668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) { 368f0a902f7SPeter Crosthwaite return; 369f0a902f7SPeter Crosthwaite } 3700776d967SEdgar E. Iglesias } 3710776d967SEdgar E. Iglesias 372*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) { 3730776d967SEdgar E. Iglesias return; 3740776d967SEdgar E. Iglesias } 3750776d967SEdgar E. Iglesias 3760776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 3770776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 3780776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 3790776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 38075b749afSLuc Michel MemoryRegion *mr; 3810776d967SEdgar E. Iglesias uint32_t addr = r->address; 3820776d967SEdgar E. Iglesias int j; 3830776d967SEdgar E. Iglesias 38475b749afSLuc Michel if (r->virt && !s->virt) { 38575b749afSLuc Michel continue; 38675b749afSLuc Michel } 3870776d967SEdgar E. Iglesias 38875b749afSLuc Michel mr = sysbus_mmio_get_region(gic, r->region_index); 3890776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 3900776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 3910776d967SEdgar E. Iglesias 3920776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 39375b749afSLuc Michel r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE); 3940776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 39575b749afSLuc Michel 39675b749afSLuc Michel addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 3970776d967SEdgar E. Iglesias } 3980776d967SEdgar E. Iglesias } 3990776d967SEdgar E. Iglesias 4006908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 4010776d967SEdgar E. Iglesias qemu_irq irq; 4027729e1f4SPeter Crosthwaite 4037729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 4042e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 4052e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 40675b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus, 40775b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 40875b749afSLuc Michel ARM_CPU_FIQ)); 40975b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2, 41075b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 41175b749afSLuc Michel ARM_CPU_VIRQ)); 41275b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3, 41375b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 41475b749afSLuc Michel ARM_CPU_VFIQ)); 415bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 416bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 41775b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq); 418bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 419bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 42075b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq); 42175b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 42275b749afSLuc Michel arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI)); 42375b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq); 42475b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 42575b749afSLuc Michel arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI)); 42675b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq); 42775b749afSLuc Michel 42875b749afSLuc Michel if (s->virt) { 42975b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 43075b749afSLuc Michel arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI)); 43175b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq); 43275b749afSLuc Michel } 433f0a902f7SPeter Crosthwaite } 43414ca2e46SPeter Crosthwaite 4356ed92b14SEdgar E. Iglesias if (s->has_rpu) { 4366908ec44SAlistair Francis info_report("The 'has_rpu' property is no longer required, to use the " 4376908ec44SAlistair Francis "RPUs just use -smp 6."); 4386908ec44SAlistair Francis } 4396908ec44SAlistair Francis 440cc7d44c2SLike Xu xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); 441b58850e7SPeter Crosthwaite if (err) { 44224cfc8dcSAlistair Francis error_propagate(errp, err); 443b58850e7SPeter Crosthwaite return; 444b58850e7SPeter Crosthwaite } 445b58850e7SPeter Crosthwaite 4466396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 4479af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 4486396a193SPeter Crosthwaite return; 4496396a193SPeter Crosthwaite } 4506396a193SPeter Crosthwaite 45114ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 45214ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 45314ca2e46SPeter Crosthwaite } 45414ca2e46SPeter Crosthwaite 45514ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 45614ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 45714ca2e46SPeter Crosthwaite 45814ca2e46SPeter Crosthwaite if (nd->used) { 45914ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 46014ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 46114ca2e46SPeter Crosthwaite } 4625325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION, 46320bff213SAlistair Francis &error_abort); 4645325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2, 4651372fc0bSAlistair Francis &error_abort); 466*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) { 46714ca2e46SPeter Crosthwaite return; 46814ca2e46SPeter Crosthwaite } 46914ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 47014ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 47114ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 47214ca2e46SPeter Crosthwaite } 4733bade2a9SPeter Crosthwaite 4743bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 4759bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 476*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) { 4773bade2a9SPeter Crosthwaite return; 4783bade2a9SPeter Crosthwaite } 4793bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 4803bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 4813bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 4823bade2a9SPeter Crosthwaite } 4836fdf3282SAlistair Francis 4845325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, 4856fdf3282SAlistair Francis &error_abort); 486*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { 4876fdf3282SAlistair Francis return; 4886fdf3282SAlistair Francis } 4896fdf3282SAlistair Francis 4906fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 4916fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 49233108e9fSSai Pavan Boddu 49333108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 49463fef628SPeter Maydell char *bus_name; 495b630d3d4SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]); 496b630d3d4SPhilippe Mathieu-Daudé Object *sdhci = OBJECT(&s->sdhci[i]); 497eb4f566bSPeter Maydell 498b630d3d4SPhilippe Mathieu-Daudé /* Compatible with: 499b630d3d4SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.00 500b630d3d4SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 501b630d3d4SPhilippe Mathieu-Daudé * - eMMC Specification Version 4.51 502b630d3d4SPhilippe Mathieu-Daudé */ 503*668f62ecSMarkus Armbruster if (!object_property_set_uint(sdhci, "sd-spec-version", 3, errp)) { 504660b4e70SPeter Maydell return; 505660b4e70SPeter Maydell } 506778a2dc5SMarkus Armbruster if (!object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES, 507*668f62ecSMarkus Armbruster errp)) { 508660b4e70SPeter Maydell return; 509660b4e70SPeter Maydell } 510*668f62ecSMarkus Armbruster if (!object_property_set_uint(sdhci, "uhs", UHS_I, errp)) { 511660b4e70SPeter Maydell return; 512660b4e70SPeter Maydell } 513*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) { 51433108e9fSSai Pavan Boddu return; 51533108e9fSSai Pavan Boddu } 516b630d3d4SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, sdhci_addr[i]); 517b630d3d4SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]); 518b630d3d4SPhilippe Mathieu-Daudé 519eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 52063fef628SPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 521d2623129SMarkus Armbruster object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus"); 522eb4f566bSPeter Maydell g_free(bus_name); 52333108e9fSSai Pavan Boddu } 52402d07eb4SAlistair Francis 52502d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 52602d07eb4SAlistair Francis gchar *bus_name; 52702d07eb4SAlistair Francis 528*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 529660b4e70SPeter Maydell return; 530660b4e70SPeter Maydell } 53102d07eb4SAlistair Francis 53202d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 53302d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 53402d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 53502d07eb4SAlistair Francis 53602d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 53702d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 53802d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 539d2623129SMarkus Armbruster OBJECT(&s->spi[i]), "spi0"); 54002d07eb4SAlistair Francis g_free(bus_name); 54102d07eb4SAlistair Francis } 542b93dbcddSKONRAD Frederic 543*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) { 544660b4e70SPeter Maydell return; 545660b4e70SPeter Maydell } 546babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 547babc1f30SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 548babc1f30SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]); 549babc1f30SFrancisco Iglesias 550babc1f30SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 551babc1f30SFrancisco Iglesias gchar *bus_name; 552babc1f30SFrancisco Iglesias gchar *target_bus; 553babc1f30SFrancisco Iglesias 554babc1f30SFrancisco Iglesias /* Alias controller SPI bus to the SoC itself */ 555babc1f30SFrancisco Iglesias bus_name = g_strdup_printf("qspi%d", i); 556babc1f30SFrancisco Iglesias target_bus = g_strdup_printf("spi%d", i); 557babc1f30SFrancisco Iglesias object_property_add_alias(OBJECT(s), bus_name, 558d2623129SMarkus Armbruster OBJECT(&s->qspi), target_bus); 559babc1f30SFrancisco Iglesias g_free(bus_name); 560babc1f30SFrancisco Iglesias g_free(target_bus); 561babc1f30SFrancisco Iglesias } 562babc1f30SFrancisco Iglesias 563*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) { 564b93dbcddSKONRAD Frederic return; 565b93dbcddSKONRAD Frederic } 566b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 567b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 568b93dbcddSKONRAD Frederic 569*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) { 570b93dbcddSKONRAD Frederic return; 571b93dbcddSKONRAD Frederic } 5725325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma), 573b93dbcddSKONRAD Frederic &error_abort); 574b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 575b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 5760ab7bbc7SAlistair Francis 577*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) { 5780ab7bbc7SAlistair Francis return; 5790ab7bbc7SAlistair Francis } 5800ab7bbc7SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); 5810ab7bbc7SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); 58208b2f15eSAlistair Francis 583*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 58408b2f15eSAlistair Francis return; 58508b2f15eSAlistair Francis } 58608b2f15eSAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); 58708b2f15eSAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); 58804965bcaSFrancisco Iglesias 58904965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 590778a2dc5SMarkus Armbruster if (!object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128, 591*668f62ecSMarkus Armbruster errp)) { 592660b4e70SPeter Maydell return; 593660b4e70SPeter Maydell } 594*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) { 59504965bcaSFrancisco Iglesias return; 59604965bcaSFrancisco Iglesias } 59704965bcaSFrancisco Iglesias 59804965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]); 59904965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0, 60004965bcaSFrancisco Iglesias gic_spi[gdma_ch_intr[i]]); 60104965bcaSFrancisco Iglesias } 60204965bcaSFrancisco Iglesias 60304965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 604*668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) { 60504965bcaSFrancisco Iglesias return; 60604965bcaSFrancisco Iglesias } 60704965bcaSFrancisco Iglesias 60804965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]); 60904965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0, 61004965bcaSFrancisco Iglesias gic_spi[adma_ch_intr[i]]); 61104965bcaSFrancisco Iglesias } 612f0a902f7SPeter Crosthwaite } 613f0a902f7SPeter Crosthwaite 6146396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 6156396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 61637d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 6171946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 6186ed92b14SEdgar E. Iglesias DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), 619c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 620c3acfa01SFam Zheng MemoryRegion *), 6216396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 6226396a193SPeter Crosthwaite }; 6236396a193SPeter Crosthwaite 624f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 625f0a902f7SPeter Crosthwaite { 626f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 627f0a902f7SPeter Crosthwaite 6284f67d30bSMarc-André Lureau device_class_set_props(dc, xlnx_zynqmp_props); 629f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 630d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 631d8589144SThomas Huth dc->user_creatable = false; 632f0a902f7SPeter Crosthwaite } 633f0a902f7SPeter Crosthwaite 634f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 635f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 636f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 637f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 638f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 639f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 640f0a902f7SPeter Crosthwaite }; 641f0a902f7SPeter Crosthwaite 642f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 643f0a902f7SPeter Crosthwaite { 644f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 645f0a902f7SPeter Crosthwaite } 646f0a902f7SPeter Crosthwaite 647f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 648