xref: /qemu/hw/arm/xlnx-zynqmp.c (revision 4f67d30b5e74e060b8dbe10528829b47345cd6e8)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
200b8fa32fSMarkus Armbruster #include "qemu/module.h"
214771d756SPaolo Bonzini #include "cpu.h"
22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
24cc7d44c2SLike Xu #include "hw/boards.h"
257729e1f4SPeter Crosthwaite #include "exec/address-spaces.h"
262a0ee672SEdgar E. Iglesias #include "sysemu/kvm.h"
275a720b1eSMarkus Armbruster #include "sysemu/sysemu.h"
282a0ee672SEdgar E. Iglesias #include "kvm_arm.h"
297729e1f4SPeter Crosthwaite 
307729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
317729e1f4SPeter Crosthwaite 
32bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
33bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
3475b749afSLuc Michel #define ARM_HYP_TIMER_PPI   26
3575b749afSLuc Michel #define ARM_SEC_TIMER_PPI   29
3675b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25
37bf4cb109SPeter Crosthwaite 
3820bff213SAlistair Francis #define GEM_REVISION        0x40070106
3920bff213SAlistair Francis 
407729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
417729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
427729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
4375b749afSLuc Michel #define GIC_VIFACE_ADDR     0xf9040000
4475b749afSLuc Michel #define GIC_VCPU_ADDR       0xf9060000
457729e1f4SPeter Crosthwaite 
466fdf3282SAlistair Francis #define SATA_INTR           133
476fdf3282SAlistair Francis #define SATA_ADDR           0xFD0C0000
486fdf3282SAlistair Francis #define SATA_NUM_PORTS      2
496fdf3282SAlistair Francis 
50babc1f30SFrancisco Iglesias #define QSPI_ADDR           0xff0f0000
51babc1f30SFrancisco Iglesias #define LQSPI_ADDR          0xc0000000
52babc1f30SFrancisco Iglesias #define QSPI_IRQ            15
53babc1f30SFrancisco Iglesias 
54b93dbcddSKONRAD Frederic #define DP_ADDR             0xfd4a0000
55b93dbcddSKONRAD Frederic #define DP_IRQ              113
56b93dbcddSKONRAD Frederic 
57b93dbcddSKONRAD Frederic #define DPDMA_ADDR          0xfd4c0000
58b93dbcddSKONRAD Frederic #define DPDMA_IRQ           116
59b93dbcddSKONRAD Frederic 
600ab7bbc7SAlistair Francis #define IPI_ADDR            0xFF300000
610ab7bbc7SAlistair Francis #define IPI_IRQ             64
620ab7bbc7SAlistair Francis 
6308b2f15eSAlistair Francis #define RTC_ADDR            0xffa60000
6408b2f15eSAlistair Francis #define RTC_IRQ             26
6508b2f15eSAlistair Francis 
66b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES  0x280737ec6481 /* Datasheet: UG1085 (v1.7) */
67b630d3d4SPhilippe Mathieu-Daudé 
6814ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
6914ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
7014ca2e46SPeter Crosthwaite };
7114ca2e46SPeter Crosthwaite 
7214ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
7314ca2e46SPeter Crosthwaite     57, 59, 61, 63,
7414ca2e46SPeter Crosthwaite };
7514ca2e46SPeter Crosthwaite 
763bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
773bade2a9SPeter Crosthwaite     0xFF000000, 0xFF010000,
783bade2a9SPeter Crosthwaite };
793bade2a9SPeter Crosthwaite 
803bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
813bade2a9SPeter Crosthwaite     21, 22,
823bade2a9SPeter Crosthwaite };
833bade2a9SPeter Crosthwaite 
8433108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
8533108e9fSSai Pavan Boddu     0xFF160000, 0xFF170000,
8633108e9fSSai Pavan Boddu };
8733108e9fSSai Pavan Boddu 
8833108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
8933108e9fSSai Pavan Boddu     48, 49,
9033108e9fSSai Pavan Boddu };
9133108e9fSSai Pavan Boddu 
9202d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
9302d07eb4SAlistair Francis     0xFF040000, 0xFF050000,
9402d07eb4SAlistair Francis };
9502d07eb4SAlistair Francis 
9602d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
9702d07eb4SAlistair Francis     19, 20,
9802d07eb4SAlistair Francis };
9902d07eb4SAlistair Francis 
10004965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
10104965bcaSFrancisco Iglesias     0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000,
10204965bcaSFrancisco Iglesias     0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000
10304965bcaSFrancisco Iglesias };
10404965bcaSFrancisco Iglesias 
10504965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = {
10604965bcaSFrancisco Iglesias     124, 125, 126, 127, 128, 129, 130, 131
10704965bcaSFrancisco Iglesias };
10804965bcaSFrancisco Iglesias 
10904965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
11004965bcaSFrancisco Iglesias     0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000,
11104965bcaSFrancisco Iglesias     0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000
11204965bcaSFrancisco Iglesias };
11304965bcaSFrancisco Iglesias 
11404965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = {
11504965bcaSFrancisco Iglesias     77, 78, 79, 80, 81, 82, 83, 84
11604965bcaSFrancisco Iglesias };
11704965bcaSFrancisco Iglesias 
1187729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
1197729e1f4SPeter Crosthwaite     int region_index;
1207729e1f4SPeter Crosthwaite     uint32_t address;
12175b749afSLuc Michel     uint32_t offset;
12275b749afSLuc Michel     bool virt;
1237729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
1247729e1f4SPeter Crosthwaite 
1257729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
12675b749afSLuc Michel     /* Distributor */
12775b749afSLuc Michel     {
12875b749afSLuc Michel         .region_index = 0,
12975b749afSLuc Michel         .address = GIC_DIST_ADDR,
13075b749afSLuc Michel         .offset = 0,
13175b749afSLuc Michel         .virt = false
13275b749afSLuc Michel     },
13375b749afSLuc Michel 
13475b749afSLuc Michel     /* CPU interface */
13575b749afSLuc Michel     {
13675b749afSLuc Michel         .region_index = 1,
13775b749afSLuc Michel         .address = GIC_CPU_ADDR,
13875b749afSLuc Michel         .offset = 0,
13975b749afSLuc Michel         .virt = false
14075b749afSLuc Michel     },
14175b749afSLuc Michel     {
14275b749afSLuc Michel         .region_index = 1,
14375b749afSLuc Michel         .address = GIC_CPU_ADDR + 0x10000,
14475b749afSLuc Michel         .offset = 0x1000,
14575b749afSLuc Michel         .virt = false
14675b749afSLuc Michel     },
14775b749afSLuc Michel 
14875b749afSLuc Michel     /* Virtual interface */
14975b749afSLuc Michel     {
15075b749afSLuc Michel         .region_index = 2,
15175b749afSLuc Michel         .address = GIC_VIFACE_ADDR,
15275b749afSLuc Michel         .offset = 0,
15375b749afSLuc Michel         .virt = true
15475b749afSLuc Michel     },
15575b749afSLuc Michel 
15675b749afSLuc Michel     /* Virtual CPU interface */
15775b749afSLuc Michel     {
15875b749afSLuc Michel         .region_index = 3,
15975b749afSLuc Michel         .address = GIC_VCPU_ADDR,
16075b749afSLuc Michel         .offset = 0,
16175b749afSLuc Michel         .virt = true
16275b749afSLuc Michel     },
16375b749afSLuc Michel     {
16475b749afSLuc Michel         .region_index = 3,
16575b749afSLuc Michel         .address = GIC_VCPU_ADDR + 0x10000,
16675b749afSLuc Michel         .offset = 0x1000,
16775b749afSLuc Michel         .virt = true
16875b749afSLuc Michel     },
1697729e1f4SPeter Crosthwaite };
170f0a902f7SPeter Crosthwaite 
171bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
172bf4cb109SPeter Crosthwaite {
173bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
174bf4cb109SPeter Crosthwaite }
175bf4cb109SPeter Crosthwaite 
176cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s,
177cc7d44c2SLike Xu                                    const char *boot_cpu, Error **errp)
1786ed92b14SEdgar E. Iglesias {
1796ed92b14SEdgar E. Iglesias     Error *err = NULL;
1806ed92b14SEdgar E. Iglesias     int i;
181cc7d44c2SLike Xu     int num_rpus = MIN(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS,
182cc7d44c2SLike Xu                        XLNX_ZYNQMP_NUM_RPU_CPUS);
1836ed92b14SEdgar E. Iglesias 
184e5b51753SPeter Maydell     if (num_rpus <= 0) {
185e5b51753SPeter Maydell         /* Don't create rpu-cluster object if there's nothing to put in it */
186e5b51753SPeter Maydell         return;
187e5b51753SPeter Maydell     }
188e5b51753SPeter Maydell 
189816fd397SLuc Michel     object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster,
190816fd397SLuc Michel                             sizeof(s->rpu_cluster), TYPE_CPU_CLUSTER,
191816fd397SLuc Michel                             &error_abort, NULL);
192816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1);
193816fd397SLuc Michel 
1946908ec44SAlistair Francis     for (i = 0; i < num_rpus; i++) {
1956ed92b14SEdgar E. Iglesias         char *name;
1966ed92b14SEdgar E. Iglesias 
197d0313798SPhilippe Mathieu-Daudé         object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]",
198d0313798SPhilippe Mathieu-Daudé                                 &s->rpu_cpu[i], sizeof(s->rpu_cpu[i]),
1998a863c81SPhilippe Mathieu-Daudé                                 ARM_CPU_TYPE_NAME("cortex-r5f"),
2008a863c81SPhilippe Mathieu-Daudé                                 &error_abort, NULL);
2016ed92b14SEdgar E. Iglesias 
2026ed92b14SEdgar E. Iglesias         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
2036ed92b14SEdgar E. Iglesias         if (strcmp(name, boot_cpu)) {
2046ed92b14SEdgar E. Iglesias             /* Secondary CPUs start in PSCI powered-down state */
2056ed92b14SEdgar E. Iglesias             object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true,
2066ed92b14SEdgar E. Iglesias                                      "start-powered-off", &error_abort);
2076ed92b14SEdgar E. Iglesias         } else {
2086ed92b14SEdgar E. Iglesias             s->boot_cpu_ptr = &s->rpu_cpu[i];
2096ed92b14SEdgar E. Iglesias         }
2106ed92b14SEdgar E. Iglesias         g_free(name);
2116ed92b14SEdgar E. Iglesias 
2126ed92b14SEdgar E. Iglesias         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs",
2136ed92b14SEdgar E. Iglesias                                  &error_abort);
2146ed92b14SEdgar E. Iglesias         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized",
2156ed92b14SEdgar E. Iglesias                                  &err);
2166ed92b14SEdgar E. Iglesias         if (err) {
2176ed92b14SEdgar E. Iglesias             error_propagate(errp, err);
2186ed92b14SEdgar E. Iglesias             return;
2196ed92b14SEdgar E. Iglesias         }
2206ed92b14SEdgar E. Iglesias     }
221fa434424SPeter Maydell 
222fa434424SPeter Maydell     qdev_init_nofail(DEVICE(&s->rpu_cluster));
2236ed92b14SEdgar E. Iglesias }
2246ed92b14SEdgar E. Iglesias 
225f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
226f0a902f7SPeter Crosthwaite {
227cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
228f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
229f0a902f7SPeter Crosthwaite     int i;
230cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
231f0a902f7SPeter Crosthwaite 
232816fd397SLuc Michel     object_initialize_child(obj, "apu-cluster", &s->apu_cluster,
233816fd397SLuc Michel                             sizeof(s->apu_cluster), TYPE_CPU_CLUSTER,
234816fd397SLuc Michel                             &error_abort, NULL);
235816fd397SLuc Michel     qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0);
236816fd397SLuc Michel 
2376908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
238816fd397SLuc Michel         object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]",
239816fd397SLuc Michel                                 &s->apu_cpu[i], sizeof(s->apu_cpu[i]),
2408a863c81SPhilippe Mathieu-Daudé                                 ARM_CPU_TYPE_NAME("cortex-a53"),
2418a863c81SPhilippe Mathieu-Daudé                                 &error_abort, NULL);
242f0a902f7SPeter Crosthwaite     }
2437729e1f4SPeter Crosthwaite 
244ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic),
245ccf02d73SThomas Huth                           gic_class_name());
24614ca2e46SPeter Crosthwaite 
24714ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
248ccf02d73SThomas Huth         sysbus_init_child_obj(obj, "gem[*]", &s->gem[i], sizeof(s->gem[i]),
249ccf02d73SThomas Huth                               TYPE_CADENCE_GEM);
25014ca2e46SPeter Crosthwaite     }
2513bade2a9SPeter Crosthwaite 
2523bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
253ccf02d73SThomas Huth         sysbus_init_child_obj(obj, "uart[*]", &s->uart[i], sizeof(s->uart[i]),
254ccf02d73SThomas Huth                               TYPE_CADENCE_UART);
2553bade2a9SPeter Crosthwaite     }
2566fdf3282SAlistair Francis 
257ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "sata", &s->sata, sizeof(s->sata),
258ccf02d73SThomas Huth                           TYPE_SYSBUS_AHCI);
25933108e9fSSai Pavan Boddu 
26033108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
261ccf02d73SThomas Huth         sysbus_init_child_obj(obj, "sdhci[*]", &s->sdhci[i],
262ccf02d73SThomas Huth                               sizeof(s->sdhci[i]), TYPE_SYSBUS_SDHCI);
26333108e9fSSai Pavan Boddu     }
26402d07eb4SAlistair Francis 
26502d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
266ccf02d73SThomas Huth         sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]),
26702d07eb4SAlistair Francis                               TYPE_XILINX_SPIPS);
26802d07eb4SAlistair Francis     }
269b93dbcddSKONRAD Frederic 
270ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "qspi", &s->qspi, sizeof(s->qspi),
271ccf02d73SThomas Huth                           TYPE_XLNX_ZYNQMP_QSPIPS);
272babc1f30SFrancisco Iglesias 
273ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "xxxdp", &s->dp, sizeof(s->dp), TYPE_XLNX_DP);
274b93dbcddSKONRAD Frederic 
275ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "dp-dma", &s->dpdma, sizeof(s->dpdma),
276ccf02d73SThomas Huth                           TYPE_XLNX_DPDMA);
2770ab7bbc7SAlistair Francis 
278ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "ipi", &s->ipi, sizeof(s->ipi),
279ccf02d73SThomas Huth                           TYPE_XLNX_ZYNQMP_IPI);
28008b2f15eSAlistair Francis 
281ccf02d73SThomas Huth     sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc),
282ccf02d73SThomas Huth                           TYPE_XLNX_ZYNQMP_RTC);
28304965bcaSFrancisco Iglesias 
28404965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
285ccf02d73SThomas Huth         sysbus_init_child_obj(obj, "gdma[*]", &s->gdma[i], sizeof(s->gdma[i]),
286ccf02d73SThomas Huth                               TYPE_XLNX_ZDMA);
28704965bcaSFrancisco Iglesias     }
28804965bcaSFrancisco Iglesias 
28904965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
290ccf02d73SThomas Huth         sysbus_init_child_obj(obj, "adma[*]", &s->adma[i], sizeof(s->adma[i]),
291ccf02d73SThomas Huth                               TYPE_XLNX_ZDMA);
29204965bcaSFrancisco Iglesias     }
293f0a902f7SPeter Crosthwaite }
294f0a902f7SPeter Crosthwaite 
295f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
296f0a902f7SPeter Crosthwaite {
297cc7d44c2SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
298f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
2997729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
300f0a902f7SPeter Crosthwaite     uint8_t i;
301dc3b89efSAlistair Francis     uint64_t ram_size;
302cc7d44c2SLike Xu     int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS);
3036396a193SPeter Crosthwaite     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
304dc3b89efSAlistair Francis     ram_addr_t ddr_low_size, ddr_high_size;
30514ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
306f0a902f7SPeter Crosthwaite     Error *err = NULL;
307f0a902f7SPeter Crosthwaite 
308dc3b89efSAlistair Francis     ram_size = memory_region_size(s->ddr_ram);
309dc3b89efSAlistair Francis 
310dc3b89efSAlistair Francis     /* Create the DDR Memory Regions. User friendly checks should happen at
311dc3b89efSAlistair Francis      * the board level
312dc3b89efSAlistair Francis      */
313dc3b89efSAlistair Francis     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
314dc3b89efSAlistair Francis         /* The RAM size is above the maximum available for the low DDR.
315dc3b89efSAlistair Francis          * Create the high DDR memory region as well.
316dc3b89efSAlistair Francis          */
317dc3b89efSAlistair Francis         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
318dc3b89efSAlistair Francis         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
319dc3b89efSAlistair Francis         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
320dc3b89efSAlistair Francis 
321dc3b89efSAlistair Francis         memory_region_init_alias(&s->ddr_ram_high, NULL,
322dc3b89efSAlistair Francis                                  "ddr-ram-high", s->ddr_ram,
323dc3b89efSAlistair Francis                                   ddr_low_size, ddr_high_size);
324dc3b89efSAlistair Francis         memory_region_add_subregion(get_system_memory(),
325dc3b89efSAlistair Francis                                     XLNX_ZYNQMP_HIGH_RAM_START,
326dc3b89efSAlistair Francis                                     &s->ddr_ram_high);
327dc3b89efSAlistair Francis     } else {
328dc3b89efSAlistair Francis         /* RAM must be non-zero */
329dc3b89efSAlistair Francis         assert(ram_size);
330dc3b89efSAlistair Francis         ddr_low_size = ram_size;
331dc3b89efSAlistair Francis     }
332dc3b89efSAlistair Francis 
333dc3b89efSAlistair Francis     memory_region_init_alias(&s->ddr_ram_low, NULL,
334dc3b89efSAlistair Francis                              "ddr-ram-low", s->ddr_ram,
335dc3b89efSAlistair Francis                               0, ddr_low_size);
336dc3b89efSAlistair Francis     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
337dc3b89efSAlistair Francis 
3386675d719SAlistair Francis     /* Create the four OCM banks */
3396675d719SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
3406675d719SAlistair Francis         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
3416675d719SAlistair Francis 
34298a99ce0SPeter Maydell         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
343f8ed85acSMarkus Armbruster                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
3446675d719SAlistair Francis         memory_region_add_subregion(get_system_memory(),
3456675d719SAlistair Francis                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
3466675d719SAlistair Francis                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
3476675d719SAlistair Francis                                     &s->ocm_ram[i]);
3486675d719SAlistair Francis 
3496675d719SAlistair Francis         g_free(ocm_name);
3506675d719SAlistair Francis     }
3516675d719SAlistair Francis 
3527729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
3537729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
3546908ec44SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus);
35575b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure);
35675b749afSLuc Michel     qdev_prop_set_bit(DEVICE(&s->gic),
35775b749afSLuc Michel                       "has-virtualization-extensions", s->virt);
3587729e1f4SPeter Crosthwaite 
359816fd397SLuc Michel     qdev_init_nofail(DEVICE(&s->apu_cluster));
360816fd397SLuc Michel 
3610776d967SEdgar E. Iglesias     /* Realize APUs before realizing the GIC. KVM requires this.  */
3626908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
3636396a193SPeter Crosthwaite         char *name;
364bf4cb109SPeter Crosthwaite 
3652e5577bcSPeter Crosthwaite         object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC,
366f0a902f7SPeter Crosthwaite                                 "psci-conduit", &error_abort);
3676396a193SPeter Crosthwaite 
3686396a193SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
3696396a193SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
370f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
3712e5577bcSPeter Crosthwaite             object_property_set_bool(OBJECT(&s->apu_cpu[i]), true,
372f0a902f7SPeter Crosthwaite                                      "start-powered-off", &error_abort);
3736396a193SPeter Crosthwaite         } else {
3746396a193SPeter Crosthwaite             s->boot_cpu_ptr = &s->apu_cpu[i];
375f0a902f7SPeter Crosthwaite         }
3765348c62cSGonglei         g_free(name);
377f0a902f7SPeter Crosthwaite 
37837d42473SEdgar E. Iglesias         object_property_set_bool(OBJECT(&s->apu_cpu[i]),
37937d42473SEdgar E. Iglesias                                  s->secure, "has_el3", NULL);
380c25bd18aSPeter Maydell         object_property_set_bool(OBJECT(&s->apu_cpu[i]),
3811946809eSAlistair Francis                                  s->virt, "has_el2", NULL);
3822e5577bcSPeter Crosthwaite         object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR,
383e1292517SAlistair Francis                                 "reset-cbar", &error_abort);
3848f2ba1f2SAlistair Francis         object_property_set_int(OBJECT(&s->apu_cpu[i]), num_apus,
3858f2ba1f2SAlistair Francis                                 "core-count", &error_abort);
3862e5577bcSPeter Crosthwaite         object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized",
3872e5577bcSPeter Crosthwaite                                  &err);
388f0a902f7SPeter Crosthwaite         if (err) {
38924cfc8dcSAlistair Francis             error_propagate(errp, err);
390f0a902f7SPeter Crosthwaite             return;
391f0a902f7SPeter Crosthwaite         }
3920776d967SEdgar E. Iglesias     }
3930776d967SEdgar E. Iglesias 
3940776d967SEdgar E. Iglesias     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
3950776d967SEdgar E. Iglesias     if (err) {
3960776d967SEdgar E. Iglesias         error_propagate(errp, err);
3970776d967SEdgar E. Iglesias         return;
3980776d967SEdgar E. Iglesias     }
3990776d967SEdgar E. Iglesias 
4000776d967SEdgar E. Iglesias     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
4010776d967SEdgar E. Iglesias     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
4020776d967SEdgar E. Iglesias         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
4030776d967SEdgar E. Iglesias         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
40475b749afSLuc Michel         MemoryRegion *mr;
4050776d967SEdgar E. Iglesias         uint32_t addr = r->address;
4060776d967SEdgar E. Iglesias         int j;
4070776d967SEdgar E. Iglesias 
40875b749afSLuc Michel         if (r->virt && !s->virt) {
40975b749afSLuc Michel             continue;
41075b749afSLuc Michel         }
4110776d967SEdgar E. Iglesias 
41275b749afSLuc Michel         mr = sysbus_mmio_get_region(gic, r->region_index);
4130776d967SEdgar E. Iglesias         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
4140776d967SEdgar E. Iglesias             MemoryRegion *alias = &s->gic_mr[i][j];
4150776d967SEdgar E. Iglesias 
4160776d967SEdgar E. Iglesias             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
41775b749afSLuc Michel                                      r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE);
4180776d967SEdgar E. Iglesias             memory_region_add_subregion(system_memory, addr, alias);
41975b749afSLuc Michel 
42075b749afSLuc Michel             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
4210776d967SEdgar E. Iglesias         }
4220776d967SEdgar E. Iglesias     }
4230776d967SEdgar E. Iglesias 
4246908ec44SAlistair Francis     for (i = 0; i < num_apus; i++) {
4250776d967SEdgar E. Iglesias         qemu_irq irq;
4267729e1f4SPeter Crosthwaite 
4277729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
4282e5577bcSPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
4292e5577bcSPeter Crosthwaite                                             ARM_CPU_IRQ));
43075b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus,
43175b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
43275b749afSLuc Michel                                             ARM_CPU_FIQ));
43375b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2,
43475b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
43575b749afSLuc Michel                                             ARM_CPU_VIRQ));
43675b749afSLuc Michel         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3,
43775b749afSLuc Michel                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
43875b749afSLuc Michel                                             ARM_CPU_VFIQ));
439bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
440bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
44175b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq);
442bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
443bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
44475b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq);
44575b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
44675b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI));
44775b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq);
44875b749afSLuc Michel         irq = qdev_get_gpio_in(DEVICE(&s->gic),
44975b749afSLuc Michel                                arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI));
45075b749afSLuc Michel         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq);
45175b749afSLuc Michel 
45275b749afSLuc Michel         if (s->virt) {
45375b749afSLuc Michel             irq = qdev_get_gpio_in(DEVICE(&s->gic),
45475b749afSLuc Michel                                    arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI));
45575b749afSLuc Michel             sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq);
45675b749afSLuc Michel         }
457f0a902f7SPeter Crosthwaite     }
45814ca2e46SPeter Crosthwaite 
4596ed92b14SEdgar E. Iglesias     if (s->has_rpu) {
4606908ec44SAlistair Francis         info_report("The 'has_rpu' property is no longer required, to use the "
4616908ec44SAlistair Francis                     "RPUs just use -smp 6.");
4626908ec44SAlistair Francis     }
4636908ec44SAlistair Francis 
464cc7d44c2SLike Xu     xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err);
465b58850e7SPeter Crosthwaite     if (err) {
46624cfc8dcSAlistair Francis         error_propagate(errp, err);
467b58850e7SPeter Crosthwaite         return;
468b58850e7SPeter Crosthwaite     }
469b58850e7SPeter Crosthwaite 
4706396a193SPeter Crosthwaite     if (!s->boot_cpu_ptr) {
4719af9e0feSMarkus Armbruster         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
4726396a193SPeter Crosthwaite         return;
4736396a193SPeter Crosthwaite     }
4746396a193SPeter Crosthwaite 
47514ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
47614ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
47714ca2e46SPeter Crosthwaite     }
47814ca2e46SPeter Crosthwaite 
47914ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
48014ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
48114ca2e46SPeter Crosthwaite 
48214ca2e46SPeter Crosthwaite         if (nd->used) {
48314ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
48414ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
48514ca2e46SPeter Crosthwaite         }
48620bff213SAlistair Francis         object_property_set_int(OBJECT(&s->gem[i]), GEM_REVISION, "revision",
48720bff213SAlistair Francis                                 &error_abort);
4881372fc0bSAlistair Francis         object_property_set_int(OBJECT(&s->gem[i]), 2, "num-priority-queues",
4891372fc0bSAlistair Francis                                 &error_abort);
49014ca2e46SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err);
49114ca2e46SPeter Crosthwaite         if (err) {
49224cfc8dcSAlistair Francis             error_propagate(errp, err);
49314ca2e46SPeter Crosthwaite             return;
49414ca2e46SPeter Crosthwaite         }
49514ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
49614ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
49714ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
49814ca2e46SPeter Crosthwaite     }
4993bade2a9SPeter Crosthwaite 
5003bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
5019bca0edbSPeter Maydell         qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i));
5023bade2a9SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err);
5033bade2a9SPeter Crosthwaite         if (err) {
50424cfc8dcSAlistair Francis             error_propagate(errp, err);
5053bade2a9SPeter Crosthwaite             return;
5063bade2a9SPeter Crosthwaite         }
5073bade2a9SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
5083bade2a9SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
5093bade2a9SPeter Crosthwaite                            gic_spi[uart_intr[i]]);
5103bade2a9SPeter Crosthwaite     }
5116fdf3282SAlistair Francis 
5126fdf3282SAlistair Francis     object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports",
5136fdf3282SAlistair Francis                             &error_abort);
5146fdf3282SAlistair Francis     object_property_set_bool(OBJECT(&s->sata), true, "realized", &err);
5156fdf3282SAlistair Francis     if (err) {
5166fdf3282SAlistair Francis         error_propagate(errp, err);
5176fdf3282SAlistair Francis         return;
5186fdf3282SAlistair Francis     }
5196fdf3282SAlistair Francis 
5206fdf3282SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
5216fdf3282SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
52233108e9fSSai Pavan Boddu 
52333108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
524b630d3d4SPhilippe Mathieu-Daudé         char *bus_name = g_strdup_printf("sd-bus%d", i);
525b630d3d4SPhilippe Mathieu-Daudé         SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]);
526b630d3d4SPhilippe Mathieu-Daudé         Object *sdhci = OBJECT(&s->sdhci[i]);
527eb4f566bSPeter Maydell 
528b630d3d4SPhilippe Mathieu-Daudé         /* Compatible with:
529b630d3d4SPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 3.00
530b630d3d4SPhilippe Mathieu-Daudé          * - SDIO Specification Version 3.0
531b630d3d4SPhilippe Mathieu-Daudé          * - eMMC Specification Version 4.51
532b630d3d4SPhilippe Mathieu-Daudé          */
533b630d3d4SPhilippe Mathieu-Daudé         object_property_set_uint(sdhci, 3, "sd-spec-version", &err);
534b630d3d4SPhilippe Mathieu-Daudé         object_property_set_uint(sdhci, SDHCI_CAPABILITIES, "capareg", &err);
535a01c6554SPhilippe Mathieu-Daudé         object_property_set_uint(sdhci, UHS_I, "uhs", &err);
536b630d3d4SPhilippe Mathieu-Daudé         object_property_set_bool(sdhci, true, "realized", &err);
53733108e9fSSai Pavan Boddu         if (err) {
53833108e9fSSai Pavan Boddu             error_propagate(errp, err);
53933108e9fSSai Pavan Boddu             return;
54033108e9fSSai Pavan Boddu         }
541b630d3d4SPhilippe Mathieu-Daudé         sysbus_mmio_map(sbd, 0, sdhci_addr[i]);
542b630d3d4SPhilippe Mathieu-Daudé         sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]);
543b630d3d4SPhilippe Mathieu-Daudé 
544eb4f566bSPeter Maydell         /* Alias controller SD bus to the SoC itself */
545b630d3d4SPhilippe Mathieu-Daudé         object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus",
546eb4f566bSPeter Maydell                                   &error_abort);
547eb4f566bSPeter Maydell         g_free(bus_name);
54833108e9fSSai Pavan Boddu     }
54902d07eb4SAlistair Francis 
55002d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
55102d07eb4SAlistair Francis         gchar *bus_name;
55202d07eb4SAlistair Francis 
55302d07eb4SAlistair Francis         object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err);
55402d07eb4SAlistair Francis 
55502d07eb4SAlistair Francis         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
55602d07eb4SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
55702d07eb4SAlistair Francis                            gic_spi[spi_intr[i]]);
55802d07eb4SAlistair Francis 
55902d07eb4SAlistair Francis         /* Alias controller SPI bus to the SoC itself */
56002d07eb4SAlistair Francis         bus_name = g_strdup_printf("spi%d", i);
56102d07eb4SAlistair Francis         object_property_add_alias(OBJECT(s), bus_name,
56202d07eb4SAlistair Francis                                   OBJECT(&s->spi[i]), "spi0",
56302d07eb4SAlistair Francis                                   &error_abort);
56402d07eb4SAlistair Francis         g_free(bus_name);
56502d07eb4SAlistair Francis     }
566b93dbcddSKONRAD Frederic 
567babc1f30SFrancisco Iglesias     object_property_set_bool(OBJECT(&s->qspi), true, "realized", &err);
568babc1f30SFrancisco Iglesias     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR);
569babc1f30SFrancisco Iglesias     sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR);
570babc1f30SFrancisco Iglesias     sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, gic_spi[QSPI_IRQ]);
571babc1f30SFrancisco Iglesias 
572babc1f30SFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) {
573babc1f30SFrancisco Iglesias         gchar *bus_name;
574babc1f30SFrancisco Iglesias         gchar *target_bus;
575babc1f30SFrancisco Iglesias 
576babc1f30SFrancisco Iglesias         /* Alias controller SPI bus to the SoC itself */
577babc1f30SFrancisco Iglesias         bus_name = g_strdup_printf("qspi%d", i);
578babc1f30SFrancisco Iglesias         target_bus = g_strdup_printf("spi%d", i);
579babc1f30SFrancisco Iglesias         object_property_add_alias(OBJECT(s), bus_name,
580babc1f30SFrancisco Iglesias                                   OBJECT(&s->qspi), target_bus,
581babc1f30SFrancisco Iglesias                                   &error_abort);
582babc1f30SFrancisco Iglesias         g_free(bus_name);
583babc1f30SFrancisco Iglesias         g_free(target_bus);
584babc1f30SFrancisco Iglesias     }
585babc1f30SFrancisco Iglesias 
586b93dbcddSKONRAD Frederic     object_property_set_bool(OBJECT(&s->dp), true, "realized", &err);
587b93dbcddSKONRAD Frederic     if (err) {
588b93dbcddSKONRAD Frederic         error_propagate(errp, err);
589b93dbcddSKONRAD Frederic         return;
590b93dbcddSKONRAD Frederic     }
591b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR);
592b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]);
593b93dbcddSKONRAD Frederic 
594b93dbcddSKONRAD Frederic     object_property_set_bool(OBJECT(&s->dpdma), true, "realized", &err);
595b93dbcddSKONRAD Frederic     if (err) {
596b93dbcddSKONRAD Frederic         error_propagate(errp, err);
597b93dbcddSKONRAD Frederic         return;
598b93dbcddSKONRAD Frederic     }
599b93dbcddSKONRAD Frederic     object_property_set_link(OBJECT(&s->dp), OBJECT(&s->dpdma), "dpdma",
600b93dbcddSKONRAD Frederic                              &error_abort);
601b93dbcddSKONRAD Frederic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR);
602b93dbcddSKONRAD Frederic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]);
6030ab7bbc7SAlistair Francis 
6040ab7bbc7SAlistair Francis     object_property_set_bool(OBJECT(&s->ipi), true, "realized", &err);
6050ab7bbc7SAlistair Francis     if (err) {
6060ab7bbc7SAlistair Francis         error_propagate(errp, err);
6070ab7bbc7SAlistair Francis         return;
6080ab7bbc7SAlistair Francis     }
6090ab7bbc7SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR);
6100ab7bbc7SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]);
61108b2f15eSAlistair Francis 
61208b2f15eSAlistair Francis     object_property_set_bool(OBJECT(&s->rtc), true, "realized", &err);
61308b2f15eSAlistair Francis     if (err) {
61408b2f15eSAlistair Francis         error_propagate(errp, err);
61508b2f15eSAlistair Francis         return;
61608b2f15eSAlistair Francis     }
61708b2f15eSAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR);
61808b2f15eSAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]);
61904965bcaSFrancisco Iglesias 
62004965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) {
62104965bcaSFrancisco Iglesias         object_property_set_uint(OBJECT(&s->gdma[i]), 128, "bus-width", &err);
62204965bcaSFrancisco Iglesias         object_property_set_bool(OBJECT(&s->gdma[i]), true, "realized", &err);
62304965bcaSFrancisco Iglesias         if (err) {
62404965bcaSFrancisco Iglesias             error_propagate(errp, err);
62504965bcaSFrancisco Iglesias             return;
62604965bcaSFrancisco Iglesias         }
62704965bcaSFrancisco Iglesias 
62804965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]);
62904965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0,
63004965bcaSFrancisco Iglesias                            gic_spi[gdma_ch_intr[i]]);
63104965bcaSFrancisco Iglesias     }
63204965bcaSFrancisco Iglesias 
63304965bcaSFrancisco Iglesias     for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) {
63404965bcaSFrancisco Iglesias         object_property_set_bool(OBJECT(&s->adma[i]), true, "realized", &err);
63504965bcaSFrancisco Iglesias         if (err) {
63604965bcaSFrancisco Iglesias             error_propagate(errp, err);
63704965bcaSFrancisco Iglesias             return;
63804965bcaSFrancisco Iglesias         }
63904965bcaSFrancisco Iglesias 
64004965bcaSFrancisco Iglesias         sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]);
64104965bcaSFrancisco Iglesias         sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0,
64204965bcaSFrancisco Iglesias                            gic_spi[adma_ch_intr[i]]);
64304965bcaSFrancisco Iglesias     }
644f0a902f7SPeter Crosthwaite }
645f0a902f7SPeter Crosthwaite 
6466396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = {
6476396a193SPeter Crosthwaite     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
64837d42473SEdgar E. Iglesias     DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false),
6491946809eSAlistair Francis     DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false),
6506ed92b14SEdgar E. Iglesias     DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false),
651c3acfa01SFam Zheng     DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION,
652c3acfa01SFam Zheng                      MemoryRegion *),
6536396a193SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST()
6546396a193SPeter Crosthwaite };
6556396a193SPeter Crosthwaite 
656f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
657f0a902f7SPeter Crosthwaite {
658f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
659f0a902f7SPeter Crosthwaite 
660*4f67d30bSMarc-André Lureau     device_class_set_props(dc, xlnx_zynqmp_props);
661f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
662d8589144SThomas Huth     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
663d8589144SThomas Huth     dc->user_creatable = false;
664f0a902f7SPeter Crosthwaite }
665f0a902f7SPeter Crosthwaite 
666f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
667f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
668f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
669f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
670f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
671f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
672f0a902f7SPeter Crosthwaite };
673f0a902f7SPeter Crosthwaite 
674f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
675f0a902f7SPeter Crosthwaite {
676f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
677f0a902f7SPeter Crosthwaite }
678f0a902f7SPeter Crosthwaite 
679f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
680