1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 204771d756SPaolo Bonzini #include "qemu-common.h" 214771d756SPaolo Bonzini #include "cpu.h" 22f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 23bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 247729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 257729e1f4SPeter Crosthwaite 267729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 277729e1f4SPeter Crosthwaite 28bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 29bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 30bf4cb109SPeter Crosthwaite 317729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 327729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 337729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 347729e1f4SPeter Crosthwaite 356fdf3282SAlistair Francis #define SATA_INTR 133 366fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 376fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 386fdf3282SAlistair Francis 3914ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 4014ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 4114ca2e46SPeter Crosthwaite }; 4214ca2e46SPeter Crosthwaite 4314ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 4414ca2e46SPeter Crosthwaite 57, 59, 61, 63, 4514ca2e46SPeter Crosthwaite }; 4614ca2e46SPeter Crosthwaite 473bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 483bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 493bade2a9SPeter Crosthwaite }; 503bade2a9SPeter Crosthwaite 513bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 523bade2a9SPeter Crosthwaite 21, 22, 533bade2a9SPeter Crosthwaite }; 543bade2a9SPeter Crosthwaite 5533108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 5633108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 5733108e9fSSai Pavan Boddu }; 5833108e9fSSai Pavan Boddu 5933108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 6033108e9fSSai Pavan Boddu 48, 49, 6133108e9fSSai Pavan Boddu }; 6233108e9fSSai Pavan Boddu 6302d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 6402d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 6502d07eb4SAlistair Francis }; 6602d07eb4SAlistair Francis 6702d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 6802d07eb4SAlistair Francis 19, 20, 6902d07eb4SAlistair Francis }; 7002d07eb4SAlistair Francis 717729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 727729e1f4SPeter Crosthwaite int region_index; 737729e1f4SPeter Crosthwaite uint32_t address; 747729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 757729e1f4SPeter Crosthwaite 767729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 777729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 787729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 797729e1f4SPeter Crosthwaite }; 80f0a902f7SPeter Crosthwaite 81bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 82bf4cb109SPeter Crosthwaite { 83bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 84bf4cb109SPeter Crosthwaite } 85bf4cb109SPeter Crosthwaite 86f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 87f0a902f7SPeter Crosthwaite { 88f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 89f0a902f7SPeter Crosthwaite int i; 90f0a902f7SPeter Crosthwaite 912e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 922e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 93f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 942e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 95f0a902f7SPeter Crosthwaite &error_abort); 96f0a902f7SPeter Crosthwaite } 977729e1f4SPeter Crosthwaite 98b58850e7SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 99b58850e7SPeter Crosthwaite object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 100b58850e7SPeter Crosthwaite "cortex-r5-" TYPE_ARM_CPU); 101b58850e7SPeter Crosthwaite object_property_add_child(obj, "rpu-cpu[*]", OBJECT(&s->rpu_cpu[i]), 102b58850e7SPeter Crosthwaite &error_abort); 103b58850e7SPeter Crosthwaite } 104b58850e7SPeter Crosthwaite 105dc3b89efSAlistair Francis object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION, 106dc3b89efSAlistair Francis (Object **)&s->ddr_ram, 107dc3b89efSAlistair Francis qdev_prop_allow_set_link_before_realize, 108dc3b89efSAlistair Francis OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); 109dc3b89efSAlistair Francis 1107729e1f4SPeter Crosthwaite object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC); 1117729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 11214ca2e46SPeter Crosthwaite 11314ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 11414ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 11514ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 11614ca2e46SPeter Crosthwaite } 1173bade2a9SPeter Crosthwaite 1183bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1193bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 1203bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 1213bade2a9SPeter Crosthwaite } 1226fdf3282SAlistair Francis 1236fdf3282SAlistair Francis object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI); 1246fdf3282SAlistair Francis qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default()); 12533108e9fSSai Pavan Boddu 12633108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 12733108e9fSSai Pavan Boddu object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]), 12833108e9fSSai Pavan Boddu TYPE_SYSBUS_SDHCI); 12933108e9fSSai Pavan Boddu qdev_set_parent_bus(DEVICE(&s->sdhci[i]), 13033108e9fSSai Pavan Boddu sysbus_get_default()); 13133108e9fSSai Pavan Boddu } 13202d07eb4SAlistair Francis 13302d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 13402d07eb4SAlistair Francis object_initialize(&s->spi[i], sizeof(s->spi[i]), 13502d07eb4SAlistair Francis TYPE_XILINX_SPIPS); 13602d07eb4SAlistair Francis qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 13702d07eb4SAlistair Francis } 138f0a902f7SPeter Crosthwaite } 139f0a902f7SPeter Crosthwaite 140f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 141f0a902f7SPeter Crosthwaite { 142f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 1437729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 144f0a902f7SPeter Crosthwaite uint8_t i; 145dc3b89efSAlistair Francis uint64_t ram_size; 1466396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 147dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 14814ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 149f0a902f7SPeter Crosthwaite Error *err = NULL; 150f0a902f7SPeter Crosthwaite 151dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 152dc3b89efSAlistair Francis 153dc3b89efSAlistair Francis /* Create the DDR Memory Regions. User friendly checks should happen at 154dc3b89efSAlistair Francis * the board level 155dc3b89efSAlistair Francis */ 156dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 157dc3b89efSAlistair Francis /* The RAM size is above the maximum available for the low DDR. 158dc3b89efSAlistair Francis * Create the high DDR memory region as well. 159dc3b89efSAlistair Francis */ 160dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 161dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 162dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 163dc3b89efSAlistair Francis 164dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_high, NULL, 165dc3b89efSAlistair Francis "ddr-ram-high", s->ddr_ram, 166dc3b89efSAlistair Francis ddr_low_size, ddr_high_size); 167dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 168dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 169dc3b89efSAlistair Francis &s->ddr_ram_high); 170dc3b89efSAlistair Francis } else { 171dc3b89efSAlistair Francis /* RAM must be non-zero */ 172dc3b89efSAlistair Francis assert(ram_size); 173dc3b89efSAlistair Francis ddr_low_size = ram_size; 174dc3b89efSAlistair Francis } 175dc3b89efSAlistair Francis 176dc3b89efSAlistair Francis memory_region_init_alias(&s->ddr_ram_low, NULL, 177dc3b89efSAlistair Francis "ddr-ram-low", s->ddr_ram, 178dc3b89efSAlistair Francis 0, ddr_low_size); 179dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 180dc3b89efSAlistair Francis 1816675d719SAlistair Francis /* Create the four OCM banks */ 1826675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 1836675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 1846675d719SAlistair Francis 1856675d719SAlistair Francis memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 186f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 1876675d719SAlistair Francis vmstate_register_ram_global(&s->ocm_ram[i]); 1886675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 1896675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 1906675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 1916675d719SAlistair Francis &s->ocm_ram[i]); 1926675d719SAlistair Francis 1936675d719SAlistair Francis g_free(ocm_name); 1946675d719SAlistair Francis } 1956675d719SAlistair Francis 1967729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 1977729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 1982e5577bcSPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS); 1997729e1f4SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 2007729e1f4SPeter Crosthwaite if (err) { 20124cfc8dcSAlistair Francis error_propagate(errp, err); 2027729e1f4SPeter Crosthwaite return; 2037729e1f4SPeter Crosthwaite } 2047729e1f4SPeter Crosthwaite assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 2057729e1f4SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 2067729e1f4SPeter Crosthwaite SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 2077729e1f4SPeter Crosthwaite const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 2087729e1f4SPeter Crosthwaite MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 2097729e1f4SPeter Crosthwaite uint32_t addr = r->address; 2107729e1f4SPeter Crosthwaite int j; 2117729e1f4SPeter Crosthwaite 2127729e1f4SPeter Crosthwaite sysbus_mmio_map(gic, r->region_index, addr); 2137729e1f4SPeter Crosthwaite 2147729e1f4SPeter Crosthwaite for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 2157729e1f4SPeter Crosthwaite MemoryRegion *alias = &s->gic_mr[i][j]; 2167729e1f4SPeter Crosthwaite 2177729e1f4SPeter Crosthwaite addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 2187729e1f4SPeter Crosthwaite memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 2197729e1f4SPeter Crosthwaite 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 2207729e1f4SPeter Crosthwaite memory_region_add_subregion(system_memory, addr, alias); 2217729e1f4SPeter Crosthwaite } 2227729e1f4SPeter Crosthwaite } 2237729e1f4SPeter Crosthwaite 2242e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 225bf4cb109SPeter Crosthwaite qemu_irq irq; 2266396a193SPeter Crosthwaite char *name; 227bf4cb109SPeter Crosthwaite 2282e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 229f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 2306396a193SPeter Crosthwaite 2316396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 2326396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 233f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 2342e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 235f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 2366396a193SPeter Crosthwaite } else { 2376396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 238f0a902f7SPeter Crosthwaite } 2395348c62cSGonglei g_free(name); 240f0a902f7SPeter Crosthwaite 241*37d42473SEdgar E. Iglesias object_property_set_bool(OBJECT(&s->apu_cpu[i]), 242*37d42473SEdgar E. Iglesias s->secure, "has_el3", NULL); 2432e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 244e1292517SAlistair Francis "reset-cbar", &error_abort); 2452e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 2462e5577bcSPeter Crosthwaite &err); 247f0a902f7SPeter Crosthwaite if (err) { 24824cfc8dcSAlistair Francis error_propagate(errp, err); 249f0a902f7SPeter Crosthwaite return; 250f0a902f7SPeter Crosthwaite } 2517729e1f4SPeter Crosthwaite 2527729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 2532e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 2542e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 255bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 256bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 2572e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 258bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 259bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 2602e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 261f0a902f7SPeter Crosthwaite } 26214ca2e46SPeter Crosthwaite 263b58850e7SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 264b58850e7SPeter Crosthwaite char *name; 265b58850e7SPeter Crosthwaite 266b58850e7SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 267b58850e7SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 268b58850e7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 269b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 270b58850e7SPeter Crosthwaite "start-powered-off", &error_abort); 271b58850e7SPeter Crosthwaite } else { 272b58850e7SPeter Crosthwaite s->boot_cpu_ptr = &s->rpu_cpu[i]; 273b58850e7SPeter Crosthwaite } 2745348c62cSGonglei g_free(name); 275b58850e7SPeter Crosthwaite 276b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 277e1292517SAlistair Francis &error_abort); 278b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 279b58850e7SPeter Crosthwaite &err); 280b58850e7SPeter Crosthwaite if (err) { 28124cfc8dcSAlistair Francis error_propagate(errp, err); 282b58850e7SPeter Crosthwaite return; 283b58850e7SPeter Crosthwaite } 284b58850e7SPeter Crosthwaite } 285b58850e7SPeter Crosthwaite 2866396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 2879af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 2886396a193SPeter Crosthwaite return; 2896396a193SPeter Crosthwaite } 2906396a193SPeter Crosthwaite 29114ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 29214ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 29314ca2e46SPeter Crosthwaite } 29414ca2e46SPeter Crosthwaite 29514ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 29614ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 29714ca2e46SPeter Crosthwaite 29814ca2e46SPeter Crosthwaite if (nd->used) { 29914ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 30014ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 30114ca2e46SPeter Crosthwaite } 30214ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 30314ca2e46SPeter Crosthwaite if (err) { 30424cfc8dcSAlistair Francis error_propagate(errp, err); 30514ca2e46SPeter Crosthwaite return; 30614ca2e46SPeter Crosthwaite } 30714ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 30814ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 30914ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 31014ca2e46SPeter Crosthwaite } 3113bade2a9SPeter Crosthwaite 3123bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 3133bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 3143bade2a9SPeter Crosthwaite if (err) { 31524cfc8dcSAlistair Francis error_propagate(errp, err); 3163bade2a9SPeter Crosthwaite return; 3173bade2a9SPeter Crosthwaite } 3183bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 3193bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 3203bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 3213bade2a9SPeter Crosthwaite } 3226fdf3282SAlistair Francis 3236fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 3246fdf3282SAlistair Francis &error_abort); 3256fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 3266fdf3282SAlistair Francis if (err) { 3276fdf3282SAlistair Francis error_propagate(errp, err); 3286fdf3282SAlistair Francis return; 3296fdf3282SAlistair Francis } 3306fdf3282SAlistair Francis 3316fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 3326fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 33333108e9fSSai Pavan Boddu 33433108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 335eb4f566bSPeter Maydell char *bus_name; 336eb4f566bSPeter Maydell 33733108e9fSSai Pavan Boddu object_property_set_bool(OBJECT(&s->sdhci[i]), true, 33833108e9fSSai Pavan Boddu "realized", &err); 33933108e9fSSai Pavan Boddu if (err) { 34033108e9fSSai Pavan Boddu error_propagate(errp, err); 34133108e9fSSai Pavan Boddu return; 34233108e9fSSai Pavan Boddu } 34333108e9fSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 34433108e9fSSai Pavan Boddu sdhci_addr[i]); 34533108e9fSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 34633108e9fSSai Pavan Boddu gic_spi[sdhci_intr[i]]); 347eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 348eb4f566bSPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 349eb4f566bSPeter Maydell object_property_add_alias(OBJECT(s), bus_name, 350eb4f566bSPeter Maydell OBJECT(&s->sdhci[i]), "sd-bus", 351eb4f566bSPeter Maydell &error_abort); 352eb4f566bSPeter Maydell g_free(bus_name); 35333108e9fSSai Pavan Boddu } 35402d07eb4SAlistair Francis 35502d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 35602d07eb4SAlistair Francis gchar *bus_name; 35702d07eb4SAlistair Francis 35802d07eb4SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 35902d07eb4SAlistair Francis 36002d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 36102d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 36202d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 36302d07eb4SAlistair Francis 36402d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 36502d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 36602d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 36702d07eb4SAlistair Francis OBJECT(&s->spi[i]), "spi0", 36802d07eb4SAlistair Francis &error_abort); 36902d07eb4SAlistair Francis g_free(bus_name); 37002d07eb4SAlistair Francis } 371f0a902f7SPeter Crosthwaite } 372f0a902f7SPeter Crosthwaite 3736396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 3746396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 375*37d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 3766396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 3776396a193SPeter Crosthwaite }; 3786396a193SPeter Crosthwaite 379f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 380f0a902f7SPeter Crosthwaite { 381f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 382f0a902f7SPeter Crosthwaite 3836396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 384f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 3854c315c27SMarkus Armbruster 3864c315c27SMarkus Armbruster /* 3874c315c27SMarkus Armbruster * Reason: creates an ARM CPU, thus use after free(), see 3884c315c27SMarkus Armbruster * arm_cpu_class_init() 3894c315c27SMarkus Armbruster */ 3904c315c27SMarkus Armbruster dc->cannot_destroy_with_object_finalize_yet = true; 391f0a902f7SPeter Crosthwaite } 392f0a902f7SPeter Crosthwaite 393f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 394f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 395f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 396f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 397f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 398f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 399f0a902f7SPeter Crosthwaite }; 400f0a902f7SPeter Crosthwaite 401f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 402f0a902f7SPeter Crosthwaite { 403f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 404f0a902f7SPeter Crosthwaite } 405f0a902f7SPeter Crosthwaite 406f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 407