1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 18f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 19bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 207729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 217729e1f4SPeter Crosthwaite 227729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 237729e1f4SPeter Crosthwaite 24bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 25bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 26bf4cb109SPeter Crosthwaite 277729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 287729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 297729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 307729e1f4SPeter Crosthwaite 316fdf3282SAlistair Francis #define SATA_INTR 133 326fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 336fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 346fdf3282SAlistair Francis 3514ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 3614ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 3714ca2e46SPeter Crosthwaite }; 3814ca2e46SPeter Crosthwaite 3914ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 4014ca2e46SPeter Crosthwaite 57, 59, 61, 63, 4114ca2e46SPeter Crosthwaite }; 4214ca2e46SPeter Crosthwaite 433bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 443bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 453bade2a9SPeter Crosthwaite }; 463bade2a9SPeter Crosthwaite 473bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 483bade2a9SPeter Crosthwaite 21, 22, 493bade2a9SPeter Crosthwaite }; 503bade2a9SPeter Crosthwaite 51*33108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 52*33108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 53*33108e9fSSai Pavan Boddu }; 54*33108e9fSSai Pavan Boddu 55*33108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 56*33108e9fSSai Pavan Boddu 48, 49, 57*33108e9fSSai Pavan Boddu }; 58*33108e9fSSai Pavan Boddu 597729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 607729e1f4SPeter Crosthwaite int region_index; 617729e1f4SPeter Crosthwaite uint32_t address; 627729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 637729e1f4SPeter Crosthwaite 647729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 657729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 667729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 677729e1f4SPeter Crosthwaite }; 68f0a902f7SPeter Crosthwaite 69bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 70bf4cb109SPeter Crosthwaite { 71bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 72bf4cb109SPeter Crosthwaite } 73bf4cb109SPeter Crosthwaite 74f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 75f0a902f7SPeter Crosthwaite { 76f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 77f0a902f7SPeter Crosthwaite int i; 78f0a902f7SPeter Crosthwaite 792e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 802e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 81f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 822e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 83f0a902f7SPeter Crosthwaite &error_abort); 84f0a902f7SPeter Crosthwaite } 857729e1f4SPeter Crosthwaite 86b58850e7SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 87b58850e7SPeter Crosthwaite object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]), 88b58850e7SPeter Crosthwaite "cortex-r5-" TYPE_ARM_CPU); 89b58850e7SPeter Crosthwaite object_property_add_child(obj, "rpu-cpu[*]", OBJECT(&s->rpu_cpu[i]), 90b58850e7SPeter Crosthwaite &error_abort); 91b58850e7SPeter Crosthwaite } 92b58850e7SPeter Crosthwaite 937729e1f4SPeter Crosthwaite object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC); 947729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 9514ca2e46SPeter Crosthwaite 9614ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 9714ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 9814ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 9914ca2e46SPeter Crosthwaite } 1003bade2a9SPeter Crosthwaite 1013bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1023bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 1033bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 1043bade2a9SPeter Crosthwaite } 1056fdf3282SAlistair Francis 1066fdf3282SAlistair Francis object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI); 1076fdf3282SAlistair Francis qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default()); 108*33108e9fSSai Pavan Boddu 109*33108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 110*33108e9fSSai Pavan Boddu object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]), 111*33108e9fSSai Pavan Boddu TYPE_SYSBUS_SDHCI); 112*33108e9fSSai Pavan Boddu qdev_set_parent_bus(DEVICE(&s->sdhci[i]), 113*33108e9fSSai Pavan Boddu sysbus_get_default()); 114*33108e9fSSai Pavan Boddu } 115f0a902f7SPeter Crosthwaite } 116f0a902f7SPeter Crosthwaite 117f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 118f0a902f7SPeter Crosthwaite { 119f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 1207729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 121f0a902f7SPeter Crosthwaite uint8_t i; 1226396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 12314ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 124f0a902f7SPeter Crosthwaite Error *err = NULL; 125f0a902f7SPeter Crosthwaite 1266675d719SAlistair Francis /* Create the four OCM banks */ 1276675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 1286675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 1296675d719SAlistair Francis 1306675d719SAlistair Francis memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 131f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 1326675d719SAlistair Francis vmstate_register_ram_global(&s->ocm_ram[i]); 1336675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 1346675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 1356675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 1366675d719SAlistair Francis &s->ocm_ram[i]); 1376675d719SAlistair Francis 1386675d719SAlistair Francis g_free(ocm_name); 1396675d719SAlistair Francis } 1406675d719SAlistair Francis 1417729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 1427729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 1432e5577bcSPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS); 1447729e1f4SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 1457729e1f4SPeter Crosthwaite if (err) { 14624cfc8dcSAlistair Francis error_propagate(errp, err); 1477729e1f4SPeter Crosthwaite return; 1487729e1f4SPeter Crosthwaite } 1497729e1f4SPeter Crosthwaite assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 1507729e1f4SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 1517729e1f4SPeter Crosthwaite SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 1527729e1f4SPeter Crosthwaite const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 1537729e1f4SPeter Crosthwaite MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 1547729e1f4SPeter Crosthwaite uint32_t addr = r->address; 1557729e1f4SPeter Crosthwaite int j; 1567729e1f4SPeter Crosthwaite 1577729e1f4SPeter Crosthwaite sysbus_mmio_map(gic, r->region_index, addr); 1587729e1f4SPeter Crosthwaite 1597729e1f4SPeter Crosthwaite for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 1607729e1f4SPeter Crosthwaite MemoryRegion *alias = &s->gic_mr[i][j]; 1617729e1f4SPeter Crosthwaite 1627729e1f4SPeter Crosthwaite addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 1637729e1f4SPeter Crosthwaite memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 1647729e1f4SPeter Crosthwaite 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 1657729e1f4SPeter Crosthwaite memory_region_add_subregion(system_memory, addr, alias); 1667729e1f4SPeter Crosthwaite } 1677729e1f4SPeter Crosthwaite } 1687729e1f4SPeter Crosthwaite 1692e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 170bf4cb109SPeter Crosthwaite qemu_irq irq; 1716396a193SPeter Crosthwaite char *name; 172bf4cb109SPeter Crosthwaite 1732e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 174f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 1756396a193SPeter Crosthwaite 1766396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 1776396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 178f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 1792e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 180f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 1816396a193SPeter Crosthwaite } else { 1826396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 183f0a902f7SPeter Crosthwaite } 1845348c62cSGonglei g_free(name); 185f0a902f7SPeter Crosthwaite 1862e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 187e1292517SAlistair Francis "reset-cbar", &error_abort); 1882e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 1892e5577bcSPeter Crosthwaite &err); 190f0a902f7SPeter Crosthwaite if (err) { 19124cfc8dcSAlistair Francis error_propagate(errp, err); 192f0a902f7SPeter Crosthwaite return; 193f0a902f7SPeter Crosthwaite } 1947729e1f4SPeter Crosthwaite 1957729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 1962e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 1972e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 198bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 199bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 2002e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 201bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 202bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 2032e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 204f0a902f7SPeter Crosthwaite } 20514ca2e46SPeter Crosthwaite 206b58850e7SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) { 207b58850e7SPeter Crosthwaite char *name; 208b58850e7SPeter Crosthwaite 209b58850e7SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 210b58850e7SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 211b58850e7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 212b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, 213b58850e7SPeter Crosthwaite "start-powered-off", &error_abort); 214b58850e7SPeter Crosthwaite } else { 215b58850e7SPeter Crosthwaite s->boot_cpu_ptr = &s->rpu_cpu[i]; 216b58850e7SPeter Crosthwaite } 2175348c62cSGonglei g_free(name); 218b58850e7SPeter Crosthwaite 219b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs", 220e1292517SAlistair Francis &error_abort); 221b58850e7SPeter Crosthwaite object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized", 222b58850e7SPeter Crosthwaite &err); 223b58850e7SPeter Crosthwaite if (err) { 22424cfc8dcSAlistair Francis error_propagate(errp, err); 225b58850e7SPeter Crosthwaite return; 226b58850e7SPeter Crosthwaite } 227b58850e7SPeter Crosthwaite } 228b58850e7SPeter Crosthwaite 2296396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 2306396a193SPeter Crosthwaite error_setg(errp, "ZynqMP Boot cpu %s not found\n", boot_cpu); 2316396a193SPeter Crosthwaite return; 2326396a193SPeter Crosthwaite } 2336396a193SPeter Crosthwaite 23414ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 23514ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 23614ca2e46SPeter Crosthwaite } 23714ca2e46SPeter Crosthwaite 23814ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 23914ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 24014ca2e46SPeter Crosthwaite 24114ca2e46SPeter Crosthwaite if (nd->used) { 24214ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 24314ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 24414ca2e46SPeter Crosthwaite } 24514ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 24614ca2e46SPeter Crosthwaite if (err) { 24724cfc8dcSAlistair Francis error_propagate(errp, err); 24814ca2e46SPeter Crosthwaite return; 24914ca2e46SPeter Crosthwaite } 25014ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 25114ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 25214ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 25314ca2e46SPeter Crosthwaite } 2543bade2a9SPeter Crosthwaite 2553bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 2563bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 2573bade2a9SPeter Crosthwaite if (err) { 25824cfc8dcSAlistair Francis error_propagate(errp, err); 2593bade2a9SPeter Crosthwaite return; 2603bade2a9SPeter Crosthwaite } 2613bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 2623bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 2633bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 2643bade2a9SPeter Crosthwaite } 2656fdf3282SAlistair Francis 2666fdf3282SAlistair Francis object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports", 2676fdf3282SAlistair Francis &error_abort); 2686fdf3282SAlistair Francis object_property_set_bool(OBJECT(&s->sata), true, "realized", &err); 2696fdf3282SAlistair Francis if (err) { 2706fdf3282SAlistair Francis error_propagate(errp, err); 2716fdf3282SAlistair Francis return; 2726fdf3282SAlistair Francis } 2736fdf3282SAlistair Francis 2746fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 2756fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 276*33108e9fSSai Pavan Boddu 277*33108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 278*33108e9fSSai Pavan Boddu object_property_set_bool(OBJECT(&s->sdhci[i]), true, 279*33108e9fSSai Pavan Boddu "realized", &err); 280*33108e9fSSai Pavan Boddu if (err) { 281*33108e9fSSai Pavan Boddu error_propagate(errp, err); 282*33108e9fSSai Pavan Boddu return; 283*33108e9fSSai Pavan Boddu } 284*33108e9fSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 285*33108e9fSSai Pavan Boddu sdhci_addr[i]); 286*33108e9fSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0, 287*33108e9fSSai Pavan Boddu gic_spi[sdhci_intr[i]]); 288*33108e9fSSai Pavan Boddu } 289f0a902f7SPeter Crosthwaite } 290f0a902f7SPeter Crosthwaite 2916396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = { 2926396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 2936396a193SPeter Crosthwaite DEFINE_PROP_END_OF_LIST() 2946396a193SPeter Crosthwaite }; 2956396a193SPeter Crosthwaite 296f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 297f0a902f7SPeter Crosthwaite { 298f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 299f0a902f7SPeter Crosthwaite 3006396a193SPeter Crosthwaite dc->props = xlnx_zynqmp_props; 301f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 3024c315c27SMarkus Armbruster 3034c315c27SMarkus Armbruster /* 3044c315c27SMarkus Armbruster * Reason: creates an ARM CPU, thus use after free(), see 3054c315c27SMarkus Armbruster * arm_cpu_class_init() 3064c315c27SMarkus Armbruster */ 3074c315c27SMarkus Armbruster dc->cannot_destroy_with_object_finalize_yet = true; 308f0a902f7SPeter Crosthwaite } 309f0a902f7SPeter Crosthwaite 310f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 311f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 312f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 313f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 314f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 315f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 316f0a902f7SPeter Crosthwaite }; 317f0a902f7SPeter Crosthwaite 318f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 319f0a902f7SPeter Crosthwaite { 320f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 321f0a902f7SPeter Crosthwaite } 322f0a902f7SPeter Crosthwaite 323f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 324