1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 18f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 19bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 207729e1f4SPeter Crosthwaite #include "exec/address-spaces.h" 217729e1f4SPeter Crosthwaite 227729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 237729e1f4SPeter Crosthwaite 24bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 25bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 26bf4cb109SPeter Crosthwaite 277729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 287729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 297729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 307729e1f4SPeter Crosthwaite 3114ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 3214ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 3314ca2e46SPeter Crosthwaite }; 3414ca2e46SPeter Crosthwaite 3514ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 3614ca2e46SPeter Crosthwaite 57, 59, 61, 63, 3714ca2e46SPeter Crosthwaite }; 3814ca2e46SPeter Crosthwaite 393bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 403bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 413bade2a9SPeter Crosthwaite }; 423bade2a9SPeter Crosthwaite 433bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 443bade2a9SPeter Crosthwaite 21, 22, 453bade2a9SPeter Crosthwaite }; 463bade2a9SPeter Crosthwaite 477729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 487729e1f4SPeter Crosthwaite int region_index; 497729e1f4SPeter Crosthwaite uint32_t address; 507729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 517729e1f4SPeter Crosthwaite 527729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 537729e1f4SPeter Crosthwaite { .region_index = 0, .address = GIC_DIST_ADDR, }, 547729e1f4SPeter Crosthwaite { .region_index = 1, .address = GIC_CPU_ADDR, }, 557729e1f4SPeter Crosthwaite }; 56f0a902f7SPeter Crosthwaite 57bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 58bf4cb109SPeter Crosthwaite { 59bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 60bf4cb109SPeter Crosthwaite } 61bf4cb109SPeter Crosthwaite 62f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 63f0a902f7SPeter Crosthwaite { 64f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 65f0a902f7SPeter Crosthwaite int i; 66f0a902f7SPeter Crosthwaite 67*2e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 68*2e5577bcSPeter Crosthwaite object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]), 69f0a902f7SPeter Crosthwaite "cortex-a53-" TYPE_ARM_CPU); 70*2e5577bcSPeter Crosthwaite object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]), 71f0a902f7SPeter Crosthwaite &error_abort); 72f0a902f7SPeter Crosthwaite } 737729e1f4SPeter Crosthwaite 747729e1f4SPeter Crosthwaite object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC); 757729e1f4SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default()); 7614ca2e46SPeter Crosthwaite 7714ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 7814ca2e46SPeter Crosthwaite object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM); 7914ca2e46SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default()); 8014ca2e46SPeter Crosthwaite } 813bade2a9SPeter Crosthwaite 823bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 833bade2a9SPeter Crosthwaite object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART); 843bade2a9SPeter Crosthwaite qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default()); 853bade2a9SPeter Crosthwaite } 86f0a902f7SPeter Crosthwaite } 87f0a902f7SPeter Crosthwaite 88f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 89f0a902f7SPeter Crosthwaite { 90f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 917729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 92f0a902f7SPeter Crosthwaite uint8_t i; 9314ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 94f0a902f7SPeter Crosthwaite Error *err = NULL; 95f0a902f7SPeter Crosthwaite 967729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 977729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 98*2e5577bcSPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS); 997729e1f4SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); 1007729e1f4SPeter Crosthwaite if (err) { 1017729e1f4SPeter Crosthwaite error_propagate((errp), (err)); 1027729e1f4SPeter Crosthwaite return; 1037729e1f4SPeter Crosthwaite } 1047729e1f4SPeter Crosthwaite assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 1057729e1f4SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 1067729e1f4SPeter Crosthwaite SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 1077729e1f4SPeter Crosthwaite const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 1087729e1f4SPeter Crosthwaite MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index); 1097729e1f4SPeter Crosthwaite uint32_t addr = r->address; 1107729e1f4SPeter Crosthwaite int j; 1117729e1f4SPeter Crosthwaite 1127729e1f4SPeter Crosthwaite sysbus_mmio_map(gic, r->region_index, addr); 1137729e1f4SPeter Crosthwaite 1147729e1f4SPeter Crosthwaite for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 1157729e1f4SPeter Crosthwaite MemoryRegion *alias = &s->gic_mr[i][j]; 1167729e1f4SPeter Crosthwaite 1177729e1f4SPeter Crosthwaite addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 1187729e1f4SPeter Crosthwaite memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 1197729e1f4SPeter Crosthwaite 0, XLNX_ZYNQMP_GIC_REGION_SIZE); 1207729e1f4SPeter Crosthwaite memory_region_add_subregion(system_memory, addr, alias); 1217729e1f4SPeter Crosthwaite } 1227729e1f4SPeter Crosthwaite } 1237729e1f4SPeter Crosthwaite 124*2e5577bcSPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 125bf4cb109SPeter Crosthwaite qemu_irq irq; 126bf4cb109SPeter Crosthwaite 127*2e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC, 128f0a902f7SPeter Crosthwaite "psci-conduit", &error_abort); 129f0a902f7SPeter Crosthwaite if (i > 0) { 130f0a902f7SPeter Crosthwaite /* Secondary CPUs start in PSCI powered-down state */ 131*2e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, 132f0a902f7SPeter Crosthwaite "start-powered-off", &error_abort); 133f0a902f7SPeter Crosthwaite } 134f0a902f7SPeter Crosthwaite 135*2e5577bcSPeter Crosthwaite object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR, 1367729e1f4SPeter Crosthwaite "reset-cbar", &err); 1377729e1f4SPeter Crosthwaite if (err) { 1387729e1f4SPeter Crosthwaite error_propagate((errp), (err)); 1397729e1f4SPeter Crosthwaite return; 1407729e1f4SPeter Crosthwaite } 1417729e1f4SPeter Crosthwaite 142*2e5577bcSPeter Crosthwaite object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized", 143*2e5577bcSPeter Crosthwaite &err); 144f0a902f7SPeter Crosthwaite if (err) { 145f0a902f7SPeter Crosthwaite error_propagate((errp), (err)); 146f0a902f7SPeter Crosthwaite return; 147f0a902f7SPeter Crosthwaite } 1487729e1f4SPeter Crosthwaite 1497729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 150*2e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 151*2e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 152bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 153bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 154*2e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq); 155bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 156bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 157*2e5577bcSPeter Crosthwaite qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq); 158f0a902f7SPeter Crosthwaite } 15914ca2e46SPeter Crosthwaite 16014ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 16114ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 16214ca2e46SPeter Crosthwaite } 16314ca2e46SPeter Crosthwaite 16414ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 16514ca2e46SPeter Crosthwaite NICInfo *nd = &nd_table[i]; 16614ca2e46SPeter Crosthwaite 16714ca2e46SPeter Crosthwaite if (nd->used) { 16814ca2e46SPeter Crosthwaite qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 16914ca2e46SPeter Crosthwaite qdev_set_nic_properties(DEVICE(&s->gem[i]), nd); 17014ca2e46SPeter Crosthwaite } 17114ca2e46SPeter Crosthwaite object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err); 17214ca2e46SPeter Crosthwaite if (err) { 17314ca2e46SPeter Crosthwaite error_propagate((errp), (err)); 17414ca2e46SPeter Crosthwaite return; 17514ca2e46SPeter Crosthwaite } 17614ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 17714ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 17814ca2e46SPeter Crosthwaite gic_spi[gem_intr[i]]); 17914ca2e46SPeter Crosthwaite } 1803bade2a9SPeter Crosthwaite 1813bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 1823bade2a9SPeter Crosthwaite object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err); 1833bade2a9SPeter Crosthwaite if (err) { 1843bade2a9SPeter Crosthwaite error_propagate((errp), (err)); 1853bade2a9SPeter Crosthwaite return; 1863bade2a9SPeter Crosthwaite } 1873bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 1883bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 1893bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 1903bade2a9SPeter Crosthwaite } 191f0a902f7SPeter Crosthwaite } 192f0a902f7SPeter Crosthwaite 193f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data) 194f0a902f7SPeter Crosthwaite { 195f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 196f0a902f7SPeter Crosthwaite 197f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 198f0a902f7SPeter Crosthwaite } 199f0a902f7SPeter Crosthwaite 200f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 201f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 202f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 203f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 204f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 205f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 206f0a902f7SPeter Crosthwaite }; 207f0a902f7SPeter Crosthwaite 208f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 209f0a902f7SPeter Crosthwaite { 210f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 211f0a902f7SPeter Crosthwaite } 212f0a902f7SPeter Crosthwaite 213f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 214