xref: /qemu/hw/arm/xlnx-zynqmp.c (revision 14ca2e462ee137974d81729b1d88d9d39cf2f22c)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
18f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
19bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
207729e1f4SPeter Crosthwaite #include "exec/address-spaces.h"
217729e1f4SPeter Crosthwaite 
227729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
237729e1f4SPeter Crosthwaite 
24bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
25bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
26bf4cb109SPeter Crosthwaite 
277729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
287729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
297729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
307729e1f4SPeter Crosthwaite 
31*14ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
32*14ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
33*14ca2e46SPeter Crosthwaite };
34*14ca2e46SPeter Crosthwaite 
35*14ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
36*14ca2e46SPeter Crosthwaite     57, 59, 61, 63,
37*14ca2e46SPeter Crosthwaite };
38*14ca2e46SPeter Crosthwaite 
397729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
407729e1f4SPeter Crosthwaite     int region_index;
417729e1f4SPeter Crosthwaite     uint32_t address;
427729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
437729e1f4SPeter Crosthwaite 
447729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
457729e1f4SPeter Crosthwaite     { .region_index = 0, .address = GIC_DIST_ADDR, },
467729e1f4SPeter Crosthwaite     { .region_index = 1, .address = GIC_CPU_ADDR,  },
477729e1f4SPeter Crosthwaite };
48f0a902f7SPeter Crosthwaite 
49bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
50bf4cb109SPeter Crosthwaite {
51bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
52bf4cb109SPeter Crosthwaite }
53bf4cb109SPeter Crosthwaite 
54f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
55f0a902f7SPeter Crosthwaite {
56f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
57f0a902f7SPeter Crosthwaite     int i;
58f0a902f7SPeter Crosthwaite 
59f0a902f7SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_CPUS; i++) {
60f0a902f7SPeter Crosthwaite         object_initialize(&s->cpu[i], sizeof(s->cpu[i]),
61f0a902f7SPeter Crosthwaite                           "cortex-a53-" TYPE_ARM_CPU);
62f0a902f7SPeter Crosthwaite         object_property_add_child(obj, "cpu[*]", OBJECT(&s->cpu[i]),
63f0a902f7SPeter Crosthwaite                                   &error_abort);
64f0a902f7SPeter Crosthwaite     }
657729e1f4SPeter Crosthwaite 
667729e1f4SPeter Crosthwaite     object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
677729e1f4SPeter Crosthwaite     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
68*14ca2e46SPeter Crosthwaite 
69*14ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
70*14ca2e46SPeter Crosthwaite         object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM);
71*14ca2e46SPeter Crosthwaite         qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default());
72*14ca2e46SPeter Crosthwaite     }
73f0a902f7SPeter Crosthwaite }
74f0a902f7SPeter Crosthwaite 
75f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
76f0a902f7SPeter Crosthwaite {
77f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
787729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
79f0a902f7SPeter Crosthwaite     uint8_t i;
80*14ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
81f0a902f7SPeter Crosthwaite     Error *err = NULL;
82f0a902f7SPeter Crosthwaite 
837729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
847729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
857729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_CPUS);
867729e1f4SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
877729e1f4SPeter Crosthwaite     if (err) {
887729e1f4SPeter Crosthwaite         error_propagate((errp), (err));
897729e1f4SPeter Crosthwaite         return;
907729e1f4SPeter Crosthwaite     }
917729e1f4SPeter Crosthwaite     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
927729e1f4SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
937729e1f4SPeter Crosthwaite         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
947729e1f4SPeter Crosthwaite         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
957729e1f4SPeter Crosthwaite         MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index);
967729e1f4SPeter Crosthwaite         uint32_t addr = r->address;
977729e1f4SPeter Crosthwaite         int j;
987729e1f4SPeter Crosthwaite 
997729e1f4SPeter Crosthwaite         sysbus_mmio_map(gic, r->region_index, addr);
1007729e1f4SPeter Crosthwaite 
1017729e1f4SPeter Crosthwaite         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
1027729e1f4SPeter Crosthwaite             MemoryRegion *alias = &s->gic_mr[i][j];
1037729e1f4SPeter Crosthwaite 
1047729e1f4SPeter Crosthwaite             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
1057729e1f4SPeter Crosthwaite             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
1067729e1f4SPeter Crosthwaite                                      0, XLNX_ZYNQMP_GIC_REGION_SIZE);
1077729e1f4SPeter Crosthwaite             memory_region_add_subregion(system_memory, addr, alias);
1087729e1f4SPeter Crosthwaite         }
1097729e1f4SPeter Crosthwaite     }
1107729e1f4SPeter Crosthwaite 
111f0a902f7SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_CPUS; i++) {
112bf4cb109SPeter Crosthwaite         qemu_irq irq;
113bf4cb109SPeter Crosthwaite 
114f0a902f7SPeter Crosthwaite         object_property_set_int(OBJECT(&s->cpu[i]), QEMU_PSCI_CONDUIT_SMC,
115f0a902f7SPeter Crosthwaite                                 "psci-conduit", &error_abort);
116f0a902f7SPeter Crosthwaite         if (i > 0) {
117f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
118f0a902f7SPeter Crosthwaite             object_property_set_bool(OBJECT(&s->cpu[i]), true,
119f0a902f7SPeter Crosthwaite                                      "start-powered-off", &error_abort);
120f0a902f7SPeter Crosthwaite         }
121f0a902f7SPeter Crosthwaite 
1227729e1f4SPeter Crosthwaite         object_property_set_int(OBJECT(&s->cpu[i]), GIC_BASE_ADDR,
1237729e1f4SPeter Crosthwaite                                 "reset-cbar", &err);
1247729e1f4SPeter Crosthwaite         if (err) {
1257729e1f4SPeter Crosthwaite             error_propagate((errp), (err));
1267729e1f4SPeter Crosthwaite             return;
1277729e1f4SPeter Crosthwaite         }
1287729e1f4SPeter Crosthwaite 
129f0a902f7SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->cpu[i]), true, "realized", &err);
130f0a902f7SPeter Crosthwaite         if (err) {
131f0a902f7SPeter Crosthwaite             error_propagate((errp), (err));
132f0a902f7SPeter Crosthwaite             return;
133f0a902f7SPeter Crosthwaite         }
1347729e1f4SPeter Crosthwaite 
1357729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
1367729e1f4SPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->cpu[i]), ARM_CPU_IRQ));
137bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
138bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
139bf4cb109SPeter Crosthwaite         qdev_connect_gpio_out(DEVICE(&s->cpu[i]), 0, irq);
140bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
141bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
142bf4cb109SPeter Crosthwaite         qdev_connect_gpio_out(DEVICE(&s->cpu[i]), 1, irq);
143f0a902f7SPeter Crosthwaite     }
144*14ca2e46SPeter Crosthwaite 
145*14ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
146*14ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
147*14ca2e46SPeter Crosthwaite     }
148*14ca2e46SPeter Crosthwaite 
149*14ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
150*14ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
151*14ca2e46SPeter Crosthwaite 
152*14ca2e46SPeter Crosthwaite         if (nd->used) {
153*14ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
154*14ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
155*14ca2e46SPeter Crosthwaite         }
156*14ca2e46SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err);
157*14ca2e46SPeter Crosthwaite         if (err) {
158*14ca2e46SPeter Crosthwaite             error_propagate((errp), (err));
159*14ca2e46SPeter Crosthwaite             return;
160*14ca2e46SPeter Crosthwaite         }
161*14ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
162*14ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
163*14ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
164*14ca2e46SPeter Crosthwaite     }
165f0a902f7SPeter Crosthwaite }
166f0a902f7SPeter Crosthwaite 
167f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
168f0a902f7SPeter Crosthwaite {
169f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
170f0a902f7SPeter Crosthwaite 
171f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
172f0a902f7SPeter Crosthwaite }
173f0a902f7SPeter Crosthwaite 
174f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
175f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
176f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
177f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
178f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
179f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
180f0a902f7SPeter Crosthwaite };
181f0a902f7SPeter Crosthwaite 
182f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
183f0a902f7SPeter Crosthwaite {
184f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
185f0a902f7SPeter Crosthwaite }
186f0a902f7SPeter Crosthwaite 
187f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
188