1f0a902f7SPeter Crosthwaite /* 2f0a902f7SPeter Crosthwaite * Xilinx Zynq MPSoC emulation 3f0a902f7SPeter Crosthwaite * 4f0a902f7SPeter Crosthwaite * Copyright (C) 2015 Xilinx Inc 5f0a902f7SPeter Crosthwaite * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> 6f0a902f7SPeter Crosthwaite * 7f0a902f7SPeter Crosthwaite * This program is free software; you can redistribute it and/or modify it 8f0a902f7SPeter Crosthwaite * under the terms of the GNU General Public License as published by the 9f0a902f7SPeter Crosthwaite * Free Software Foundation; either version 2 of the License, or 10f0a902f7SPeter Crosthwaite * (at your option) any later version. 11f0a902f7SPeter Crosthwaite * 12f0a902f7SPeter Crosthwaite * This program is distributed in the hope that it will be useful, but WITHOUT 13f0a902f7SPeter Crosthwaite * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14f0a902f7SPeter Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15f0a902f7SPeter Crosthwaite * for more details. 16f0a902f7SPeter Crosthwaite */ 17f0a902f7SPeter Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 21f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h" 22bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h" 23d2e6f370STong Ho #include "hw/misc/unimp.h" 24cc7d44c2SLike Xu #include "hw/boards.h" 2532cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 26d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h" 27f4f318b4SPhilippe Mathieu-Daudé #include "target/arm/gtimer.h" 287729e1f4SPeter Crosthwaite 297729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160 307729e1f4SPeter Crosthwaite 31bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI 30 32bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI 27 3375b749afSLuc Michel #define ARM_HYP_TIMER_PPI 26 3475b749afSLuc Michel #define ARM_SEC_TIMER_PPI 29 3575b749afSLuc Michel #define GIC_MAINTENANCE_PPI 25 36bf4cb109SPeter Crosthwaite 3720bff213SAlistair Francis #define GEM_REVISION 0x40070106 3820bff213SAlistair Francis 397729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR 0xf9000000 407729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR 0xf9010000 417729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR 0xf9020000 4275b749afSLuc Michel #define GIC_VIFACE_ADDR 0xf9040000 4375b749afSLuc Michel #define GIC_VCPU_ADDR 0xf9060000 447729e1f4SPeter Crosthwaite 456fdf3282SAlistair Francis #define SATA_INTR 133 466fdf3282SAlistair Francis #define SATA_ADDR 0xFD0C0000 476fdf3282SAlistair Francis #define SATA_NUM_PORTS 2 486fdf3282SAlistair Francis 49babc1f30SFrancisco Iglesias #define QSPI_ADDR 0xff0f0000 50babc1f30SFrancisco Iglesias #define LQSPI_ADDR 0xc0000000 51babc1f30SFrancisco Iglesias #define QSPI_IRQ 15 52668351a5SXuzhou Cheng #define QSPI_DMA_ADDR 0xff0f0800 53c74ccb5dSFrancisco Iglesias #define NUM_QSPI_IRQ_LINES 2 54babc1f30SFrancisco Iglesias 5563320bcaSEdgar E. Iglesias #define CRF_ADDR 0xfd1a0000 5663320bcaSEdgar E. Iglesias #define CRF_IRQ 120 5763320bcaSEdgar E. Iglesias 58c28d4b86SEdgar E. Iglesias /* Serializer/Deserializer. */ 59c28d4b86SEdgar E. Iglesias #define SERDES_ADDR 0xfd400000 60c28d4b86SEdgar E. Iglesias #define SERDES_SIZE 0x20000 61c28d4b86SEdgar E. Iglesias 62b93dbcddSKONRAD Frederic #define DP_ADDR 0xfd4a0000 63b3f5cc3fSFrederic Konrad #define DP_IRQ 0x77 64b93dbcddSKONRAD Frederic 65b93dbcddSKONRAD Frederic #define DPDMA_ADDR 0xfd4c0000 66b3f5cc3fSFrederic Konrad #define DPDMA_IRQ 0x7a 67b93dbcddSKONRAD Frederic 68d2e6f370STong Ho #define APU_ADDR 0xfd5c0000 69eb7a38baSEdgar E. Iglesias #define APU_IRQ 153 70d2e6f370STong Ho 7151af6231SEdgar E. Iglesias #define TTC0_ADDR 0xFF110000 7251af6231SEdgar E. Iglesias #define TTC0_IRQ 36 7351af6231SEdgar E. Iglesias 740ab7bbc7SAlistair Francis #define IPI_ADDR 0xFF300000 750ab7bbc7SAlistair Francis #define IPI_IRQ 64 760ab7bbc7SAlistair Francis 7708b2f15eSAlistair Francis #define RTC_ADDR 0xffa60000 7808b2f15eSAlistair Francis #define RTC_IRQ 26 7908b2f15eSAlistair Francis 807e47e15cSTong Ho #define BBRAM_ADDR 0xffcd0000 817e47e15cSTong Ho #define BBRAM_IRQ 11 827e47e15cSTong Ho 83db1264dfSTong Ho #define EFUSE_ADDR 0xffcc0000 84db1264dfSTong Ho #define EFUSE_IRQ 87 85db1264dfSTong Ho 86b630d3d4SPhilippe Mathieu-Daudé #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ 87b630d3d4SPhilippe Mathieu-Daudé 8814ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { 8914ca2e46SPeter Crosthwaite 0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000, 9014ca2e46SPeter Crosthwaite }; 9114ca2e46SPeter Crosthwaite 9214ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = { 9314ca2e46SPeter Crosthwaite 57, 59, 61, 63, 9414ca2e46SPeter Crosthwaite }; 9514ca2e46SPeter Crosthwaite 963bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = { 973bade2a9SPeter Crosthwaite 0xFF000000, 0xFF010000, 983bade2a9SPeter Crosthwaite }; 993bade2a9SPeter Crosthwaite 1003bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { 1013bade2a9SPeter Crosthwaite 21, 22, 1023bade2a9SPeter Crosthwaite }; 1033bade2a9SPeter Crosthwaite 104840c22cdSVikram Garhwal static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = { 105840c22cdSVikram Garhwal 0xFF060000, 0xFF070000, 106840c22cdSVikram Garhwal }; 107840c22cdSVikram Garhwal 108840c22cdSVikram Garhwal static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = { 109840c22cdSVikram Garhwal 23, 24, 110840c22cdSVikram Garhwal }; 111840c22cdSVikram Garhwal 11233108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { 11333108e9fSSai Pavan Boddu 0xFF160000, 0xFF170000, 11433108e9fSSai Pavan Boddu }; 11533108e9fSSai Pavan Boddu 11633108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = { 11733108e9fSSai Pavan Boddu 48, 49, 11833108e9fSSai Pavan Boddu }; 11933108e9fSSai Pavan Boddu 12002d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = { 12102d07eb4SAlistair Francis 0xFF040000, 0xFF050000, 12202d07eb4SAlistair Francis }; 12302d07eb4SAlistair Francis 12402d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = { 12502d07eb4SAlistair Francis 19, 20, 12602d07eb4SAlistair Francis }; 12702d07eb4SAlistair Francis 12804965bcaSFrancisco Iglesias static const uint64_t gdma_ch_addr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 12904965bcaSFrancisco Iglesias 0xFD500000, 0xFD510000, 0xFD520000, 0xFD530000, 13004965bcaSFrancisco Iglesias 0xFD540000, 0xFD550000, 0xFD560000, 0xFD570000 13104965bcaSFrancisco Iglesias }; 13204965bcaSFrancisco Iglesias 13304965bcaSFrancisco Iglesias static const int gdma_ch_intr[XLNX_ZYNQMP_NUM_GDMA_CH] = { 13404965bcaSFrancisco Iglesias 124, 125, 126, 127, 128, 129, 130, 131 13504965bcaSFrancisco Iglesias }; 13604965bcaSFrancisco Iglesias 13704965bcaSFrancisco Iglesias static const uint64_t adma_ch_addr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 13804965bcaSFrancisco Iglesias 0xFFA80000, 0xFFA90000, 0xFFAA0000, 0xFFAB0000, 13904965bcaSFrancisco Iglesias 0xFFAC0000, 0xFFAD0000, 0xFFAE0000, 0xFFAF0000 14004965bcaSFrancisco Iglesias }; 14104965bcaSFrancisco Iglesias 14204965bcaSFrancisco Iglesias static const int adma_ch_intr[XLNX_ZYNQMP_NUM_ADMA_CH] = { 14304965bcaSFrancisco Iglesias 77, 78, 79, 80, 81, 82, 83, 84 14404965bcaSFrancisco Iglesias }; 14504965bcaSFrancisco Iglesias 146acc0b8b0SFrancisco Iglesias static const uint64_t usb_addr[XLNX_ZYNQMP_NUM_USB] = { 147acc0b8b0SFrancisco Iglesias 0xFE200000, 0xFE300000 148acc0b8b0SFrancisco Iglesias }; 149acc0b8b0SFrancisco Iglesias 150acc0b8b0SFrancisco Iglesias static const int usb_intr[XLNX_ZYNQMP_NUM_USB] = { 151acc0b8b0SFrancisco Iglesias 65, 70 152acc0b8b0SFrancisco Iglesias }; 153acc0b8b0SFrancisco Iglesias 1547729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion { 1557729e1f4SPeter Crosthwaite int region_index; 1567729e1f4SPeter Crosthwaite uint32_t address; 15775b749afSLuc Michel uint32_t offset; 15875b749afSLuc Michel bool virt; 1597729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion; 1607729e1f4SPeter Crosthwaite 1617729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = { 16275b749afSLuc Michel /* Distributor */ 16375b749afSLuc Michel { 16475b749afSLuc Michel .region_index = 0, 16575b749afSLuc Michel .address = GIC_DIST_ADDR, 16675b749afSLuc Michel .offset = 0, 16775b749afSLuc Michel .virt = false 16875b749afSLuc Michel }, 16975b749afSLuc Michel 17075b749afSLuc Michel /* CPU interface */ 17175b749afSLuc Michel { 17275b749afSLuc Michel .region_index = 1, 17375b749afSLuc Michel .address = GIC_CPU_ADDR, 17475b749afSLuc Michel .offset = 0, 17575b749afSLuc Michel .virt = false 17675b749afSLuc Michel }, 17775b749afSLuc Michel { 17875b749afSLuc Michel .region_index = 1, 17975b749afSLuc Michel .address = GIC_CPU_ADDR + 0x10000, 18075b749afSLuc Michel .offset = 0x1000, 18175b749afSLuc Michel .virt = false 18275b749afSLuc Michel }, 18375b749afSLuc Michel 18475b749afSLuc Michel /* Virtual interface */ 18575b749afSLuc Michel { 18675b749afSLuc Michel .region_index = 2, 18775b749afSLuc Michel .address = GIC_VIFACE_ADDR, 18875b749afSLuc Michel .offset = 0, 18975b749afSLuc Michel .virt = true 19075b749afSLuc Michel }, 19175b749afSLuc Michel 19275b749afSLuc Michel /* Virtual CPU interface */ 19375b749afSLuc Michel { 19475b749afSLuc Michel .region_index = 3, 19575b749afSLuc Michel .address = GIC_VCPU_ADDR, 19675b749afSLuc Michel .offset = 0, 19775b749afSLuc Michel .virt = true 19875b749afSLuc Michel }, 19975b749afSLuc Michel { 20075b749afSLuc Michel .region_index = 3, 20175b749afSLuc Michel .address = GIC_VCPU_ADDR + 0x10000, 20275b749afSLuc Michel .offset = 0x1000, 20375b749afSLuc Michel .virt = true 20475b749afSLuc Michel }, 2057729e1f4SPeter Crosthwaite }; 206f0a902f7SPeter Crosthwaite 207bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index) 208bf4cb109SPeter Crosthwaite { 209bf4cb109SPeter Crosthwaite return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index; 210bf4cb109SPeter Crosthwaite } 211bf4cb109SPeter Crosthwaite 212cc7d44c2SLike Xu static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s, 213cc7d44c2SLike Xu const char *boot_cpu, Error **errp) 2146ed92b14SEdgar E. Iglesias { 2156ed92b14SEdgar E. Iglesias int i; 216c9ba1c9fSClément Chigot int num_rpus = MIN((int)(ms->smp.cpus - XLNX_ZYNQMP_NUM_APU_CPUS), 217cc7d44c2SLike Xu XLNX_ZYNQMP_NUM_RPU_CPUS); 2186ed92b14SEdgar E. Iglesias 219e5b51753SPeter Maydell if (num_rpus <= 0) { 220e5b51753SPeter Maydell /* Don't create rpu-cluster object if there's nothing to put in it */ 221e5b51753SPeter Maydell return; 222e5b51753SPeter Maydell } 223e5b51753SPeter Maydell 224816fd397SLuc Michel object_initialize_child(OBJECT(s), "rpu-cluster", &s->rpu_cluster, 2259fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 226816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->rpu_cluster), "cluster-id", 1); 227816fd397SLuc Michel 2286908ec44SAlistair Francis for (i = 0; i < num_rpus; i++) { 2297a309cc9SMarkus Armbruster const char *name; 2306ed92b14SEdgar E. Iglesias 231d0313798SPhilippe Mathieu-Daudé object_initialize_child(OBJECT(&s->rpu_cluster), "rpu-cpu[*]", 2329fc7fc4dSMarkus Armbruster &s->rpu_cpu[i], 2339fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-r5f")); 2346ed92b14SEdgar E. Iglesias 2356ed92b14SEdgar E. Iglesias name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i])); 2366ed92b14SEdgar E. Iglesias if (strcmp(name, boot_cpu)) { 23750c785f2SPeter Maydell /* 23850c785f2SPeter Maydell * Secondary CPUs start in powered-down state. 23950c785f2SPeter Maydell */ 2405325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), 2415325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 2426ed92b14SEdgar E. Iglesias } else { 2436ed92b14SEdgar E. Iglesias s->boot_cpu_ptr = &s->rpu_cpu[i]; 2446ed92b14SEdgar E. Iglesias } 2456ed92b14SEdgar E. Iglesias 2465325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->rpu_cpu[i]), "reset-hivecs", true, 2476ed92b14SEdgar E. Iglesias &error_abort); 248668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->rpu_cpu[i]), NULL, errp)) { 2496ed92b14SEdgar E. Iglesias return; 2506ed92b14SEdgar E. Iglesias } 2516ed92b14SEdgar E. Iglesias } 252fa434424SPeter Maydell 253ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal); 2546ed92b14SEdgar E. Iglesias } 2556ed92b14SEdgar E. Iglesias 2567e47e15cSTong Ho static void xlnx_zynqmp_create_bbram(XlnxZynqMPState *s, qemu_irq *gic) 2577e47e15cSTong Ho { 2587e47e15cSTong Ho SysBusDevice *sbd; 2597e47e15cSTong Ho 2607e47e15cSTong Ho object_initialize_child_with_props(OBJECT(s), "bbram", &s->bbram, 2617e47e15cSTong Ho sizeof(s->bbram), TYPE_XLNX_BBRAM, 2627e47e15cSTong Ho &error_fatal, 2637e47e15cSTong Ho "crc-zpads", "1", 2647e47e15cSTong Ho NULL); 2657e47e15cSTong Ho sbd = SYS_BUS_DEVICE(&s->bbram); 2667e47e15cSTong Ho 2677e47e15cSTong Ho sysbus_realize(sbd, &error_fatal); 2687e47e15cSTong Ho sysbus_mmio_map(sbd, 0, BBRAM_ADDR); 2697e47e15cSTong Ho sysbus_connect_irq(sbd, 0, gic[BBRAM_IRQ]); 2707e47e15cSTong Ho } 2717e47e15cSTong Ho 272db1264dfSTong Ho static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) 273db1264dfSTong Ho { 274db1264dfSTong Ho Object *bits = OBJECT(&s->efuse); 275db1264dfSTong Ho Object *ctrl = OBJECT(&s->efuse_ctrl); 276db1264dfSTong Ho SysBusDevice *sbd; 277db1264dfSTong Ho 278db1264dfSTong Ho object_initialize_child(OBJECT(s), "efuse-ctrl", &s->efuse_ctrl, 279db1264dfSTong Ho TYPE_XLNX_ZYNQMP_EFUSE); 280db1264dfSTong Ho 281db1264dfSTong Ho object_initialize_child_with_props(ctrl, "xlnx-efuse@0", bits, 282db1264dfSTong Ho sizeof(s->efuse), 283db1264dfSTong Ho TYPE_XLNX_EFUSE, &error_abort, 284db1264dfSTong Ho "efuse-nr", "3", 285db1264dfSTong Ho "efuse-size", "2048", 286db1264dfSTong Ho NULL); 287db1264dfSTong Ho 288db1264dfSTong Ho qdev_realize(DEVICE(bits), NULL, &error_abort); 289db1264dfSTong Ho object_property_set_link(ctrl, "efuse", bits, &error_abort); 290db1264dfSTong Ho 291db1264dfSTong Ho sbd = SYS_BUS_DEVICE(ctrl); 292db1264dfSTong Ho sysbus_realize(sbd, &error_abort); 293db1264dfSTong Ho sysbus_mmio_map(sbd, 0, EFUSE_ADDR); 294db1264dfSTong Ho sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); 295db1264dfSTong Ho } 296db1264dfSTong Ho 297eb7a38baSEdgar E. Iglesias static void xlnx_zynqmp_create_apu_ctrl(XlnxZynqMPState *s, qemu_irq *gic) 298eb7a38baSEdgar E. Iglesias { 299eb7a38baSEdgar E. Iglesias SysBusDevice *sbd; 300eb7a38baSEdgar E. Iglesias int i; 301eb7a38baSEdgar E. Iglesias 302eb7a38baSEdgar E. Iglesias object_initialize_child(OBJECT(s), "apu-ctrl", &s->apu_ctrl, 303eb7a38baSEdgar E. Iglesias TYPE_XLNX_ZYNQMP_APU_CTRL); 304eb7a38baSEdgar E. Iglesias sbd = SYS_BUS_DEVICE(&s->apu_ctrl); 305eb7a38baSEdgar E. Iglesias 306eb7a38baSEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { 307eb7a38baSEdgar E. Iglesias g_autofree gchar *name = g_strdup_printf("cpu%d", i); 308eb7a38baSEdgar E. Iglesias 309eb7a38baSEdgar E. Iglesias object_property_set_link(OBJECT(&s->apu_ctrl), name, 310eb7a38baSEdgar E. Iglesias OBJECT(&s->apu_cpu[i]), &error_abort); 311eb7a38baSEdgar E. Iglesias } 312eb7a38baSEdgar E. Iglesias 313eb7a38baSEdgar E. Iglesias sysbus_realize(sbd, &error_fatal); 314eb7a38baSEdgar E. Iglesias sysbus_mmio_map(sbd, 0, APU_ADDR); 315eb7a38baSEdgar E. Iglesias sysbus_connect_irq(sbd, 0, gic[APU_IRQ]); 316eb7a38baSEdgar E. Iglesias } 317eb7a38baSEdgar E. Iglesias 31863320bcaSEdgar E. Iglesias static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) 31963320bcaSEdgar E. Iglesias { 32063320bcaSEdgar E. Iglesias SysBusDevice *sbd; 32163320bcaSEdgar E. Iglesias 32263320bcaSEdgar E. Iglesias object_initialize_child(OBJECT(s), "crf", &s->crf, TYPE_XLNX_ZYNQMP_CRF); 32363320bcaSEdgar E. Iglesias sbd = SYS_BUS_DEVICE(&s->crf); 32463320bcaSEdgar E. Iglesias 32563320bcaSEdgar E. Iglesias sysbus_realize(sbd, &error_fatal); 32663320bcaSEdgar E. Iglesias sysbus_mmio_map(sbd, 0, CRF_ADDR); 32763320bcaSEdgar E. Iglesias sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); 32863320bcaSEdgar E. Iglesias } 32963320bcaSEdgar E. Iglesias 33051af6231SEdgar E. Iglesias static void xlnx_zynqmp_create_ttc(XlnxZynqMPState *s, qemu_irq *gic) 33151af6231SEdgar E. Iglesias { 33251af6231SEdgar E. Iglesias SysBusDevice *sbd; 33351af6231SEdgar E. Iglesias int i, irq; 33451af6231SEdgar E. Iglesias 33551af6231SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_TTC; i++) { 33651af6231SEdgar E. Iglesias object_initialize_child(OBJECT(s), "ttc[*]", &s->ttc[i], 33751af6231SEdgar E. Iglesias TYPE_CADENCE_TTC); 33851af6231SEdgar E. Iglesias sbd = SYS_BUS_DEVICE(&s->ttc[i]); 33951af6231SEdgar E. Iglesias 34051af6231SEdgar E. Iglesias sysbus_realize(sbd, &error_fatal); 34151af6231SEdgar E. Iglesias sysbus_mmio_map(sbd, 0, TTC0_ADDR + i * 0x10000); 34251af6231SEdgar E. Iglesias for (irq = 0; irq < 3; irq++) { 34351af6231SEdgar E. Iglesias sysbus_connect_irq(sbd, irq, gic[TTC0_IRQ + i * 3 + irq]); 34451af6231SEdgar E. Iglesias } 34551af6231SEdgar E. Iglesias } 34651af6231SEdgar E. Iglesias } 34751af6231SEdgar E. Iglesias 348d2e6f370STong Ho static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) 349d2e6f370STong Ho { 350d2e6f370STong Ho static const struct UnimpInfo { 351d2e6f370STong Ho const char *name; 352d2e6f370STong Ho hwaddr base; 353d2e6f370STong Ho hwaddr size; 354d2e6f370STong Ho } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { 355c28d4b86SEdgar E. Iglesias { .name = "serdes", SERDES_ADDR, SERDES_SIZE }, 356d2e6f370STong Ho }; 357d2e6f370STong Ho unsigned int nr; 358d2e6f370STong Ho 359d2e6f370STong Ho for (nr = 0; nr < ARRAY_SIZE(unimp_areas); nr++) { 360d2e6f370STong Ho const struct UnimpInfo *info = &unimp_areas[nr]; 361d2e6f370STong Ho DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE); 362d2e6f370STong Ho SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 363d2e6f370STong Ho 364d2e6f370STong Ho assert(info->name && info->base && info->size > 0); 365d2e6f370STong Ho qdev_prop_set_string(dev, "name", info->name); 366d2e6f370STong Ho qdev_prop_set_uint64(dev, "size", info->size); 367d2e6f370STong Ho object_property_add_child(OBJECT(s), info->name, OBJECT(dev)); 368d2e6f370STong Ho 369d2e6f370STong Ho sysbus_realize_and_unref(sbd, &error_fatal); 370d2e6f370STong Ho sysbus_mmio_map(sbd, 0, info->base); 371d2e6f370STong Ho } 372d2e6f370STong Ho } 373d2e6f370STong Ho 374f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj) 375f0a902f7SPeter Crosthwaite { 376cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 377f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(obj); 378f0a902f7SPeter Crosthwaite int i; 379cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 380f0a902f7SPeter Crosthwaite 381816fd397SLuc Michel object_initialize_child(obj, "apu-cluster", &s->apu_cluster, 3829fc7fc4dSMarkus Armbruster TYPE_CPU_CLUSTER); 383816fd397SLuc Michel qdev_prop_set_uint32(DEVICE(&s->apu_cluster), "cluster-id", 0); 384816fd397SLuc Michel 3856908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 386816fd397SLuc Michel object_initialize_child(OBJECT(&s->apu_cluster), "apu-cpu[*]", 3879fc7fc4dSMarkus Armbruster &s->apu_cpu[i], 3889fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a53")); 389f0a902f7SPeter Crosthwaite } 3907729e1f4SPeter Crosthwaite 391db873cc5SMarkus Armbruster object_initialize_child(obj, "gic", &s->gic, gic_class_name()); 39214ca2e46SPeter Crosthwaite 39314ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 394db873cc5SMarkus Armbruster object_initialize_child(obj, "gem[*]", &s->gem[i], TYPE_CADENCE_GEM); 395604b72ddSKinsey Moore object_initialize_child(obj, "gem-irq-orgate[*]", 396604b72ddSKinsey Moore &s->gem_irq_orgate[i], TYPE_OR_IRQ); 39714ca2e46SPeter Crosthwaite } 3983bade2a9SPeter Crosthwaite 3993bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 400db873cc5SMarkus Armbruster object_initialize_child(obj, "uart[*]", &s->uart[i], 401ccf02d73SThomas Huth TYPE_CADENCE_UART); 4023bade2a9SPeter Crosthwaite } 4036fdf3282SAlistair Francis 404840c22cdSVikram Garhwal for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { 405840c22cdSVikram Garhwal object_initialize_child(obj, "can[*]", &s->can[i], 406840c22cdSVikram Garhwal TYPE_XLNX_ZYNQMP_CAN); 407840c22cdSVikram Garhwal } 408840c22cdSVikram Garhwal 409db873cc5SMarkus Armbruster object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); 41033108e9fSSai Pavan Boddu 41133108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 4125a147c8cSMarkus Armbruster object_initialize_child(obj, "sdhci[*]", &s->sdhci[i], 4135a147c8cSMarkus Armbruster TYPE_SYSBUS_SDHCI); 41433108e9fSSai Pavan Boddu } 41502d07eb4SAlistair Francis 41602d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 417db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_XILINX_SPIPS); 41802d07eb4SAlistair Francis } 419b93dbcddSKONRAD Frederic 420db873cc5SMarkus Armbruster object_initialize_child(obj, "qspi", &s->qspi, TYPE_XLNX_ZYNQMP_QSPIPS); 421babc1f30SFrancisco Iglesias 422db873cc5SMarkus Armbruster object_initialize_child(obj, "xxxdp", &s->dp, TYPE_XLNX_DP); 423b93dbcddSKONRAD Frederic 424db873cc5SMarkus Armbruster object_initialize_child(obj, "dp-dma", &s->dpdma, TYPE_XLNX_DPDMA); 4250ab7bbc7SAlistair Francis 426db873cc5SMarkus Armbruster object_initialize_child(obj, "ipi", &s->ipi, TYPE_XLNX_ZYNQMP_IPI); 42708b2f15eSAlistair Francis 428db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_XLNX_ZYNQMP_RTC); 42904965bcaSFrancisco Iglesias 43004965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 431db873cc5SMarkus Armbruster object_initialize_child(obj, "gdma[*]", &s->gdma[i], TYPE_XLNX_ZDMA); 43204965bcaSFrancisco Iglesias } 43304965bcaSFrancisco Iglesias 43404965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 435db873cc5SMarkus Armbruster object_initialize_child(obj, "adma[*]", &s->adma[i], TYPE_XLNX_ZDMA); 43604965bcaSFrancisco Iglesias } 437668351a5SXuzhou Cheng 438668351a5SXuzhou Cheng object_initialize_child(obj, "qspi-dma", &s->qspi_dma, TYPE_XLNX_CSU_DMA); 439c74ccb5dSFrancisco Iglesias object_initialize_child(obj, "qspi-irq-orgate", 440c74ccb5dSFrancisco Iglesias &s->qspi_irq_orgate, TYPE_OR_IRQ); 441acc0b8b0SFrancisco Iglesias 442acc0b8b0SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_USB; i++) { 443acc0b8b0SFrancisco Iglesias object_initialize_child(obj, "usb[*]", &s->usb[i], TYPE_USB_DWC3); 444acc0b8b0SFrancisco Iglesias } 445f0a902f7SPeter Crosthwaite } 446f0a902f7SPeter Crosthwaite 447f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) 448f0a902f7SPeter Crosthwaite { 449cc7d44c2SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 450f0a902f7SPeter Crosthwaite XlnxZynqMPState *s = XLNX_ZYNQMP(dev); 4517729e1f4SPeter Crosthwaite MemoryRegion *system_memory = get_system_memory(); 452f0a902f7SPeter Crosthwaite uint8_t i; 453dc3b89efSAlistair Francis uint64_t ram_size; 454cc7d44c2SLike Xu int num_apus = MIN(ms->smp.cpus, XLNX_ZYNQMP_NUM_APU_CPUS); 4556396a193SPeter Crosthwaite const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]"; 456dc3b89efSAlistair Francis ram_addr_t ddr_low_size, ddr_high_size; 45714ca2e46SPeter Crosthwaite qemu_irq gic_spi[GIC_NUM_SPI_INTR]; 458f0a902f7SPeter Crosthwaite Error *err = NULL; 459f0a902f7SPeter Crosthwaite 460dc3b89efSAlistair Francis ram_size = memory_region_size(s->ddr_ram); 461dc3b89efSAlistair Francis 46221bce371SXuzhou Cheng /* 46321bce371SXuzhou Cheng * Create the DDR Memory Regions. User friendly checks should happen at 464dc3b89efSAlistair Francis * the board level 465dc3b89efSAlistair Francis */ 466dc3b89efSAlistair Francis if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) { 46721bce371SXuzhou Cheng /* 46821bce371SXuzhou Cheng * The RAM size is above the maximum available for the low DDR. 469dc3b89efSAlistair Francis * Create the high DDR memory region as well. 470dc3b89efSAlistair Francis */ 471dc3b89efSAlistair Francis assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE); 472dc3b89efSAlistair Francis ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 473dc3b89efSAlistair Francis ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE; 474dc3b89efSAlistair Francis 47532b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_high, OBJECT(dev), 47632b9523aSPhilippe Mathieu-Daudé "ddr-ram-high", s->ddr_ram, ddr_low_size, 47732b9523aSPhilippe Mathieu-Daudé ddr_high_size); 478dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 479dc3b89efSAlistair Francis XLNX_ZYNQMP_HIGH_RAM_START, 480dc3b89efSAlistair Francis &s->ddr_ram_high); 481dc3b89efSAlistair Francis } else { 482dc3b89efSAlistair Francis /* RAM must be non-zero */ 483dc3b89efSAlistair Francis assert(ram_size); 484dc3b89efSAlistair Francis ddr_low_size = ram_size; 485dc3b89efSAlistair Francis } 486dc3b89efSAlistair Francis 48732b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(&s->ddr_ram_low, OBJECT(dev), "ddr-ram-low", 48832b9523aSPhilippe Mathieu-Daudé s->ddr_ram, 0, ddr_low_size); 489dc3b89efSAlistair Francis memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low); 490dc3b89efSAlistair Francis 4916675d719SAlistair Francis /* Create the four OCM banks */ 4926675d719SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) { 4936675d719SAlistair Francis char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i); 4946675d719SAlistair Francis 49598a99ce0SPeter Maydell memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name, 496f8ed85acSMarkus Armbruster XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal); 4976675d719SAlistair Francis memory_region_add_subregion(get_system_memory(), 4986675d719SAlistair Francis XLNX_ZYNQMP_OCM_RAM_0_ADDRESS + 4996675d719SAlistair Francis i * XLNX_ZYNQMP_OCM_RAM_SIZE, 5006675d719SAlistair Francis &s->ocm_ram[i]); 5016675d719SAlistair Francis 5026675d719SAlistair Francis g_free(ocm_name); 5036675d719SAlistair Francis } 5046675d719SAlistair Francis 5057729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32); 5067729e1f4SPeter Crosthwaite qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 5076908ec44SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", num_apus); 50875b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", s->secure); 50975b749afSLuc Michel qdev_prop_set_bit(DEVICE(&s->gic), 51075b749afSLuc Michel "has-virtualization-extensions", s->virt); 5117729e1f4SPeter Crosthwaite 512ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->apu_cluster), NULL, &error_fatal); 513816fd397SLuc Michel 5140776d967SEdgar E. Iglesias /* Realize APUs before realizing the GIC. KVM requires this. */ 5156908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 5167a309cc9SMarkus Armbruster const char *name; 517bf4cb109SPeter Crosthwaite 5186396a193SPeter Crosthwaite name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i])); 5196396a193SPeter Crosthwaite if (strcmp(name, boot_cpu)) { 52050c785f2SPeter Maydell /* 52150c785f2SPeter Maydell * Secondary CPUs start in powered-down state. 52250c785f2SPeter Maydell */ 5235325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), 5245325cc34SMarkus Armbruster "start-powered-off", true, &error_abort); 5256396a193SPeter Crosthwaite } else { 5266396a193SPeter Crosthwaite s->boot_cpu_ptr = &s->apu_cpu[i]; 527f0a902f7SPeter Crosthwaite } 528f0a902f7SPeter Crosthwaite 5295325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el3", s->secure, 5305325cc34SMarkus Armbruster NULL); 5315325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->apu_cpu[i]), "has_el2", s->virt, 5325325cc34SMarkus Armbruster NULL); 5335325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "reset-cbar", 5345325cc34SMarkus Armbruster GIC_BASE_ADDR, &error_abort); 5355325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->apu_cpu[i]), "core-count", 5365325cc34SMarkus Armbruster num_apus, &error_abort); 537668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->apu_cpu[i]), NULL, errp)) { 538f0a902f7SPeter Crosthwaite return; 539f0a902f7SPeter Crosthwaite } 5400776d967SEdgar E. Iglesias } 5410776d967SEdgar E. Iglesias 542668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) { 5430776d967SEdgar E. Iglesias return; 5440776d967SEdgar E. Iglesias } 5450776d967SEdgar E. Iglesias 5460776d967SEdgar E. Iglesias assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS); 5470776d967SEdgar E. Iglesias for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) { 5480776d967SEdgar E. Iglesias SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic); 5490776d967SEdgar E. Iglesias const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i]; 55075b749afSLuc Michel MemoryRegion *mr; 5510776d967SEdgar E. Iglesias uint32_t addr = r->address; 5520776d967SEdgar E. Iglesias int j; 5530776d967SEdgar E. Iglesias 55475b749afSLuc Michel if (r->virt && !s->virt) { 55575b749afSLuc Michel continue; 55675b749afSLuc Michel } 5570776d967SEdgar E. Iglesias 55875b749afSLuc Michel mr = sysbus_mmio_get_region(gic, r->region_index); 5590776d967SEdgar E. Iglesias for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) { 5600776d967SEdgar E. Iglesias MemoryRegion *alias = &s->gic_mr[i][j]; 5610776d967SEdgar E. Iglesias 5620776d967SEdgar E. Iglesias memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr, 56375b749afSLuc Michel r->offset, XLNX_ZYNQMP_GIC_REGION_SIZE); 5640776d967SEdgar E. Iglesias memory_region_add_subregion(system_memory, addr, alias); 56575b749afSLuc Michel 56675b749afSLuc Michel addr += XLNX_ZYNQMP_GIC_REGION_SIZE; 5670776d967SEdgar E. Iglesias } 5680776d967SEdgar E. Iglesias } 5690776d967SEdgar E. Iglesias 5706908ec44SAlistair Francis for (i = 0; i < num_apus; i++) { 5710776d967SEdgar E. Iglesias qemu_irq irq; 5727729e1f4SPeter Crosthwaite 5737729e1f4SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 5742e5577bcSPeter Crosthwaite qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 5752e5577bcSPeter Crosthwaite ARM_CPU_IRQ)); 57675b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus, 57775b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 57875b749afSLuc Michel ARM_CPU_FIQ)); 57975b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 2, 58075b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 58175b749afSLuc Michel ARM_CPU_VIRQ)); 58275b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 3, 58375b749afSLuc Michel qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]), 58475b749afSLuc Michel ARM_CPU_VFIQ)); 585bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 586bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI)); 58775b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_PHYS, irq); 588bf4cb109SPeter Crosthwaite irq = qdev_get_gpio_in(DEVICE(&s->gic), 589bf4cb109SPeter Crosthwaite arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI)); 59075b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_VIRT, irq); 59175b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 59275b749afSLuc Michel arm_gic_ppi_index(i, ARM_HYP_TIMER_PPI)); 59375b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_HYP, irq); 59475b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 59575b749afSLuc Michel arm_gic_ppi_index(i, ARM_SEC_TIMER_PPI)); 59675b749afSLuc Michel qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), GTIMER_SEC, irq); 59775b749afSLuc Michel 59875b749afSLuc Michel if (s->virt) { 59975b749afSLuc Michel irq = qdev_get_gpio_in(DEVICE(&s->gic), 60075b749afSLuc Michel arm_gic_ppi_index(i, GIC_MAINTENANCE_PPI)); 60175b749afSLuc Michel sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + num_apus * 4, irq); 60275b749afSLuc Michel } 603f0a902f7SPeter Crosthwaite } 60414ca2e46SPeter Crosthwaite 605cc7d44c2SLike Xu xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); 606b58850e7SPeter Crosthwaite if (err) { 60724cfc8dcSAlistair Francis error_propagate(errp, err); 608b58850e7SPeter Crosthwaite return; 609b58850e7SPeter Crosthwaite } 610b58850e7SPeter Crosthwaite 6116396a193SPeter Crosthwaite if (!s->boot_cpu_ptr) { 6129af9e0feSMarkus Armbruster error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu); 6136396a193SPeter Crosthwaite return; 6146396a193SPeter Crosthwaite } 6156396a193SPeter Crosthwaite 61614ca2e46SPeter Crosthwaite for (i = 0; i < GIC_NUM_SPI_INTR; i++) { 61714ca2e46SPeter Crosthwaite gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i); 61814ca2e46SPeter Crosthwaite } 61914ca2e46SPeter Crosthwaite 62014ca2e46SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) { 621e8c003c4SDavid Woodhouse qemu_configure_nic_device(DEVICE(&s->gem[i]), true, NULL); 6225325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "revision", GEM_REVISION, 62320bff213SAlistair Francis &error_abort); 624dfc38879SBin Meng object_property_set_int(OBJECT(&s->gem[i]), "phy-addr", 23, 625dfc38879SBin Meng &error_abort); 6265325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem[i]), "num-priority-queues", 2, 6271372fc0bSAlistair Francis &error_abort); 628604b72ddSKinsey Moore object_property_set_int(OBJECT(&s->gem_irq_orgate[i]), 629604b72ddSKinsey Moore "num-lines", 2, &error_fatal); 630604b72ddSKinsey Moore qdev_realize(DEVICE(&s->gem_irq_orgate[i]), NULL, &error_fatal); 631604b72ddSKinsey Moore qdev_connect_gpio_out(DEVICE(&s->gem_irq_orgate[i]), 0, gic_spi[gem_intr[i]]); 632604b72ddSKinsey Moore 633668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem[i]), errp)) { 63414ca2e46SPeter Crosthwaite return; 63514ca2e46SPeter Crosthwaite } 63614ca2e46SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]); 63714ca2e46SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0, 638604b72ddSKinsey Moore qdev_get_gpio_in(DEVICE(&s->gem_irq_orgate[i]), 0)); 639604b72ddSKinsey Moore sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 1, 640604b72ddSKinsey Moore qdev_get_gpio_in(DEVICE(&s->gem_irq_orgate[i]), 1)); 64114ca2e46SPeter Crosthwaite } 6423bade2a9SPeter Crosthwaite 6433bade2a9SPeter Crosthwaite for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) { 6449bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", serial_hd(i)); 645668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart[i]), errp)) { 6463bade2a9SPeter Crosthwaite return; 6473bade2a9SPeter Crosthwaite } 6483bade2a9SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]); 6493bade2a9SPeter Crosthwaite sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0, 6503bade2a9SPeter Crosthwaite gic_spi[uart_intr[i]]); 6513bade2a9SPeter Crosthwaite } 6526fdf3282SAlistair Francis 653840c22cdSVikram Garhwal for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { 654840c22cdSVikram Garhwal object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq", 655840c22cdSVikram Garhwal XLNX_ZYNQMP_CAN_REF_CLK, &error_abort); 656840c22cdSVikram Garhwal 657840c22cdSVikram Garhwal object_property_set_link(OBJECT(&s->can[i]), "canbus", 658840c22cdSVikram Garhwal OBJECT(s->canbus[i]), &error_fatal); 659840c22cdSVikram Garhwal 660840c22cdSVikram Garhwal sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err); 661840c22cdSVikram Garhwal if (err) { 662840c22cdSVikram Garhwal error_propagate(errp, err); 663840c22cdSVikram Garhwal return; 664840c22cdSVikram Garhwal } 665840c22cdSVikram Garhwal sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]); 666840c22cdSVikram Garhwal sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0, 667840c22cdSVikram Garhwal gic_spi[can_intr[i]]); 668840c22cdSVikram Garhwal } 669840c22cdSVikram Garhwal 6705325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, 6716fdf3282SAlistair Francis &error_abort); 672668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { 6736fdf3282SAlistair Francis return; 6746fdf3282SAlistair Francis } 6756fdf3282SAlistair Francis 6766fdf3282SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR); 6776fdf3282SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]); 67833108e9fSSai Pavan Boddu 67933108e9fSSai Pavan Boddu for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { 68063fef628SPeter Maydell char *bus_name; 681b630d3d4SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sdhci[i]); 682b630d3d4SPhilippe Mathieu-Daudé Object *sdhci = OBJECT(&s->sdhci[i]); 683eb4f566bSPeter Maydell 68421bce371SXuzhou Cheng /* 68521bce371SXuzhou Cheng * Compatible with: 686b630d3d4SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.00 687b630d3d4SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 688b630d3d4SPhilippe Mathieu-Daudé * - eMMC Specification Version 4.51 689b630d3d4SPhilippe Mathieu-Daudé */ 6907f2626dcSPhilippe Mathieu-Daudé object_property_set_uint(sdhci, "sd-spec-version", 3, &error_abort); 6917f2626dcSPhilippe Mathieu-Daudé object_property_set_uint(sdhci, "capareg", SDHCI_CAPABILITIES, 6927f2626dcSPhilippe Mathieu-Daudé &error_abort); 6937f2626dcSPhilippe Mathieu-Daudé object_property_set_uint(sdhci, "uhs", UHS_I, &error_abort); 694668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(sdhci), errp)) { 69533108e9fSSai Pavan Boddu return; 69633108e9fSSai Pavan Boddu } 697b630d3d4SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, sdhci_addr[i]); 698b630d3d4SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, gic_spi[sdhci_intr[i]]); 699b630d3d4SPhilippe Mathieu-Daudé 700eb4f566bSPeter Maydell /* Alias controller SD bus to the SoC itself */ 70163fef628SPeter Maydell bus_name = g_strdup_printf("sd-bus%d", i); 702d2623129SMarkus Armbruster object_property_add_alias(OBJECT(s), bus_name, sdhci, "sd-bus"); 703eb4f566bSPeter Maydell g_free(bus_name); 70433108e9fSSai Pavan Boddu } 70502d07eb4SAlistair Francis 70602d07eb4SAlistair Francis for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) { 70702d07eb4SAlistair Francis gchar *bus_name; 70802d07eb4SAlistair Francis 709668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 710660b4e70SPeter Maydell return; 711660b4e70SPeter Maydell } 71202d07eb4SAlistair Francis 71302d07eb4SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]); 71402d07eb4SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0, 71502d07eb4SAlistair Francis gic_spi[spi_intr[i]]); 71602d07eb4SAlistair Francis 71702d07eb4SAlistair Francis /* Alias controller SPI bus to the SoC itself */ 71802d07eb4SAlistair Francis bus_name = g_strdup_printf("spi%d", i); 71902d07eb4SAlistair Francis object_property_add_alias(OBJECT(s), bus_name, 720d2623129SMarkus Armbruster OBJECT(&s->spi[i]), "spi0"); 72102d07eb4SAlistair Francis g_free(bus_name); 72202d07eb4SAlistair Francis } 723b93dbcddSKONRAD Frederic 724668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dp), errp)) { 725b93dbcddSKONRAD Frederic return; 726b93dbcddSKONRAD Frederic } 727b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dp), 0, DP_ADDR); 728b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dp), 0, gic_spi[DP_IRQ]); 729b93dbcddSKONRAD Frederic 730668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dpdma), errp)) { 731b93dbcddSKONRAD Frederic return; 732b93dbcddSKONRAD Frederic } 7335325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->dp), "dpdma", OBJECT(&s->dpdma), 734b93dbcddSKONRAD Frederic &error_abort); 735b93dbcddSKONRAD Frederic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dpdma), 0, DPDMA_ADDR); 736b93dbcddSKONRAD Frederic sysbus_connect_irq(SYS_BUS_DEVICE(&s->dpdma), 0, gic_spi[DPDMA_IRQ]); 7370ab7bbc7SAlistair Francis 738668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ipi), errp)) { 7390ab7bbc7SAlistair Francis return; 7400ab7bbc7SAlistair Francis } 7410ab7bbc7SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->ipi), 0, IPI_ADDR); 7420ab7bbc7SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->ipi), 0, gic_spi[IPI_IRQ]); 74308b2f15eSAlistair Francis 744668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 74508b2f15eSAlistair Francis return; 74608b2f15eSAlistair Francis } 74708b2f15eSAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); 74808b2f15eSAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); 74904965bcaSFrancisco Iglesias 7507e47e15cSTong Ho xlnx_zynqmp_create_bbram(s, gic_spi); 751db1264dfSTong Ho xlnx_zynqmp_create_efuse(s, gic_spi); 752eb7a38baSEdgar E. Iglesias xlnx_zynqmp_create_apu_ctrl(s, gic_spi); 75363320bcaSEdgar E. Iglesias xlnx_zynqmp_create_crf(s, gic_spi); 75451af6231SEdgar E. Iglesias xlnx_zynqmp_create_ttc(s, gic_spi); 755d2e6f370STong Ho xlnx_zynqmp_create_unimp_mmio(s); 756d2e6f370STong Ho 75704965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { 7587f2626dcSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(&s->gdma[i]), "bus-width", 128, 7597f2626dcSPhilippe Mathieu-Daudé &error_abort); 7607f2626dcSPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->gdma[i]), "dma", 7617f2626dcSPhilippe Mathieu-Daudé OBJECT(system_memory), &error_abort); 762668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gdma[i]), errp)) { 76304965bcaSFrancisco Iglesias return; 76404965bcaSFrancisco Iglesias } 76504965bcaSFrancisco Iglesias 76604965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->gdma[i]), 0, gdma_ch_addr[i]); 76704965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->gdma[i]), 0, 76804965bcaSFrancisco Iglesias gic_spi[gdma_ch_intr[i]]); 76904965bcaSFrancisco Iglesias } 77004965bcaSFrancisco Iglesias 77104965bcaSFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_ADMA_CH; i++) { 772783dbab1SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->adma[i]), "dma", 773783dbab1SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 774783dbab1SPhilippe Mathieu-Daudé return; 775783dbab1SPhilippe Mathieu-Daudé } 776668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->adma[i]), errp)) { 77704965bcaSFrancisco Iglesias return; 77804965bcaSFrancisco Iglesias } 77904965bcaSFrancisco Iglesias 78004965bcaSFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->adma[i]), 0, adma_ch_addr[i]); 78104965bcaSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->adma[i]), 0, 78204965bcaSFrancisco Iglesias gic_spi[adma_ch_intr[i]]); 78304965bcaSFrancisco Iglesias } 784668351a5SXuzhou Cheng 785c74ccb5dSFrancisco Iglesias object_property_set_int(OBJECT(&s->qspi_irq_orgate), 786c74ccb5dSFrancisco Iglesias "num-lines", NUM_QSPI_IRQ_LINES, &error_fatal); 787c74ccb5dSFrancisco Iglesias qdev_realize(DEVICE(&s->qspi_irq_orgate), NULL, &error_fatal); 788c74ccb5dSFrancisco Iglesias qdev_connect_gpio_out(DEVICE(&s->qspi_irq_orgate), 0, gic_spi[QSPI_IRQ]); 789c74ccb5dSFrancisco Iglesias 790c31b7f59SPhilippe Mathieu-Daudé if (!object_property_set_link(OBJECT(&s->qspi_dma), "dma", 791c31b7f59SPhilippe Mathieu-Daudé OBJECT(system_memory), errp)) { 792c31b7f59SPhilippe Mathieu-Daudé return; 793c31b7f59SPhilippe Mathieu-Daudé } 794668351a5SXuzhou Cheng if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi_dma), errp)) { 795668351a5SXuzhou Cheng return; 796668351a5SXuzhou Cheng } 797668351a5SXuzhou Cheng 798668351a5SXuzhou Cheng sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi_dma), 0, QSPI_DMA_ADDR); 799c74ccb5dSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi_dma), 0, 800c74ccb5dSFrancisco Iglesias qdev_get_gpio_in(DEVICE(&s->qspi_irq_orgate), 0)); 80134a3a71dSPhilippe Mathieu-Daudé 8027f2626dcSPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->qspi), "stream-connected-dma", 8037f2626dcSPhilippe Mathieu-Daudé OBJECT(&s->qspi_dma), &error_abort); 80434a3a71dSPhilippe Mathieu-Daudé if (!sysbus_realize(SYS_BUS_DEVICE(&s->qspi), errp)) { 80534a3a71dSPhilippe Mathieu-Daudé return; 80634a3a71dSPhilippe Mathieu-Daudé } 80734a3a71dSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 0, QSPI_ADDR); 80834a3a71dSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(&s->qspi), 1, LQSPI_ADDR); 809c74ccb5dSFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->qspi), 0, 810c74ccb5dSFrancisco Iglesias qdev_get_gpio_in(DEVICE(&s->qspi_irq_orgate), 1)); 81134a3a71dSPhilippe Mathieu-Daudé 81234a3a71dSPhilippe Mathieu-Daudé for (i = 0; i < XLNX_ZYNQMP_NUM_QSPI_BUS; i++) { 81334a3a71dSPhilippe Mathieu-Daudé g_autofree gchar *bus_name = g_strdup_printf("qspi%d", i); 81434a3a71dSPhilippe Mathieu-Daudé g_autofree gchar *target_bus = g_strdup_printf("spi%d", i); 81534a3a71dSPhilippe Mathieu-Daudé 81634a3a71dSPhilippe Mathieu-Daudé /* Alias controller SPI bus to the SoC itself */ 81734a3a71dSPhilippe Mathieu-Daudé object_property_add_alias(OBJECT(s), bus_name, 81834a3a71dSPhilippe Mathieu-Daudé OBJECT(&s->qspi), target_bus); 81934a3a71dSPhilippe Mathieu-Daudé } 820acc0b8b0SFrancisco Iglesias 821acc0b8b0SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_NUM_USB; i++) { 8227f2626dcSPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->usb[i].sysbus_xhci), "dma", 8237f2626dcSPhilippe Mathieu-Daudé OBJECT(system_memory), &error_abort); 824acc0b8b0SFrancisco Iglesias 825acc0b8b0SFrancisco Iglesias qdev_prop_set_uint32(DEVICE(&s->usb[i].sysbus_xhci), "intrs", 4); 826acc0b8b0SFrancisco Iglesias qdev_prop_set_uint32(DEVICE(&s->usb[i].sysbus_xhci), "slots", 2); 827acc0b8b0SFrancisco Iglesias 828acc0b8b0SFrancisco Iglesias if (!sysbus_realize(SYS_BUS_DEVICE(&s->usb[i]), errp)) { 829acc0b8b0SFrancisco Iglesias return; 830acc0b8b0SFrancisco Iglesias } 831acc0b8b0SFrancisco Iglesias 832acc0b8b0SFrancisco Iglesias sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_addr[i]); 833acc0b8b0SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 0, 834acc0b8b0SFrancisco Iglesias gic_spi[usb_intr[i]]); 835acc0b8b0SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 1, 836acc0b8b0SFrancisco Iglesias gic_spi[usb_intr[i] + 1]); 837acc0b8b0SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 2, 838acc0b8b0SFrancisco Iglesias gic_spi[usb_intr[i] + 2]); 839acc0b8b0SFrancisco Iglesias sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i].sysbus_xhci), 3, 840acc0b8b0SFrancisco Iglesias gic_spi[usb_intr[i] + 3]); 841acc0b8b0SFrancisco Iglesias } 842f0a902f7SPeter Crosthwaite } 843f0a902f7SPeter Crosthwaite 844e15bd5ddSRichard Henderson static const Property xlnx_zynqmp_props[] = { 8456396a193SPeter Crosthwaite DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), 84637d42473SEdgar E. Iglesias DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), 8471946809eSAlistair Francis DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), 848c3acfa01SFam Zheng DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, 849c3acfa01SFam Zheng MemoryRegion *), 850840c22cdSVikram Garhwal DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, 851840c22cdSVikram Garhwal CanBusState *), 852840c22cdSVikram Garhwal DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS, 853840c22cdSVikram Garhwal CanBusState *), 8546396a193SPeter Crosthwaite }; 8556396a193SPeter Crosthwaite 856*12d1a768SPhilippe Mathieu-Daudé static void xlnx_zynqmp_class_init(ObjectClass *oc, const void *data) 857f0a902f7SPeter Crosthwaite { 858f0a902f7SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(oc); 859f0a902f7SPeter Crosthwaite 8604f67d30bSMarc-André Lureau device_class_set_props(dc, xlnx_zynqmp_props); 861f0a902f7SPeter Crosthwaite dc->realize = xlnx_zynqmp_realize; 862d8589144SThomas Huth /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 863d8589144SThomas Huth dc->user_creatable = false; 864f0a902f7SPeter Crosthwaite } 865f0a902f7SPeter Crosthwaite 866f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = { 867f0a902f7SPeter Crosthwaite .name = TYPE_XLNX_ZYNQMP, 868f0a902f7SPeter Crosthwaite .parent = TYPE_DEVICE, 869f0a902f7SPeter Crosthwaite .instance_size = sizeof(XlnxZynqMPState), 870f0a902f7SPeter Crosthwaite .instance_init = xlnx_zynqmp_init, 871f0a902f7SPeter Crosthwaite .class_init = xlnx_zynqmp_class_init, 872f0a902f7SPeter Crosthwaite }; 873f0a902f7SPeter Crosthwaite 874f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void) 875f0a902f7SPeter Crosthwaite { 876f0a902f7SPeter Crosthwaite type_register_static(&xlnx_zynqmp_type_info); 877f0a902f7SPeter Crosthwaite } 878f0a902f7SPeter Crosthwaite 879f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types) 880