xref: /qemu/hw/arm/xlnx-zynqmp.c (revision 02d07eb49436aec8bd13b4ac7c63d9ca3f1c6e6c)
1f0a902f7SPeter Crosthwaite /*
2f0a902f7SPeter Crosthwaite  * Xilinx Zynq MPSoC emulation
3f0a902f7SPeter Crosthwaite  *
4f0a902f7SPeter Crosthwaite  * Copyright (C) 2015 Xilinx Inc
5f0a902f7SPeter Crosthwaite  * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
6f0a902f7SPeter Crosthwaite  *
7f0a902f7SPeter Crosthwaite  * This program is free software; you can redistribute it and/or modify it
8f0a902f7SPeter Crosthwaite  * under the terms of the GNU General Public License as published by the
9f0a902f7SPeter Crosthwaite  * Free Software Foundation; either version 2 of the License, or
10f0a902f7SPeter Crosthwaite  * (at your option) any later version.
11f0a902f7SPeter Crosthwaite  *
12f0a902f7SPeter Crosthwaite  * This program is distributed in the hope that it will be useful, but WITHOUT
13f0a902f7SPeter Crosthwaite  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14f0a902f7SPeter Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15f0a902f7SPeter Crosthwaite  * for more details.
16f0a902f7SPeter Crosthwaite  */
17f0a902f7SPeter Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19f0a902f7SPeter Crosthwaite #include "hw/arm/xlnx-zynqmp.h"
20bf4cb109SPeter Crosthwaite #include "hw/intc/arm_gic_common.h"
217729e1f4SPeter Crosthwaite #include "exec/address-spaces.h"
227729e1f4SPeter Crosthwaite 
237729e1f4SPeter Crosthwaite #define GIC_NUM_SPI_INTR 160
247729e1f4SPeter Crosthwaite 
25bf4cb109SPeter Crosthwaite #define ARM_PHYS_TIMER_PPI  30
26bf4cb109SPeter Crosthwaite #define ARM_VIRT_TIMER_PPI  27
27bf4cb109SPeter Crosthwaite 
287729e1f4SPeter Crosthwaite #define GIC_BASE_ADDR       0xf9000000
297729e1f4SPeter Crosthwaite #define GIC_DIST_ADDR       0xf9010000
307729e1f4SPeter Crosthwaite #define GIC_CPU_ADDR        0xf9020000
317729e1f4SPeter Crosthwaite 
326fdf3282SAlistair Francis #define SATA_INTR           133
336fdf3282SAlistair Francis #define SATA_ADDR           0xFD0C0000
346fdf3282SAlistair Francis #define SATA_NUM_PORTS      2
356fdf3282SAlistair Francis 
3614ca2e46SPeter Crosthwaite static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = {
3714ca2e46SPeter Crosthwaite     0xFF0B0000, 0xFF0C0000, 0xFF0D0000, 0xFF0E0000,
3814ca2e46SPeter Crosthwaite };
3914ca2e46SPeter Crosthwaite 
4014ca2e46SPeter Crosthwaite static const int gem_intr[XLNX_ZYNQMP_NUM_GEMS] = {
4114ca2e46SPeter Crosthwaite     57, 59, 61, 63,
4214ca2e46SPeter Crosthwaite };
4314ca2e46SPeter Crosthwaite 
443bade2a9SPeter Crosthwaite static const uint64_t uart_addr[XLNX_ZYNQMP_NUM_UARTS] = {
453bade2a9SPeter Crosthwaite     0xFF000000, 0xFF010000,
463bade2a9SPeter Crosthwaite };
473bade2a9SPeter Crosthwaite 
483bade2a9SPeter Crosthwaite static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = {
493bade2a9SPeter Crosthwaite     21, 22,
503bade2a9SPeter Crosthwaite };
513bade2a9SPeter Crosthwaite 
5233108e9fSSai Pavan Boddu static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = {
5333108e9fSSai Pavan Boddu     0xFF160000, 0xFF170000,
5433108e9fSSai Pavan Boddu };
5533108e9fSSai Pavan Boddu 
5633108e9fSSai Pavan Boddu static const int sdhci_intr[XLNX_ZYNQMP_NUM_SDHCI] = {
5733108e9fSSai Pavan Boddu     48, 49,
5833108e9fSSai Pavan Boddu };
5933108e9fSSai Pavan Boddu 
60*02d07eb4SAlistair Francis static const uint64_t spi_addr[XLNX_ZYNQMP_NUM_SPIS] = {
61*02d07eb4SAlistair Francis     0xFF040000, 0xFF050000,
62*02d07eb4SAlistair Francis };
63*02d07eb4SAlistair Francis 
64*02d07eb4SAlistair Francis static const int spi_intr[XLNX_ZYNQMP_NUM_SPIS] = {
65*02d07eb4SAlistair Francis     19, 20,
66*02d07eb4SAlistair Francis };
67*02d07eb4SAlistair Francis 
687729e1f4SPeter Crosthwaite typedef struct XlnxZynqMPGICRegion {
697729e1f4SPeter Crosthwaite     int region_index;
707729e1f4SPeter Crosthwaite     uint32_t address;
717729e1f4SPeter Crosthwaite } XlnxZynqMPGICRegion;
727729e1f4SPeter Crosthwaite 
737729e1f4SPeter Crosthwaite static const XlnxZynqMPGICRegion xlnx_zynqmp_gic_regions[] = {
747729e1f4SPeter Crosthwaite     { .region_index = 0, .address = GIC_DIST_ADDR, },
757729e1f4SPeter Crosthwaite     { .region_index = 1, .address = GIC_CPU_ADDR,  },
767729e1f4SPeter Crosthwaite };
77f0a902f7SPeter Crosthwaite 
78bf4cb109SPeter Crosthwaite static inline int arm_gic_ppi_index(int cpu_nr, int ppi_index)
79bf4cb109SPeter Crosthwaite {
80bf4cb109SPeter Crosthwaite     return GIC_NUM_SPI_INTR + cpu_nr * GIC_INTERNAL + ppi_index;
81bf4cb109SPeter Crosthwaite }
82bf4cb109SPeter Crosthwaite 
83f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_init(Object *obj)
84f0a902f7SPeter Crosthwaite {
85f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(obj);
86f0a902f7SPeter Crosthwaite     int i;
87f0a902f7SPeter Crosthwaite 
882e5577bcSPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
892e5577bcSPeter Crosthwaite         object_initialize(&s->apu_cpu[i], sizeof(s->apu_cpu[i]),
90f0a902f7SPeter Crosthwaite                           "cortex-a53-" TYPE_ARM_CPU);
912e5577bcSPeter Crosthwaite         object_property_add_child(obj, "apu-cpu[*]", OBJECT(&s->apu_cpu[i]),
92f0a902f7SPeter Crosthwaite                                   &error_abort);
93f0a902f7SPeter Crosthwaite     }
947729e1f4SPeter Crosthwaite 
95b58850e7SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) {
96b58850e7SPeter Crosthwaite         object_initialize(&s->rpu_cpu[i], sizeof(s->rpu_cpu[i]),
97b58850e7SPeter Crosthwaite                           "cortex-r5-" TYPE_ARM_CPU);
98b58850e7SPeter Crosthwaite         object_property_add_child(obj, "rpu-cpu[*]", OBJECT(&s->rpu_cpu[i]),
99b58850e7SPeter Crosthwaite                                   &error_abort);
100b58850e7SPeter Crosthwaite     }
101b58850e7SPeter Crosthwaite 
102dc3b89efSAlistair Francis     object_property_add_link(obj, "ddr-ram", TYPE_MEMORY_REGION,
103dc3b89efSAlistair Francis                              (Object **)&s->ddr_ram,
104dc3b89efSAlistair Francis                              qdev_prop_allow_set_link_before_realize,
105dc3b89efSAlistair Francis                              OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort);
106dc3b89efSAlistair Francis 
1077729e1f4SPeter Crosthwaite     object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
1087729e1f4SPeter Crosthwaite     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
10914ca2e46SPeter Crosthwaite 
11014ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
11114ca2e46SPeter Crosthwaite         object_initialize(&s->gem[i], sizeof(s->gem[i]), TYPE_CADENCE_GEM);
11214ca2e46SPeter Crosthwaite         qdev_set_parent_bus(DEVICE(&s->gem[i]), sysbus_get_default());
11314ca2e46SPeter Crosthwaite     }
1143bade2a9SPeter Crosthwaite 
1153bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
1163bade2a9SPeter Crosthwaite         object_initialize(&s->uart[i], sizeof(s->uart[i]), TYPE_CADENCE_UART);
1173bade2a9SPeter Crosthwaite         qdev_set_parent_bus(DEVICE(&s->uart[i]), sysbus_get_default());
1183bade2a9SPeter Crosthwaite     }
1196fdf3282SAlistair Francis 
1206fdf3282SAlistair Francis     object_initialize(&s->sata, sizeof(s->sata), TYPE_SYSBUS_AHCI);
1216fdf3282SAlistair Francis     qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default());
12233108e9fSSai Pavan Boddu 
12333108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
12433108e9fSSai Pavan Boddu         object_initialize(&s->sdhci[i], sizeof(s->sdhci[i]),
12533108e9fSSai Pavan Boddu                           TYPE_SYSBUS_SDHCI);
12633108e9fSSai Pavan Boddu         qdev_set_parent_bus(DEVICE(&s->sdhci[i]),
12733108e9fSSai Pavan Boddu                             sysbus_get_default());
12833108e9fSSai Pavan Boddu     }
129*02d07eb4SAlistair Francis 
130*02d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
131*02d07eb4SAlistair Francis         object_initialize(&s->spi[i], sizeof(s->spi[i]),
132*02d07eb4SAlistair Francis                           TYPE_XILINX_SPIPS);
133*02d07eb4SAlistair Francis         qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default());
134*02d07eb4SAlistair Francis     }
135f0a902f7SPeter Crosthwaite }
136f0a902f7SPeter Crosthwaite 
137f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp)
138f0a902f7SPeter Crosthwaite {
139f0a902f7SPeter Crosthwaite     XlnxZynqMPState *s = XLNX_ZYNQMP(dev);
1407729e1f4SPeter Crosthwaite     MemoryRegion *system_memory = get_system_memory();
141f0a902f7SPeter Crosthwaite     uint8_t i;
142dc3b89efSAlistair Francis     uint64_t ram_size;
1436396a193SPeter Crosthwaite     const char *boot_cpu = s->boot_cpu ? s->boot_cpu : "apu-cpu[0]";
144dc3b89efSAlistair Francis     ram_addr_t ddr_low_size, ddr_high_size;
14514ca2e46SPeter Crosthwaite     qemu_irq gic_spi[GIC_NUM_SPI_INTR];
146f0a902f7SPeter Crosthwaite     Error *err = NULL;
147f0a902f7SPeter Crosthwaite 
148dc3b89efSAlistair Francis     ram_size = memory_region_size(s->ddr_ram);
149dc3b89efSAlistair Francis 
150dc3b89efSAlistair Francis     /* Create the DDR Memory Regions. User friendly checks should happen at
151dc3b89efSAlistair Francis      * the board level
152dc3b89efSAlistair Francis      */
153dc3b89efSAlistair Francis     if (ram_size > XLNX_ZYNQMP_MAX_LOW_RAM_SIZE) {
154dc3b89efSAlistair Francis         /* The RAM size is above the maximum available for the low DDR.
155dc3b89efSAlistair Francis          * Create the high DDR memory region as well.
156dc3b89efSAlistair Francis          */
157dc3b89efSAlistair Francis         assert(ram_size <= XLNX_ZYNQMP_MAX_RAM_SIZE);
158dc3b89efSAlistair Francis         ddr_low_size = XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
159dc3b89efSAlistair Francis         ddr_high_size = ram_size - XLNX_ZYNQMP_MAX_LOW_RAM_SIZE;
160dc3b89efSAlistair Francis 
161dc3b89efSAlistair Francis         memory_region_init_alias(&s->ddr_ram_high, NULL,
162dc3b89efSAlistair Francis                                  "ddr-ram-high", s->ddr_ram,
163dc3b89efSAlistair Francis                                   ddr_low_size, ddr_high_size);
164dc3b89efSAlistair Francis         memory_region_add_subregion(get_system_memory(),
165dc3b89efSAlistair Francis                                     XLNX_ZYNQMP_HIGH_RAM_START,
166dc3b89efSAlistair Francis                                     &s->ddr_ram_high);
167dc3b89efSAlistair Francis     } else {
168dc3b89efSAlistair Francis         /* RAM must be non-zero */
169dc3b89efSAlistair Francis         assert(ram_size);
170dc3b89efSAlistair Francis         ddr_low_size = ram_size;
171dc3b89efSAlistair Francis     }
172dc3b89efSAlistair Francis 
173dc3b89efSAlistair Francis     memory_region_init_alias(&s->ddr_ram_low, NULL,
174dc3b89efSAlistair Francis                              "ddr-ram-low", s->ddr_ram,
175dc3b89efSAlistair Francis                               0, ddr_low_size);
176dc3b89efSAlistair Francis     memory_region_add_subregion(get_system_memory(), 0, &s->ddr_ram_low);
177dc3b89efSAlistair Francis 
1786675d719SAlistair Francis     /* Create the four OCM banks */
1796675d719SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_OCM_BANKS; i++) {
1806675d719SAlistair Francis         char *ocm_name = g_strdup_printf("zynqmp.ocm_ram_bank_%d", i);
1816675d719SAlistair Francis 
1826675d719SAlistair Francis         memory_region_init_ram(&s->ocm_ram[i], NULL, ocm_name,
183f8ed85acSMarkus Armbruster                                XLNX_ZYNQMP_OCM_RAM_SIZE, &error_fatal);
1846675d719SAlistair Francis         vmstate_register_ram_global(&s->ocm_ram[i]);
1856675d719SAlistair Francis         memory_region_add_subregion(get_system_memory(),
1866675d719SAlistair Francis                                     XLNX_ZYNQMP_OCM_RAM_0_ADDRESS +
1876675d719SAlistair Francis                                         i * XLNX_ZYNQMP_OCM_RAM_SIZE,
1886675d719SAlistair Francis                                     &s->ocm_ram[i]);
1896675d719SAlistair Francis 
1906675d719SAlistair Francis         g_free(ocm_name);
1916675d719SAlistair Francis     }
1926675d719SAlistair Francis 
1937729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", GIC_NUM_SPI_INTR + 32);
1947729e1f4SPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
1952e5577bcSPeter Crosthwaite     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", XLNX_ZYNQMP_NUM_APU_CPUS);
1967729e1f4SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
1977729e1f4SPeter Crosthwaite     if (err) {
19824cfc8dcSAlistair Francis         error_propagate(errp, err);
1997729e1f4SPeter Crosthwaite         return;
2007729e1f4SPeter Crosthwaite     }
2017729e1f4SPeter Crosthwaite     assert(ARRAY_SIZE(xlnx_zynqmp_gic_regions) == XLNX_ZYNQMP_GIC_REGIONS);
2027729e1f4SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_GIC_REGIONS; i++) {
2037729e1f4SPeter Crosthwaite         SysBusDevice *gic = SYS_BUS_DEVICE(&s->gic);
2047729e1f4SPeter Crosthwaite         const XlnxZynqMPGICRegion *r = &xlnx_zynqmp_gic_regions[i];
2057729e1f4SPeter Crosthwaite         MemoryRegion *mr = sysbus_mmio_get_region(gic, r->region_index);
2067729e1f4SPeter Crosthwaite         uint32_t addr = r->address;
2077729e1f4SPeter Crosthwaite         int j;
2087729e1f4SPeter Crosthwaite 
2097729e1f4SPeter Crosthwaite         sysbus_mmio_map(gic, r->region_index, addr);
2107729e1f4SPeter Crosthwaite 
2117729e1f4SPeter Crosthwaite         for (j = 0; j < XLNX_ZYNQMP_GIC_ALIASES; j++) {
2127729e1f4SPeter Crosthwaite             MemoryRegion *alias = &s->gic_mr[i][j];
2137729e1f4SPeter Crosthwaite 
2147729e1f4SPeter Crosthwaite             addr += XLNX_ZYNQMP_GIC_REGION_SIZE;
2157729e1f4SPeter Crosthwaite             memory_region_init_alias(alias, OBJECT(s), "zynqmp-gic-alias", mr,
2167729e1f4SPeter Crosthwaite                                      0, XLNX_ZYNQMP_GIC_REGION_SIZE);
2177729e1f4SPeter Crosthwaite             memory_region_add_subregion(system_memory, addr, alias);
2187729e1f4SPeter Crosthwaite         }
2197729e1f4SPeter Crosthwaite     }
2207729e1f4SPeter Crosthwaite 
2212e5577bcSPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) {
222bf4cb109SPeter Crosthwaite         qemu_irq irq;
2236396a193SPeter Crosthwaite         char *name;
224bf4cb109SPeter Crosthwaite 
2252e5577bcSPeter Crosthwaite         object_property_set_int(OBJECT(&s->apu_cpu[i]), QEMU_PSCI_CONDUIT_SMC,
226f0a902f7SPeter Crosthwaite                                 "psci-conduit", &error_abort);
2276396a193SPeter Crosthwaite 
2286396a193SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->apu_cpu[i]));
2296396a193SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
230f0a902f7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
2312e5577bcSPeter Crosthwaite             object_property_set_bool(OBJECT(&s->apu_cpu[i]), true,
232f0a902f7SPeter Crosthwaite                                      "start-powered-off", &error_abort);
2336396a193SPeter Crosthwaite         } else {
2346396a193SPeter Crosthwaite             s->boot_cpu_ptr = &s->apu_cpu[i];
235f0a902f7SPeter Crosthwaite         }
2365348c62cSGonglei         g_free(name);
237f0a902f7SPeter Crosthwaite 
2382e5577bcSPeter Crosthwaite         object_property_set_int(OBJECT(&s->apu_cpu[i]), GIC_BASE_ADDR,
239e1292517SAlistair Francis                                 "reset-cbar", &error_abort);
2402e5577bcSPeter Crosthwaite         object_property_set_bool(OBJECT(&s->apu_cpu[i]), true, "realized",
2412e5577bcSPeter Crosthwaite                                  &err);
242f0a902f7SPeter Crosthwaite         if (err) {
24324cfc8dcSAlistair Francis             error_propagate(errp, err);
244f0a902f7SPeter Crosthwaite             return;
245f0a902f7SPeter Crosthwaite         }
2467729e1f4SPeter Crosthwaite 
2477729e1f4SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
2482e5577bcSPeter Crosthwaite                            qdev_get_gpio_in(DEVICE(&s->apu_cpu[i]),
2492e5577bcSPeter Crosthwaite                                             ARM_CPU_IRQ));
250bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
251bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_PHYS_TIMER_PPI));
2522e5577bcSPeter Crosthwaite         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 0, irq);
253bf4cb109SPeter Crosthwaite         irq = qdev_get_gpio_in(DEVICE(&s->gic),
254bf4cb109SPeter Crosthwaite                                arm_gic_ppi_index(i, ARM_VIRT_TIMER_PPI));
2552e5577bcSPeter Crosthwaite         qdev_connect_gpio_out(DEVICE(&s->apu_cpu[i]), 1, irq);
256f0a902f7SPeter Crosthwaite     }
25714ca2e46SPeter Crosthwaite 
258b58850e7SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_RPU_CPUS; i++) {
259b58850e7SPeter Crosthwaite         char *name;
260b58850e7SPeter Crosthwaite 
261b58850e7SPeter Crosthwaite         name = object_get_canonical_path_component(OBJECT(&s->rpu_cpu[i]));
262b58850e7SPeter Crosthwaite         if (strcmp(name, boot_cpu)) {
263b58850e7SPeter Crosthwaite             /* Secondary CPUs start in PSCI powered-down state */
264b58850e7SPeter Crosthwaite             object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true,
265b58850e7SPeter Crosthwaite                                      "start-powered-off", &error_abort);
266b58850e7SPeter Crosthwaite         } else {
267b58850e7SPeter Crosthwaite             s->boot_cpu_ptr = &s->rpu_cpu[i];
268b58850e7SPeter Crosthwaite         }
2695348c62cSGonglei         g_free(name);
270b58850e7SPeter Crosthwaite 
271b58850e7SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "reset-hivecs",
272e1292517SAlistair Francis                                  &error_abort);
273b58850e7SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->rpu_cpu[i]), true, "realized",
274b58850e7SPeter Crosthwaite                                  &err);
275b58850e7SPeter Crosthwaite         if (err) {
27624cfc8dcSAlistair Francis             error_propagate(errp, err);
277b58850e7SPeter Crosthwaite             return;
278b58850e7SPeter Crosthwaite         }
279b58850e7SPeter Crosthwaite     }
280b58850e7SPeter Crosthwaite 
2816396a193SPeter Crosthwaite     if (!s->boot_cpu_ptr) {
2829af9e0feSMarkus Armbruster         error_setg(errp, "ZynqMP Boot cpu %s not found", boot_cpu);
2836396a193SPeter Crosthwaite         return;
2846396a193SPeter Crosthwaite     }
2856396a193SPeter Crosthwaite 
28614ca2e46SPeter Crosthwaite     for (i = 0; i < GIC_NUM_SPI_INTR; i++) {
28714ca2e46SPeter Crosthwaite         gic_spi[i] = qdev_get_gpio_in(DEVICE(&s->gic), i);
28814ca2e46SPeter Crosthwaite     }
28914ca2e46SPeter Crosthwaite 
29014ca2e46SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_GEMS; i++) {
29114ca2e46SPeter Crosthwaite         NICInfo *nd = &nd_table[i];
29214ca2e46SPeter Crosthwaite 
29314ca2e46SPeter Crosthwaite         if (nd->used) {
29414ca2e46SPeter Crosthwaite             qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
29514ca2e46SPeter Crosthwaite             qdev_set_nic_properties(DEVICE(&s->gem[i]), nd);
29614ca2e46SPeter Crosthwaite         }
29714ca2e46SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->gem[i]), true, "realized", &err);
29814ca2e46SPeter Crosthwaite         if (err) {
29924cfc8dcSAlistair Francis             error_propagate(errp, err);
30014ca2e46SPeter Crosthwaite             return;
30114ca2e46SPeter Crosthwaite         }
30214ca2e46SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem[i]), 0, gem_addr[i]);
30314ca2e46SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem[i]), 0,
30414ca2e46SPeter Crosthwaite                            gic_spi[gem_intr[i]]);
30514ca2e46SPeter Crosthwaite     }
3063bade2a9SPeter Crosthwaite 
3073bade2a9SPeter Crosthwaite     for (i = 0; i < XLNX_ZYNQMP_NUM_UARTS; i++) {
3083bade2a9SPeter Crosthwaite         object_property_set_bool(OBJECT(&s->uart[i]), true, "realized", &err);
3093bade2a9SPeter Crosthwaite         if (err) {
31024cfc8dcSAlistair Francis             error_propagate(errp, err);
3113bade2a9SPeter Crosthwaite             return;
3123bade2a9SPeter Crosthwaite         }
3133bade2a9SPeter Crosthwaite         sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart[i]), 0, uart_addr[i]);
3143bade2a9SPeter Crosthwaite         sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart[i]), 0,
3153bade2a9SPeter Crosthwaite                            gic_spi[uart_intr[i]]);
3163bade2a9SPeter Crosthwaite     }
3176fdf3282SAlistair Francis 
3186fdf3282SAlistair Francis     object_property_set_int(OBJECT(&s->sata), SATA_NUM_PORTS, "num-ports",
3196fdf3282SAlistair Francis                             &error_abort);
3206fdf3282SAlistair Francis     object_property_set_bool(OBJECT(&s->sata), true, "realized", &err);
3216fdf3282SAlistair Francis     if (err) {
3226fdf3282SAlistair Francis         error_propagate(errp, err);
3236fdf3282SAlistair Francis         return;
3246fdf3282SAlistair Francis     }
3256fdf3282SAlistair Francis 
3266fdf3282SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, SATA_ADDR);
3276fdf3282SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, gic_spi[SATA_INTR]);
32833108e9fSSai Pavan Boddu 
32933108e9fSSai Pavan Boddu     for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) {
33033108e9fSSai Pavan Boddu         object_property_set_bool(OBJECT(&s->sdhci[i]), true,
33133108e9fSSai Pavan Boddu                                  "realized", &err);
33233108e9fSSai Pavan Boddu         if (err) {
33333108e9fSSai Pavan Boddu             error_propagate(errp, err);
33433108e9fSSai Pavan Boddu             return;
33533108e9fSSai Pavan Boddu         }
33633108e9fSSai Pavan Boddu         sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci[i]), 0,
33733108e9fSSai Pavan Boddu                         sdhci_addr[i]);
33833108e9fSSai Pavan Boddu         sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci[i]), 0,
33933108e9fSSai Pavan Boddu                            gic_spi[sdhci_intr[i]]);
34033108e9fSSai Pavan Boddu     }
341*02d07eb4SAlistair Francis 
342*02d07eb4SAlistair Francis     for (i = 0; i < XLNX_ZYNQMP_NUM_SPIS; i++) {
343*02d07eb4SAlistair Francis         gchar *bus_name;
344*02d07eb4SAlistair Francis 
345*02d07eb4SAlistair Francis         object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err);
346*02d07eb4SAlistair Francis 
347*02d07eb4SAlistair Francis         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, spi_addr[i]);
348*02d07eb4SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[i]), 0,
349*02d07eb4SAlistair Francis                            gic_spi[spi_intr[i]]);
350*02d07eb4SAlistair Francis 
351*02d07eb4SAlistair Francis         /* Alias controller SPI bus to the SoC itself */
352*02d07eb4SAlistair Francis         bus_name = g_strdup_printf("spi%d", i);
353*02d07eb4SAlistair Francis         object_property_add_alias(OBJECT(s), bus_name,
354*02d07eb4SAlistair Francis                                   OBJECT(&s->spi[i]), "spi0",
355*02d07eb4SAlistair Francis                                   &error_abort);
356*02d07eb4SAlistair Francis 	g_free(bus_name);
357*02d07eb4SAlistair Francis     }
358f0a902f7SPeter Crosthwaite }
359f0a902f7SPeter Crosthwaite 
3606396a193SPeter Crosthwaite static Property xlnx_zynqmp_props[] = {
3616396a193SPeter Crosthwaite     DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu),
3626396a193SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST()
3636396a193SPeter Crosthwaite };
3646396a193SPeter Crosthwaite 
365f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_class_init(ObjectClass *oc, void *data)
366f0a902f7SPeter Crosthwaite {
367f0a902f7SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(oc);
368f0a902f7SPeter Crosthwaite 
3696396a193SPeter Crosthwaite     dc->props = xlnx_zynqmp_props;
370f0a902f7SPeter Crosthwaite     dc->realize = xlnx_zynqmp_realize;
3714c315c27SMarkus Armbruster 
3724c315c27SMarkus Armbruster     /*
3734c315c27SMarkus Armbruster      * Reason: creates an ARM CPU, thus use after free(), see
3744c315c27SMarkus Armbruster      * arm_cpu_class_init()
3754c315c27SMarkus Armbruster      */
3764c315c27SMarkus Armbruster     dc->cannot_destroy_with_object_finalize_yet = true;
377f0a902f7SPeter Crosthwaite }
378f0a902f7SPeter Crosthwaite 
379f0a902f7SPeter Crosthwaite static const TypeInfo xlnx_zynqmp_type_info = {
380f0a902f7SPeter Crosthwaite     .name = TYPE_XLNX_ZYNQMP,
381f0a902f7SPeter Crosthwaite     .parent = TYPE_DEVICE,
382f0a902f7SPeter Crosthwaite     .instance_size = sizeof(XlnxZynqMPState),
383f0a902f7SPeter Crosthwaite     .instance_init = xlnx_zynqmp_init,
384f0a902f7SPeter Crosthwaite     .class_init = xlnx_zynqmp_class_init,
385f0a902f7SPeter Crosthwaite };
386f0a902f7SPeter Crosthwaite 
387f0a902f7SPeter Crosthwaite static void xlnx_zynqmp_register_types(void)
388f0a902f7SPeter Crosthwaite {
389f0a902f7SPeter Crosthwaite     type_register_static(&xlnx_zynqmp_type_info);
390f0a902f7SPeter Crosthwaite }
391f0a902f7SPeter Crosthwaite 
392f0a902f7SPeter Crosthwaite type_init(xlnx_zynqmp_register_types)
393