1 /* 2 * ASPEED SoC 27x0 family 3 * 4 * Copyright (C) 2024 ASPEED Technology Inc. 5 * 6 * This code is licensed under the GPL version 2 or later. See 7 * the COPYING file in the top-level directory. 8 * 9 * Implementation extracted from the AST2600 and adapted for AST27x0. 10 */ 11 12 #include "qemu/osdep.h" 13 #include "qapi/error.h" 14 #include "hw/misc/unimp.h" 15 #include "hw/arm/aspeed_soc.h" 16 #include "hw/arm/bsa.h" 17 #include "qemu/module.h" 18 #include "qemu/error-report.h" 19 #include "hw/i2c/aspeed_i2c.h" 20 #include "net/net.h" 21 #include "system/system.h" 22 #include "hw/intc/arm_gicv3.h" 23 #include "qobject/qlist.h" 24 #include "qemu/log.h" 25 26 static const hwaddr aspeed_soc_ast2700_memmap[] = { 27 [ASPEED_DEV_SPI_BOOT] = 0x100000000, 28 [ASPEED_DEV_SRAM] = 0x10000000, 29 [ASPEED_DEV_SDMC] = 0x12C00000, 30 [ASPEED_DEV_SCU] = 0x12C02000, 31 [ASPEED_DEV_SCUIO] = 0x14C02000, 32 [ASPEED_DEV_UART0] = 0X14C33000, 33 [ASPEED_DEV_UART1] = 0X14C33100, 34 [ASPEED_DEV_UART2] = 0X14C33200, 35 [ASPEED_DEV_UART3] = 0X14C33300, 36 [ASPEED_DEV_UART4] = 0X12C1A000, 37 [ASPEED_DEV_UART5] = 0X14C33400, 38 [ASPEED_DEV_UART6] = 0X14C33500, 39 [ASPEED_DEV_UART7] = 0X14C33600, 40 [ASPEED_DEV_UART8] = 0X14C33700, 41 [ASPEED_DEV_UART9] = 0X14C33800, 42 [ASPEED_DEV_UART10] = 0X14C33900, 43 [ASPEED_DEV_UART11] = 0X14C33A00, 44 [ASPEED_DEV_UART12] = 0X14C33B00, 45 [ASPEED_DEV_WDT] = 0x14C37000, 46 [ASPEED_DEV_VUART] = 0X14C30000, 47 [ASPEED_DEV_FMC] = 0x14000000, 48 [ASPEED_DEV_SPI0] = 0x14010000, 49 [ASPEED_DEV_SPI1] = 0x14020000, 50 [ASPEED_DEV_SPI2] = 0x14030000, 51 [ASPEED_DEV_SDRAM] = 0x400000000, 52 [ASPEED_DEV_MII1] = 0x14040000, 53 [ASPEED_DEV_MII2] = 0x14040008, 54 [ASPEED_DEV_MII3] = 0x14040010, 55 [ASPEED_DEV_ETH1] = 0x14050000, 56 [ASPEED_DEV_ETH2] = 0x14060000, 57 [ASPEED_DEV_ETH3] = 0x14070000, 58 [ASPEED_DEV_EMMC] = 0x12090000, 59 [ASPEED_DEV_INTC] = 0x12100000, 60 [ASPEED_DEV_SLI] = 0x12C17000, 61 [ASPEED_DEV_SLIIO] = 0x14C1E000, 62 [ASPEED_GIC_DIST] = 0x12200000, 63 [ASPEED_GIC_REDIST] = 0x12280000, 64 [ASPEED_DEV_ADC] = 0x14C00000, 65 [ASPEED_DEV_I2C] = 0x14C0F000, 66 [ASPEED_DEV_GPIO] = 0x14C0B000, 67 [ASPEED_DEV_RTC] = 0x12C0F000, 68 [ASPEED_DEV_SDHCI] = 0x14080000, 69 [ASPEED_DEV_TIMER1] = 0x12C10000, 70 [ASPEED_DEV_HACE] = 0x12070000, 71 }; 72 73 #define AST2700_MAX_IRQ 256 74 75 /* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ 76 static const int aspeed_soc_ast2700a0_irqmap[] = { 77 [ASPEED_DEV_SDMC] = 0, 78 [ASPEED_DEV_HACE] = 4, 79 [ASPEED_DEV_XDMA] = 5, 80 [ASPEED_DEV_UART4] = 8, 81 [ASPEED_DEV_SCU] = 12, 82 [ASPEED_DEV_RTC] = 13, 83 [ASPEED_DEV_EMMC] = 15, 84 [ASPEED_DEV_TIMER1] = 16, 85 [ASPEED_DEV_TIMER2] = 17, 86 [ASPEED_DEV_TIMER3] = 18, 87 [ASPEED_DEV_TIMER4] = 19, 88 [ASPEED_DEV_TIMER5] = 20, 89 [ASPEED_DEV_TIMER6] = 21, 90 [ASPEED_DEV_TIMER7] = 22, 91 [ASPEED_DEV_TIMER8] = 23, 92 [ASPEED_DEV_DP] = 28, 93 [ASPEED_DEV_LPC] = 128, 94 [ASPEED_DEV_IBT] = 128, 95 [ASPEED_DEV_KCS] = 128, 96 [ASPEED_DEV_ADC] = 130, 97 [ASPEED_DEV_GPIO] = 130, 98 [ASPEED_DEV_I2C] = 130, 99 [ASPEED_DEV_FMC] = 131, 100 [ASPEED_DEV_WDT] = 131, 101 [ASPEED_DEV_PWM] = 131, 102 [ASPEED_DEV_I3C] = 131, 103 [ASPEED_DEV_UART0] = 132, 104 [ASPEED_DEV_UART1] = 132, 105 [ASPEED_DEV_UART2] = 132, 106 [ASPEED_DEV_UART3] = 132, 107 [ASPEED_DEV_UART5] = 132, 108 [ASPEED_DEV_UART6] = 132, 109 [ASPEED_DEV_UART7] = 132, 110 [ASPEED_DEV_UART8] = 132, 111 [ASPEED_DEV_UART9] = 132, 112 [ASPEED_DEV_UART10] = 132, 113 [ASPEED_DEV_UART11] = 132, 114 [ASPEED_DEV_UART12] = 132, 115 [ASPEED_DEV_ETH1] = 132, 116 [ASPEED_DEV_ETH2] = 132, 117 [ASPEED_DEV_ETH3] = 132, 118 [ASPEED_DEV_PECI] = 133, 119 [ASPEED_DEV_SDHCI] = 133, 120 }; 121 122 /* GICINT 128 */ 123 static const int aspeed_soc_ast2700_gic128_intcmap[] = { 124 [ASPEED_DEV_LPC] = 0, 125 [ASPEED_DEV_IBT] = 2, 126 [ASPEED_DEV_KCS] = 4, 127 }; 128 129 /* GICINT 130 */ 130 static const int aspeed_soc_ast2700_gic130_intcmap[] = { 131 [ASPEED_DEV_I2C] = 0, 132 [ASPEED_DEV_ADC] = 16, 133 [ASPEED_DEV_GPIO] = 18, 134 }; 135 136 /* GICINT 131 */ 137 static const int aspeed_soc_ast2700_gic131_intcmap[] = { 138 [ASPEED_DEV_I3C] = 0, 139 [ASPEED_DEV_WDT] = 16, 140 [ASPEED_DEV_FMC] = 25, 141 [ASPEED_DEV_PWM] = 29, 142 }; 143 144 /* GICINT 132 */ 145 static const int aspeed_soc_ast2700_gic132_intcmap[] = { 146 [ASPEED_DEV_ETH1] = 0, 147 [ASPEED_DEV_ETH2] = 1, 148 [ASPEED_DEV_ETH3] = 2, 149 [ASPEED_DEV_UART0] = 7, 150 [ASPEED_DEV_UART1] = 8, 151 [ASPEED_DEV_UART2] = 9, 152 [ASPEED_DEV_UART3] = 10, 153 [ASPEED_DEV_UART5] = 11, 154 [ASPEED_DEV_UART6] = 12, 155 [ASPEED_DEV_UART7] = 13, 156 [ASPEED_DEV_UART8] = 14, 157 [ASPEED_DEV_UART9] = 15, 158 [ASPEED_DEV_UART10] = 16, 159 [ASPEED_DEV_UART11] = 17, 160 [ASPEED_DEV_UART12] = 18, 161 }; 162 163 /* GICINT 133 */ 164 static const int aspeed_soc_ast2700_gic133_intcmap[] = { 165 [ASPEED_DEV_SDHCI] = 1, 166 [ASPEED_DEV_PECI] = 4, 167 }; 168 169 /* GICINT 128 ~ 136 */ 170 struct gic_intc_irq_info { 171 int irq; 172 const int *ptr; 173 }; 174 175 static const struct gic_intc_irq_info aspeed_soc_ast2700_gic_intcmap[] = { 176 {128, aspeed_soc_ast2700_gic128_intcmap}, 177 {129, NULL}, 178 {130, aspeed_soc_ast2700_gic130_intcmap}, 179 {131, aspeed_soc_ast2700_gic131_intcmap}, 180 {132, aspeed_soc_ast2700_gic132_intcmap}, 181 {133, aspeed_soc_ast2700_gic133_intcmap}, 182 {134, NULL}, 183 {135, NULL}, 184 {136, NULL}, 185 }; 186 187 static qemu_irq aspeed_soc_ast2700_get_irq(AspeedSoCState *s, int dev) 188 { 189 Aspeed27x0SoCState *a = ASPEED27X0_SOC(s); 190 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 191 int i; 192 193 for (i = 0; i < ARRAY_SIZE(aspeed_soc_ast2700_gic_intcmap); i++) { 194 if (sc->irqmap[dev] == aspeed_soc_ast2700_gic_intcmap[i].irq) { 195 assert(aspeed_soc_ast2700_gic_intcmap[i].ptr); 196 return qdev_get_gpio_in(DEVICE(&a->intc.orgates[i]), 197 aspeed_soc_ast2700_gic_intcmap[i].ptr[dev]); 198 } 199 } 200 201 return qdev_get_gpio_in(DEVICE(&a->gic), sc->irqmap[dev]); 202 } 203 204 static qemu_irq aspeed_soc_ast2700_get_irq_index(AspeedSoCState *s, int dev, 205 int index) 206 { 207 Aspeed27x0SoCState *a = ASPEED27X0_SOC(s); 208 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 209 int i; 210 211 for (i = 0; i < ARRAY_SIZE(aspeed_soc_ast2700_gic_intcmap); i++) { 212 if (sc->irqmap[dev] == aspeed_soc_ast2700_gic_intcmap[i].irq) { 213 assert(aspeed_soc_ast2700_gic_intcmap[i].ptr); 214 return qdev_get_gpio_in(DEVICE(&a->intc.orgates[i]), 215 aspeed_soc_ast2700_gic_intcmap[i].ptr[dev] + index); 216 } 217 } 218 219 /* 220 * Invalid orgate index, device irq should be 128 to 136. 221 */ 222 g_assert_not_reached(); 223 } 224 225 static uint64_t aspeed_ram_capacity_read(void *opaque, hwaddr addr, 226 unsigned int size) 227 { 228 qemu_log_mask(LOG_GUEST_ERROR, 229 "%s: DRAM read out of ram size, addr:0x%" PRIx64 "\n", 230 __func__, addr); 231 return 0; 232 } 233 234 static void aspeed_ram_capacity_write(void *opaque, hwaddr addr, uint64_t data, 235 unsigned int size) 236 { 237 AspeedSoCState *s = ASPEED_SOC(opaque); 238 ram_addr_t ram_size; 239 MemTxResult result; 240 241 ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size", 242 &error_abort); 243 244 assert(ram_size > 0); 245 246 /* 247 * Emulate ddr capacity hardware behavior. 248 * If writes the data to the address which is beyond the ram size, 249 * it would write the data to the "address % ram_size". 250 */ 251 result = address_space_write(&s->dram_as, addr % ram_size, 252 MEMTXATTRS_UNSPECIFIED, &data, 4); 253 if (result != MEMTX_OK) { 254 qemu_log_mask(LOG_GUEST_ERROR, 255 "%s: DRAM write failed, addr:0x%" HWADDR_PRIx 256 ", data :0x%" PRIx64 "\n", 257 __func__, addr % ram_size, data); 258 } 259 } 260 261 static const MemoryRegionOps aspeed_ram_capacity_ops = { 262 .read = aspeed_ram_capacity_read, 263 .write = aspeed_ram_capacity_write, 264 .endianness = DEVICE_LITTLE_ENDIAN, 265 .valid = { 266 .min_access_size = 1, 267 .max_access_size = 8, 268 }, 269 }; 270 271 /* 272 * SDMC should be realized first to get correct RAM size and max size 273 * values 274 */ 275 static bool aspeed_soc_ast2700_dram_init(DeviceState *dev, Error **errp) 276 { 277 ram_addr_t ram_size, max_ram_size; 278 Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev); 279 AspeedSoCState *s = ASPEED_SOC(dev); 280 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 281 282 ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size", 283 &error_abort); 284 max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size", 285 &error_abort); 286 287 memory_region_init(&s->dram_container, OBJECT(s), "ram-container", 288 ram_size); 289 memory_region_add_subregion(&s->dram_container, 0, s->dram_mr); 290 address_space_init(&s->dram_as, s->dram_mr, "dram"); 291 292 /* 293 * Add a memory region beyond the RAM region to emulate 294 * ddr capacity hardware behavior. 295 */ 296 if (ram_size < max_ram_size) { 297 memory_region_init_io(&a->dram_empty, OBJECT(s), 298 &aspeed_ram_capacity_ops, s, 299 "ram-empty", max_ram_size - ram_size); 300 301 memory_region_add_subregion(s->memory, 302 sc->memmap[ASPEED_DEV_SDRAM] + ram_size, 303 &a->dram_empty); 304 } 305 306 memory_region_add_subregion(s->memory, 307 sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container); 308 return true; 309 } 310 311 static void aspeed_soc_ast2700_init(Object *obj) 312 { 313 Aspeed27x0SoCState *a = ASPEED27X0_SOC(obj); 314 AspeedSoCState *s = ASPEED_SOC(obj); 315 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 316 int i; 317 char socname[8]; 318 char typename[64]; 319 320 if (sscanf(object_get_typename(obj), "%7s", socname) != 1) { 321 g_assert_not_reached(); 322 } 323 324 for (i = 0; i < sc->num_cpus; i++) { 325 object_initialize_child(obj, "cpu[*]", &a->cpu[i], 326 aspeed_soc_cpu_type(sc)); 327 } 328 329 object_initialize_child(obj, "gic", &a->gic, gicv3_class_name()); 330 331 object_initialize_child(obj, "scu", &s->scu, TYPE_ASPEED_2700_SCU); 332 qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 333 sc->silicon_rev); 334 object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 335 "hw-strap1"); 336 object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu), 337 "hw-prot-key"); 338 339 object_initialize_child(obj, "scuio", &s->scuio, TYPE_ASPEED_2700_SCUIO); 340 qdev_prop_set_uint32(DEVICE(&s->scuio), "silicon-rev", 341 sc->silicon_rev); 342 /* 343 * There is one hw-strap1 register in the SCU (CPU DIE) and another 344 * hw-strap1 register in the SCUIO (IO DIE). To reuse the current design 345 * of hw-strap, hw-strap1 is assigned to the SCU and sets the value in the 346 * SCU hw-strap1 register, while hw-strap2 is assigned to the SCUIO and 347 * sets the value in the SCUIO hw-strap1 register. 348 */ 349 object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scuio), 350 "hw-strap1"); 351 352 snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); 353 object_initialize_child(obj, "fmc", &s->fmc, typename); 354 355 for (i = 0; i < sc->spis_num; i++) { 356 snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i, socname); 357 object_initialize_child(obj, "spi[*]", &s->spi[i], typename); 358 } 359 360 snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname); 361 object_initialize_child(obj, "sdmc", &s->sdmc, typename); 362 object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 363 "ram-size"); 364 365 for (i = 0; i < sc->wdts_num; i++) { 366 snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); 367 object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename); 368 } 369 370 for (i = 0; i < sc->macs_num; i++) { 371 object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i], 372 TYPE_FTGMAC100); 373 374 object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII); 375 } 376 377 for (i = 0; i < sc->uarts_num; i++) { 378 object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM); 379 } 380 381 object_initialize_child(obj, "sli", &s->sli, TYPE_ASPEED_2700_SLI); 382 object_initialize_child(obj, "sliio", &s->sliio, TYPE_ASPEED_2700_SLIIO); 383 object_initialize_child(obj, "intc", &a->intc, TYPE_ASPEED_2700_INTC); 384 385 snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname); 386 object_initialize_child(obj, "adc", &s->adc, typename); 387 388 snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); 389 object_initialize_child(obj, "i2c", &s->i2c, typename); 390 391 snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); 392 object_initialize_child(obj, "gpio", &s->gpio, typename); 393 394 object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC); 395 396 snprintf(typename, sizeof(typename), "aspeed.sdhci-%s", socname); 397 object_initialize_child(obj, "sd-controller", &s->sdhci, typename); 398 object_property_set_int(OBJECT(&s->sdhci), "num-slots", 1, &error_abort); 399 400 /* Init sd card slot class here so that they're under the correct parent */ 401 object_initialize_child(obj, "sd-controller.sdhci", 402 &s->sdhci.slots[0], TYPE_SYSBUS_SDHCI); 403 404 object_initialize_child(obj, "emmc-controller", &s->emmc, typename); 405 object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort); 406 407 object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0], 408 TYPE_SYSBUS_SDHCI); 409 410 snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); 411 object_initialize_child(obj, "timerctrl", &s->timerctrl, typename); 412 413 snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname); 414 object_initialize_child(obj, "hace", &s->hace, typename); 415 } 416 417 /* 418 * ASPEED ast2700 has 0x0 as cluster ID 419 * 420 * https://developer.arm.com/documentation/100236/0100/register-descriptions/aarch64-system-registers/multiprocessor-affinity-register--el1 421 */ 422 static uint64_t aspeed_calc_affinity(int cpu) 423 { 424 return (0x0 << ARM_AFF1_SHIFT) | cpu; 425 } 426 427 static bool aspeed_soc_ast2700_gic_realize(DeviceState *dev, Error **errp) 428 { 429 Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev); 430 AspeedSoCState *s = ASPEED_SOC(dev); 431 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 432 SysBusDevice *gicbusdev; 433 DeviceState *gicdev; 434 QList *redist_region_count; 435 int i; 436 437 gicbusdev = SYS_BUS_DEVICE(&a->gic); 438 gicdev = DEVICE(&a->gic); 439 qdev_prop_set_uint32(gicdev, "revision", 3); 440 qdev_prop_set_uint32(gicdev, "num-cpu", sc->num_cpus); 441 qdev_prop_set_uint32(gicdev, "num-irq", AST2700_MAX_IRQ + GIC_INTERNAL); 442 443 redist_region_count = qlist_new(); 444 qlist_append_int(redist_region_count, sc->num_cpus); 445 qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count); 446 447 if (!sysbus_realize(gicbusdev, errp)) { 448 return false; 449 } 450 sysbus_mmio_map(gicbusdev, 0, sc->memmap[ASPEED_GIC_DIST]); 451 sysbus_mmio_map(gicbusdev, 1, sc->memmap[ASPEED_GIC_REDIST]); 452 453 for (i = 0; i < sc->num_cpus; i++) { 454 DeviceState *cpudev = DEVICE(&a->cpu[i]); 455 int intidbase = AST2700_MAX_IRQ + i * GIC_INTERNAL; 456 457 const int timer_irq[] = { 458 [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, 459 [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, 460 [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, 461 [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, 462 }; 463 int j; 464 465 for (j = 0; j < ARRAY_SIZE(timer_irq); j++) { 466 qdev_connect_gpio_out(cpudev, j, 467 qdev_get_gpio_in(gicdev, intidbase + timer_irq[j])); 468 } 469 470 qemu_irq irq = qdev_get_gpio_in(gicdev, 471 intidbase + ARCH_GIC_MAINT_IRQ); 472 qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 473 0, irq); 474 qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, 475 qdev_get_gpio_in(gicdev, intidbase + VIRTUAL_PMU_IRQ)); 476 477 sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 478 sysbus_connect_irq(gicbusdev, i + sc->num_cpus, 479 qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 480 sysbus_connect_irq(gicbusdev, i + 2 * sc->num_cpus, 481 qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 482 sysbus_connect_irq(gicbusdev, i + 3 * sc->num_cpus, 483 qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 484 sysbus_connect_irq(gicbusdev, i + 4 * sc->num_cpus, 485 qdev_get_gpio_in(cpudev, ARM_CPU_NMI)); 486 sysbus_connect_irq(gicbusdev, i + 5 * sc->num_cpus, 487 qdev_get_gpio_in(cpudev, ARM_CPU_VINMI)); 488 } 489 490 return true; 491 } 492 493 static void aspeed_soc_ast2700_realize(DeviceState *dev, Error **errp) 494 { 495 int i; 496 Aspeed27x0SoCState *a = ASPEED27X0_SOC(dev); 497 AspeedSoCState *s = ASPEED_SOC(dev); 498 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 499 AspeedINTCClass *ic = ASPEED_INTC_GET_CLASS(&a->intc); 500 g_autofree char *sram_name = NULL; 501 qemu_irq irq; 502 503 /* Default boot region (SPI memory or ROMs) */ 504 memory_region_init(&s->spi_boot_container, OBJECT(s), 505 "aspeed.spi_boot_container", 0x400000000); 506 memory_region_add_subregion(s->memory, sc->memmap[ASPEED_DEV_SPI_BOOT], 507 &s->spi_boot_container); 508 509 /* CPU */ 510 for (i = 0; i < sc->num_cpus; i++) { 511 object_property_set_int(OBJECT(&a->cpu[i]), "mp-affinity", 512 aspeed_calc_affinity(i), &error_abort); 513 514 object_property_set_int(OBJECT(&a->cpu[i]), "cntfrq", 1125000000, 515 &error_abort); 516 object_property_set_link(OBJECT(&a->cpu[i]), "memory", 517 OBJECT(s->memory), &error_abort); 518 519 if (!qdev_realize(DEVICE(&a->cpu[i]), NULL, errp)) { 520 return; 521 } 522 } 523 524 /* GIC */ 525 if (!aspeed_soc_ast2700_gic_realize(dev, errp)) { 526 return; 527 } 528 529 /* INTC */ 530 if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc), errp)) { 531 return; 532 } 533 534 aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc), 0, 535 sc->memmap[ASPEED_DEV_INTC]); 536 537 /* source orgates -> INTC */ 538 for (i = 0; i < ic->num_inpins; i++) { 539 qdev_connect_gpio_out(DEVICE(&a->intc.orgates[i]), 0, 540 qdev_get_gpio_in(DEVICE(&a->intc), i)); 541 } 542 543 /* INTC -> GIC128 - GIC136 */ 544 for (i = 0; i < ic->num_outpins; i++) { 545 sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc), i, 546 qdev_get_gpio_in(DEVICE(&a->gic), 547 aspeed_soc_ast2700_gic_intcmap[i].irq)); 548 } 549 550 /* SRAM */ 551 sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&a->cpu[0])->cpu_index); 552 if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, 553 errp)) { 554 return; 555 } 556 memory_region_add_subregion(s->memory, 557 sc->memmap[ASPEED_DEV_SRAM], &s->sram); 558 559 /* SCU */ 560 if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 561 return; 562 } 563 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 564 565 /* SCU1 */ 566 if (!sysbus_realize(SYS_BUS_DEVICE(&s->scuio), errp)) { 567 return; 568 } 569 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scuio), 0, 570 sc->memmap[ASPEED_DEV_SCUIO]); 571 572 /* UART */ 573 if (!aspeed_soc_uart_realize(s, errp)) { 574 return; 575 } 576 577 /* FMC, The number of CS is set at the board level */ 578 object_property_set_int(OBJECT(&s->fmc), "dram-base", 579 sc->memmap[ASPEED_DEV_SDRAM], 580 &error_abort); 581 object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr), 582 &error_abort); 583 if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) { 584 return; 585 } 586 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]); 587 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1, 588 ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base); 589 sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 590 aspeed_soc_get_irq(s, ASPEED_DEV_FMC)); 591 592 /* Set up an alias on the FMC CE0 region (boot default) */ 593 MemoryRegion *fmc0_mmio = &s->fmc.flashes[0].mmio; 594 memory_region_init_alias(&s->spi_boot, OBJECT(s), "aspeed.spi_boot", 595 fmc0_mmio, 0, memory_region_size(fmc0_mmio)); 596 memory_region_add_subregion(&s->spi_boot_container, 0x0, &s->spi_boot); 597 598 /* SPI */ 599 for (i = 0; i < sc->spis_num; i++) { 600 object_property_set_link(OBJECT(&s->spi[i]), "dram", 601 OBJECT(s->dram_mr), &error_abort); 602 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 603 return; 604 } 605 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0, 606 sc->memmap[ASPEED_DEV_SPI0 + i]); 607 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1, 608 ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base); 609 } 610 611 /* 612 * SDMC - SDRAM Memory Controller 613 * The SDMC controller is unlocked at SPL stage. 614 * At present, only supports to emulate booting 615 * start from u-boot stage. Set SDMC controller 616 * unlocked by default. It is a temporarily solution. 617 */ 618 object_property_set_bool(OBJECT(&s->sdmc), "unlocked", true, 619 &error_abort); 620 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) { 621 return; 622 } 623 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0, 624 sc->memmap[ASPEED_DEV_SDMC]); 625 626 /* RAM */ 627 if (!aspeed_soc_ast2700_dram_init(dev, errp)) { 628 return; 629 } 630 631 /* Net */ 632 for (i = 0; i < sc->macs_num; i++) { 633 object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true, 634 &error_abort); 635 object_property_set_bool(OBJECT(&s->ftgmac100[i]), "dma64", true, 636 &error_abort); 637 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) { 638 return; 639 } 640 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 641 sc->memmap[ASPEED_DEV_ETH1 + i]); 642 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 643 aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i)); 644 645 object_property_set_link(OBJECT(&s->mii[i]), "nic", 646 OBJECT(&s->ftgmac100[i]), &error_abort); 647 if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) { 648 return; 649 } 650 651 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->mii[i]), 0, 652 sc->memmap[ASPEED_DEV_MII1 + i]); 653 } 654 655 /* Watch dog */ 656 for (i = 0; i < sc->wdts_num; i++) { 657 AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); 658 hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize; 659 660 object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu), 661 &error_abort); 662 if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) { 663 return; 664 } 665 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset); 666 } 667 668 /* SLI */ 669 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sli), errp)) { 670 return; 671 } 672 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sli), 0, sc->memmap[ASPEED_DEV_SLI]); 673 674 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sliio), errp)) { 675 return; 676 } 677 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sliio), 0, 678 sc->memmap[ASPEED_DEV_SLIIO]); 679 680 /* ADC */ 681 if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) { 682 return; 683 } 684 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]); 685 sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, 686 aspeed_soc_get_irq(s, ASPEED_DEV_ADC)); 687 688 /* I2C */ 689 object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr), 690 &error_abort); 691 if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) { 692 return; 693 } 694 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]); 695 for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) { 696 /* 697 * The AST2700 I2C controller has one source INTC per bus. 698 * I2C buses interrupt are connected to GICINT130_INTC 699 * from bit 0 to bit 15. 700 * I2C bus 0 is connected to GICINT130_INTC at bit 0. 701 * I2C bus 15 is connected to GICINT130_INTC at bit 15. 702 */ 703 irq = aspeed_soc_ast2700_get_irq_index(s, ASPEED_DEV_I2C, i); 704 sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq); 705 } 706 707 /* GPIO */ 708 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 709 return; 710 } 711 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0, 712 sc->memmap[ASPEED_DEV_GPIO]); 713 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, 714 aspeed_soc_get_irq(s, ASPEED_DEV_GPIO)); 715 716 /* RTC */ 717 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 718 return; 719 } 720 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]); 721 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, 722 aspeed_soc_get_irq(s, ASPEED_DEV_RTC)); 723 724 /* SDHCI */ 725 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) { 726 return; 727 } 728 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0, 729 sc->memmap[ASPEED_DEV_SDHCI]); 730 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, 731 aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI)); 732 733 /* eMMC */ 734 if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) { 735 return; 736 } 737 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->emmc), 0, 738 sc->memmap[ASPEED_DEV_EMMC]); 739 sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, 740 aspeed_soc_get_irq(s, ASPEED_DEV_EMMC)); 741 742 /* Timer */ 743 object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu), 744 &error_abort); 745 if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) { 746 return; 747 } 748 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0, 749 sc->memmap[ASPEED_DEV_TIMER1]); 750 for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { 751 irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i); 752 sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 753 } 754 755 /* HACE */ 756 object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr), 757 &error_abort); 758 if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) { 759 return; 760 } 761 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->hace), 0, 762 sc->memmap[ASPEED_DEV_HACE]); 763 sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0, 764 aspeed_soc_get_irq(s, ASPEED_DEV_HACE)); 765 766 create_unimplemented_device("ast2700.dpmcu", 0x11000000, 0x40000); 767 create_unimplemented_device("ast2700.iomem0", 0x12000000, 0x01000000); 768 create_unimplemented_device("ast2700.iomem1", 0x14000000, 0x01000000); 769 create_unimplemented_device("ast2700.ltpi", 0x30000000, 0x1000000); 770 create_unimplemented_device("ast2700.io", 0x0, 0x4000000); 771 } 772 773 static void aspeed_soc_ast2700a0_class_init(ObjectClass *oc, void *data) 774 { 775 static const char * const valid_cpu_types[] = { 776 ARM_CPU_TYPE_NAME("cortex-a35"), 777 NULL 778 }; 779 DeviceClass *dc = DEVICE_CLASS(oc); 780 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 781 782 /* Reason: The Aspeed SoC can only be instantiated from a board */ 783 dc->user_creatable = false; 784 dc->realize = aspeed_soc_ast2700_realize; 785 786 sc->valid_cpu_types = valid_cpu_types; 787 sc->silicon_rev = AST2700_A0_SILICON_REV; 788 sc->sram_size = 0x20000; 789 sc->spis_num = 3; 790 sc->wdts_num = 8; 791 sc->macs_num = 1; 792 sc->uarts_num = 13; 793 sc->num_cpus = 4; 794 sc->uarts_base = ASPEED_DEV_UART0; 795 sc->irqmap = aspeed_soc_ast2700a0_irqmap; 796 sc->memmap = aspeed_soc_ast2700_memmap; 797 sc->get_irq = aspeed_soc_ast2700_get_irq; 798 } 799 800 static const TypeInfo aspeed_soc_ast27x0_types[] = { 801 { 802 .name = TYPE_ASPEED27X0_SOC, 803 .parent = TYPE_ASPEED_SOC, 804 .instance_size = sizeof(Aspeed27x0SoCState), 805 .abstract = true, 806 }, { 807 .name = "ast2700-a0", 808 .parent = TYPE_ASPEED27X0_SOC, 809 .instance_init = aspeed_soc_ast2700_init, 810 .class_init = aspeed_soc_ast2700a0_class_init, 811 }, 812 }; 813 814 DEFINE_TYPES(aspeed_soc_ast27x0_types) 815