1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * processor_thermal_device.h 4 * Copyright (c) 2020, Intel Corporation. 5 */ 6 7 #ifndef __PROCESSOR_THERMAL_DEVICE_H__ 8 #define __PROCESSOR_THERMAL_DEVICE_H__ 9 10 #include <linux/intel_rapl.h> 11 12 #define PCI_DEVICE_ID_INTEL_ADL_THERMAL 0x461d 13 #define PCI_DEVICE_ID_INTEL_ARL_S_THERMAL 0xAD03 14 #define PCI_DEVICE_ID_INTEL_BDW_THERMAL 0x1603 15 #define PCI_DEVICE_ID_INTEL_BSW_THERMAL 0x22DC 16 17 #define PCI_DEVICE_ID_INTEL_BXT0_THERMAL 0x0A8C 18 #define PCI_DEVICE_ID_INTEL_BXT1_THERMAL 0x1A8C 19 #define PCI_DEVICE_ID_INTEL_BXTX_THERMAL 0x4A8C 20 #define PCI_DEVICE_ID_INTEL_BXTP_THERMAL 0x5A8C 21 22 #define PCI_DEVICE_ID_INTEL_CNL_THERMAL 0x5a03 23 #define PCI_DEVICE_ID_INTEL_CFL_THERMAL 0x3E83 24 #define PCI_DEVICE_ID_INTEL_GLK_THERMAL 0x318C 25 #define PCI_DEVICE_ID_INTEL_HSB_THERMAL 0x0A03 26 #define PCI_DEVICE_ID_INTEL_ICL_THERMAL 0x8a03 27 #define PCI_DEVICE_ID_INTEL_JSL_THERMAL 0x4E03 28 #define PCI_DEVICE_ID_INTEL_LNLM_THERMAL 0x641D 29 #define PCI_DEVICE_ID_INTEL_MTLP_THERMAL 0x7D03 30 #define PCI_DEVICE_ID_INTEL_RPL_THERMAL 0xA71D 31 #define PCI_DEVICE_ID_INTEL_SKL_THERMAL 0x1903 32 #define PCI_DEVICE_ID_INTEL_TGL_THERMAL 0x9A03 33 #define PCI_DEVICE_ID_INTEL_PTL_THERMAL 0xB01D 34 35 struct power_config { 36 u32 index; 37 u32 min_uw; 38 u32 max_uw; 39 u32 tmin_us; 40 u32 tmax_us; 41 u32 step_uw; 42 }; 43 44 struct proc_thermal_device { 45 struct device *dev; 46 struct acpi_device *adev; 47 struct power_config power_limits[2]; 48 struct int34x_thermal_zone *int340x_zone; 49 struct intel_soc_dts_sensors *soc_dts; 50 u32 mmio_feature_mask; 51 void __iomem *mmio_base; 52 void *priv_data; 53 }; 54 55 struct rapl_mmio_regs { 56 u64 reg_unit; 57 u64 regs[RAPL_DOMAIN_MAX][RAPL_DOMAIN_REG_MAX]; 58 int limits[RAPL_DOMAIN_MAX]; 59 }; 60 61 #define PROC_THERMAL_FEATURE_NONE 0x00 62 #define PROC_THERMAL_FEATURE_RAPL 0x01 63 #define PROC_THERMAL_FEATURE_FIVR 0x02 64 #define PROC_THERMAL_FEATURE_DVFS 0x04 65 #define PROC_THERMAL_FEATURE_WT_REQ 0x08 66 #define PROC_THERMAL_FEATURE_DLVR 0x10 67 #define PROC_THERMAL_FEATURE_WT_HINT 0x20 68 #define PROC_THERMAL_FEATURE_POWER_FLOOR 0x40 69 #define PROC_THERMAL_FEATURE_MSI_SUPPORT 0x80 70 #define PROC_THERMAL_FEATURE_PTC 0x100 71 72 #if IS_ENABLED(CONFIG_PROC_THERMAL_MMIO_RAPL) 73 int proc_thermal_rapl_add(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 74 void proc_thermal_rapl_remove(void); 75 #else 76 static int __maybe_unused proc_thermal_rapl_add(struct pci_dev *pdev, 77 struct proc_thermal_device *proc_priv) 78 { 79 return 0; 80 } 81 82 static void __maybe_unused proc_thermal_rapl_remove(void) 83 { 84 } 85 #endif 86 87 int proc_thermal_rfim_add(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 88 void proc_thermal_rfim_remove(struct pci_dev *pdev); 89 90 int proc_thermal_wt_req_add(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 91 void proc_thermal_wt_req_remove(struct pci_dev *pdev); 92 93 #define MBOX_CMD_WORKLOAD_TYPE_READ 0x0E 94 #define MBOX_CMD_WORKLOAD_TYPE_WRITE 0x0F 95 96 #define MBOX_DATA_BIT_AC_DC 30 97 #define MBOX_DATA_BIT_VALID 31 98 99 #define SOC_WT_RES_INT_STATUS_OFFSET 0x5B18 100 #define SOC_WT_RES_INT_STATUS_MASK GENMASK_ULL(3, 2) 101 102 int proc_thermal_read_power_floor_status(struct proc_thermal_device *proc_priv); 103 int proc_thermal_power_floor_set_state(struct proc_thermal_device *proc_priv, bool enable); 104 bool proc_thermal_power_floor_get_state(struct proc_thermal_device *proc_priv); 105 void proc_thermal_power_floor_intr_callback(struct pci_dev *pdev, 106 struct proc_thermal_device *proc_priv); 107 bool proc_thermal_check_power_floor_intr(struct proc_thermal_device *proc_priv); 108 109 int processor_thermal_send_mbox_read_cmd(struct pci_dev *pdev, u16 id, u64 *resp); 110 int processor_thermal_send_mbox_write_cmd(struct pci_dev *pdev, u16 id, u32 data); 111 int processor_thermal_mbox_interrupt_config(struct pci_dev *pdev, bool enable, int enable_bit, 112 int time_window); 113 int proc_thermal_add(struct device *dev, struct proc_thermal_device *priv); 114 void proc_thermal_remove(struct proc_thermal_device *proc_priv); 115 116 int proc_thermal_wt_hint_add(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 117 void proc_thermal_wt_hint_remove(struct pci_dev *pdev); 118 void proc_thermal_wt_intr_callback(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 119 bool proc_thermal_check_wt_intr(struct proc_thermal_device *proc_priv); 120 121 int proc_thermal_suspend(struct device *dev); 122 int proc_thermal_resume(struct device *dev); 123 int proc_thermal_mmio_add(struct pci_dev *pdev, 124 struct proc_thermal_device *proc_priv, 125 kernel_ulong_t feature_mask); 126 void proc_thermal_mmio_remove(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 127 int proc_thermal_ptc_add(struct pci_dev *pdev, struct proc_thermal_device *proc_priv); 128 void proc_thermal_ptc_remove(struct pci_dev *pdev); 129 #endif 130