1 /*
2  * Copyright (c) 2016, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #include <linux/netdevice.h>
34 #include <net/bonding.h>
35 #include <linux/mlx5/driver.h>
36 #include <linux/mlx5/eswitch.h>
37 #include <linux/mlx5/vport.h>
38 #include "lib/devcom.h"
39 #include "mlx5_core.h"
40 #include "eswitch.h"
41 #include "esw/acl/ofld.h"
42 #include "lag.h"
43 #include "mp.h"
44 #include "mpesw.h"
45 
46 enum {
47 	MLX5_LAG_EGRESS_PORT_1 = 1,
48 	MLX5_LAG_EGRESS_PORT_2,
49 };
50 
51 /* General purpose, use for short periods of time.
52  * Beware of lock dependencies (preferably, no locks should be acquired
53  * under it).
54  */
55 static DEFINE_SPINLOCK(lag_lock);
56 
get_port_sel_mode(enum mlx5_lag_mode mode,unsigned long flags)57 static int get_port_sel_mode(enum mlx5_lag_mode mode, unsigned long flags)
58 {
59 	if (test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &flags))
60 		return MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT;
61 
62 	if (mode == MLX5_LAG_MODE_MPESW)
63 		return MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_MPESW;
64 
65 	return MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY;
66 }
67 
lag_active_port_bits(struct mlx5_lag * ldev)68 static u8 lag_active_port_bits(struct mlx5_lag *ldev)
69 {
70 	u8 enabled_ports[MLX5_MAX_PORTS] = {};
71 	u8 active_port = 0;
72 	int num_enabled;
73 	int idx;
74 
75 	mlx5_infer_tx_enabled(&ldev->tracker, ldev->ports, enabled_ports,
76 			      &num_enabled);
77 	for (idx = 0; idx < num_enabled; idx++)
78 		active_port |= BIT_MASK(enabled_ports[idx]);
79 
80 	return active_port;
81 }
82 
mlx5_cmd_create_lag(struct mlx5_core_dev * dev,u8 * ports,int mode,unsigned long flags)83 static int mlx5_cmd_create_lag(struct mlx5_core_dev *dev, u8 *ports, int mode,
84 			       unsigned long flags)
85 {
86 	bool fdb_sel_mode = test_bit(MLX5_LAG_MODE_FLAG_FDB_SEL_MODE_NATIVE,
87 				     &flags);
88 	int port_sel_mode = get_port_sel_mode(mode, flags);
89 	u32 in[MLX5_ST_SZ_DW(create_lag_in)] = {};
90 	void *lag_ctx;
91 
92 	lag_ctx = MLX5_ADDR_OF(create_lag_in, in, ctx);
93 	MLX5_SET(create_lag_in, in, opcode, MLX5_CMD_OP_CREATE_LAG);
94 	MLX5_SET(lagc, lag_ctx, fdb_selection_mode, fdb_sel_mode);
95 
96 	switch (port_sel_mode) {
97 	case MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY:
98 		MLX5_SET(lagc, lag_ctx, tx_remap_affinity_1, ports[0]);
99 		MLX5_SET(lagc, lag_ctx, tx_remap_affinity_2, ports[1]);
100 		break;
101 	case MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT:
102 		if (!MLX5_CAP_PORT_SELECTION(dev, port_select_flow_table_bypass))
103 			break;
104 
105 		MLX5_SET(lagc, lag_ctx, active_port,
106 			 lag_active_port_bits(mlx5_lag_dev(dev)));
107 		break;
108 	default:
109 		break;
110 	}
111 	MLX5_SET(lagc, lag_ctx, port_select_mode, port_sel_mode);
112 
113 	return mlx5_cmd_exec_in(dev, create_lag, in);
114 }
115 
mlx5_cmd_modify_lag(struct mlx5_core_dev * dev,u8 num_ports,u8 * ports)116 static int mlx5_cmd_modify_lag(struct mlx5_core_dev *dev, u8 num_ports,
117 			       u8 *ports)
118 {
119 	u32 in[MLX5_ST_SZ_DW(modify_lag_in)] = {};
120 	void *lag_ctx = MLX5_ADDR_OF(modify_lag_in, in, ctx);
121 
122 	MLX5_SET(modify_lag_in, in, opcode, MLX5_CMD_OP_MODIFY_LAG);
123 	MLX5_SET(modify_lag_in, in, field_select, 0x1);
124 
125 	MLX5_SET(lagc, lag_ctx, tx_remap_affinity_1, ports[0]);
126 	MLX5_SET(lagc, lag_ctx, tx_remap_affinity_2, ports[1]);
127 
128 	return mlx5_cmd_exec_in(dev, modify_lag, in);
129 }
130 
mlx5_cmd_create_vport_lag(struct mlx5_core_dev * dev)131 int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev)
132 {
133 	u32 in[MLX5_ST_SZ_DW(create_vport_lag_in)] = {};
134 
135 	MLX5_SET(create_vport_lag_in, in, opcode, MLX5_CMD_OP_CREATE_VPORT_LAG);
136 
137 	return mlx5_cmd_exec_in(dev, create_vport_lag, in);
138 }
139 EXPORT_SYMBOL(mlx5_cmd_create_vport_lag);
140 
mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev * dev)141 int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev)
142 {
143 	u32 in[MLX5_ST_SZ_DW(destroy_vport_lag_in)] = {};
144 
145 	MLX5_SET(destroy_vport_lag_in, in, opcode, MLX5_CMD_OP_DESTROY_VPORT_LAG);
146 
147 	return mlx5_cmd_exec_in(dev, destroy_vport_lag, in);
148 }
149 EXPORT_SYMBOL(mlx5_cmd_destroy_vport_lag);
150 
mlx5_infer_tx_disabled(struct lag_tracker * tracker,u8 num_ports,u8 * ports,int * num_disabled)151 static void mlx5_infer_tx_disabled(struct lag_tracker *tracker, u8 num_ports,
152 				   u8 *ports, int *num_disabled)
153 {
154 	int i;
155 
156 	*num_disabled = 0;
157 	for (i = 0; i < num_ports; i++) {
158 		if (!tracker->netdev_state[i].tx_enabled ||
159 		    !tracker->netdev_state[i].link_up)
160 			ports[(*num_disabled)++] = i;
161 	}
162 }
163 
mlx5_infer_tx_enabled(struct lag_tracker * tracker,u8 num_ports,u8 * ports,int * num_enabled)164 void mlx5_infer_tx_enabled(struct lag_tracker *tracker, u8 num_ports,
165 			   u8 *ports, int *num_enabled)
166 {
167 	int i;
168 
169 	*num_enabled = 0;
170 	for (i = 0; i < num_ports; i++) {
171 		if (tracker->netdev_state[i].tx_enabled &&
172 		    tracker->netdev_state[i].link_up)
173 			ports[(*num_enabled)++] = i;
174 	}
175 
176 	if (*num_enabled == 0)
177 		mlx5_infer_tx_disabled(tracker, num_ports, ports, num_enabled);
178 }
179 
mlx5_lag_print_mapping(struct mlx5_core_dev * dev,struct mlx5_lag * ldev,struct lag_tracker * tracker,unsigned long flags)180 static void mlx5_lag_print_mapping(struct mlx5_core_dev *dev,
181 				   struct mlx5_lag *ldev,
182 				   struct lag_tracker *tracker,
183 				   unsigned long flags)
184 {
185 	char buf[MLX5_MAX_PORTS * 10 + 1] = {};
186 	u8 enabled_ports[MLX5_MAX_PORTS] = {};
187 	int written = 0;
188 	int num_enabled;
189 	int idx;
190 	int err;
191 	int i;
192 	int j;
193 
194 	if (test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &flags)) {
195 		mlx5_infer_tx_enabled(tracker, ldev->ports, enabled_ports,
196 				      &num_enabled);
197 		for (i = 0; i < num_enabled; i++) {
198 			err = scnprintf(buf + written, 4, "%d, ", enabled_ports[i] + 1);
199 			if (err != 3)
200 				return;
201 			written += err;
202 		}
203 		buf[written - 2] = 0;
204 		mlx5_core_info(dev, "lag map active ports: %s\n", buf);
205 	} else {
206 		for (i = 0; i < ldev->ports; i++) {
207 			for (j  = 0; j < ldev->buckets; j++) {
208 				idx = i * ldev->buckets + j;
209 				err = scnprintf(buf + written, 10,
210 						" port %d:%d", i + 1, ldev->v2p_map[idx]);
211 				if (err != 9)
212 					return;
213 				written += err;
214 			}
215 		}
216 		mlx5_core_info(dev, "lag map:%s\n", buf);
217 	}
218 }
219 
220 static int mlx5_lag_netdev_event(struct notifier_block *this,
221 				 unsigned long event, void *ptr);
222 static void mlx5_do_bond_work(struct work_struct *work);
223 
mlx5_ldev_free(struct kref * ref)224 static void mlx5_ldev_free(struct kref *ref)
225 {
226 	struct mlx5_lag *ldev = container_of(ref, struct mlx5_lag, ref);
227 
228 	if (ldev->nb.notifier_call)
229 		unregister_netdevice_notifier_net(&init_net, &ldev->nb);
230 	mlx5_lag_mp_cleanup(ldev);
231 	cancel_delayed_work_sync(&ldev->bond_work);
232 	destroy_workqueue(ldev->wq);
233 	mutex_destroy(&ldev->lock);
234 	kfree(ldev);
235 }
236 
mlx5_ldev_put(struct mlx5_lag * ldev)237 static void mlx5_ldev_put(struct mlx5_lag *ldev)
238 {
239 	kref_put(&ldev->ref, mlx5_ldev_free);
240 }
241 
mlx5_ldev_get(struct mlx5_lag * ldev)242 static void mlx5_ldev_get(struct mlx5_lag *ldev)
243 {
244 	kref_get(&ldev->ref);
245 }
246 
mlx5_lag_dev_alloc(struct mlx5_core_dev * dev)247 static struct mlx5_lag *mlx5_lag_dev_alloc(struct mlx5_core_dev *dev)
248 {
249 	struct mlx5_lag *ldev;
250 	int err;
251 
252 	ldev = kzalloc(sizeof(*ldev), GFP_KERNEL);
253 	if (!ldev)
254 		return NULL;
255 
256 	ldev->wq = create_singlethread_workqueue("mlx5_lag");
257 	if (!ldev->wq) {
258 		kfree(ldev);
259 		return NULL;
260 	}
261 
262 	kref_init(&ldev->ref);
263 	mutex_init(&ldev->lock);
264 	INIT_DELAYED_WORK(&ldev->bond_work, mlx5_do_bond_work);
265 
266 	ldev->nb.notifier_call = mlx5_lag_netdev_event;
267 	if (register_netdevice_notifier_net(&init_net, &ldev->nb)) {
268 		ldev->nb.notifier_call = NULL;
269 		mlx5_core_err(dev, "Failed to register LAG netdev notifier\n");
270 	}
271 	ldev->mode = MLX5_LAG_MODE_NONE;
272 
273 	err = mlx5_lag_mp_init(ldev);
274 	if (err)
275 		mlx5_core_err(dev, "Failed to init multipath lag err=%d\n",
276 			      err);
277 
278 	ldev->ports = MLX5_CAP_GEN(dev, num_lag_ports);
279 	ldev->buckets = 1;
280 
281 	return ldev;
282 }
283 
mlx5_lag_dev_get_netdev_idx(struct mlx5_lag * ldev,struct net_device * ndev)284 int mlx5_lag_dev_get_netdev_idx(struct mlx5_lag *ldev,
285 				struct net_device *ndev)
286 {
287 	int i;
288 
289 	for (i = 0; i < ldev->ports; i++)
290 		if (ldev->pf[i].netdev == ndev)
291 			return i;
292 
293 	return -ENOENT;
294 }
295 
__mlx5_lag_is_roce(struct mlx5_lag * ldev)296 static bool __mlx5_lag_is_roce(struct mlx5_lag *ldev)
297 {
298 	return ldev->mode == MLX5_LAG_MODE_ROCE;
299 }
300 
__mlx5_lag_is_sriov(struct mlx5_lag * ldev)301 static bool __mlx5_lag_is_sriov(struct mlx5_lag *ldev)
302 {
303 	return ldev->mode == MLX5_LAG_MODE_SRIOV;
304 }
305 
306 /* Create a mapping between steering slots and active ports.
307  * As we have ldev->buckets slots per port first assume the native
308  * mapping should be used.
309  * If there are ports that are disabled fill the relevant slots
310  * with mapping that points to active ports.
311  */
mlx5_infer_tx_affinity_mapping(struct lag_tracker * tracker,u8 num_ports,u8 buckets,u8 * ports)312 static void mlx5_infer_tx_affinity_mapping(struct lag_tracker *tracker,
313 					   u8 num_ports,
314 					   u8 buckets,
315 					   u8 *ports)
316 {
317 	int disabled[MLX5_MAX_PORTS] = {};
318 	int enabled[MLX5_MAX_PORTS] = {};
319 	int disabled_ports_num = 0;
320 	int enabled_ports_num = 0;
321 	int idx;
322 	u32 rand;
323 	int i;
324 	int j;
325 
326 	for (i = 0; i < num_ports; i++) {
327 		if (tracker->netdev_state[i].tx_enabled &&
328 		    tracker->netdev_state[i].link_up)
329 			enabled[enabled_ports_num++] = i;
330 		else
331 			disabled[disabled_ports_num++] = i;
332 	}
333 
334 	/* Use native mapping by default where each port's buckets
335 	 * point the native port: 1 1 1 .. 1 2 2 2 ... 2 3 3 3 ... 3 etc
336 	 */
337 	for (i = 0; i < num_ports; i++)
338 		for (j = 0; j < buckets; j++) {
339 			idx = i * buckets + j;
340 			ports[idx] = MLX5_LAG_EGRESS_PORT_1 + i;
341 		}
342 
343 	/* If all ports are disabled/enabled keep native mapping */
344 	if (enabled_ports_num == num_ports ||
345 	    disabled_ports_num == num_ports)
346 		return;
347 
348 	/* Go over the disabled ports and for each assign a random active port */
349 	for (i = 0; i < disabled_ports_num; i++) {
350 		for (j = 0; j < buckets; j++) {
351 			get_random_bytes(&rand, 4);
352 			ports[disabled[i] * buckets + j] = enabled[rand % enabled_ports_num] + 1;
353 		}
354 	}
355 }
356 
mlx5_lag_has_drop_rule(struct mlx5_lag * ldev)357 static bool mlx5_lag_has_drop_rule(struct mlx5_lag *ldev)
358 {
359 	int i;
360 
361 	for (i = 0; i < ldev->ports; i++)
362 		if (ldev->pf[i].has_drop)
363 			return true;
364 	return false;
365 }
366 
mlx5_lag_drop_rule_cleanup(struct mlx5_lag * ldev)367 static void mlx5_lag_drop_rule_cleanup(struct mlx5_lag *ldev)
368 {
369 	int i;
370 
371 	for (i = 0; i < ldev->ports; i++) {
372 		if (!ldev->pf[i].has_drop)
373 			continue;
374 
375 		mlx5_esw_acl_ingress_vport_drop_rule_destroy(ldev->pf[i].dev->priv.eswitch,
376 							     MLX5_VPORT_UPLINK);
377 		ldev->pf[i].has_drop = false;
378 	}
379 }
380 
mlx5_lag_drop_rule_setup(struct mlx5_lag * ldev,struct lag_tracker * tracker)381 static void mlx5_lag_drop_rule_setup(struct mlx5_lag *ldev,
382 				     struct lag_tracker *tracker)
383 {
384 	u8 disabled_ports[MLX5_MAX_PORTS] = {};
385 	struct mlx5_core_dev *dev;
386 	int disabled_index;
387 	int num_disabled;
388 	int err;
389 	int i;
390 
391 	/* First delete the current drop rule so there won't be any dropped
392 	 * packets
393 	 */
394 	mlx5_lag_drop_rule_cleanup(ldev);
395 
396 	if (!ldev->tracker.has_inactive)
397 		return;
398 
399 	mlx5_infer_tx_disabled(tracker, ldev->ports, disabled_ports, &num_disabled);
400 
401 	for (i = 0; i < num_disabled; i++) {
402 		disabled_index = disabled_ports[i];
403 		dev = ldev->pf[disabled_index].dev;
404 		err = mlx5_esw_acl_ingress_vport_drop_rule_create(dev->priv.eswitch,
405 								  MLX5_VPORT_UPLINK);
406 		if (!err)
407 			ldev->pf[disabled_index].has_drop = true;
408 		else
409 			mlx5_core_err(dev,
410 				      "Failed to create lag drop rule, error: %d", err);
411 	}
412 }
413 
mlx5_cmd_modify_active_port(struct mlx5_core_dev * dev,u8 ports)414 static int mlx5_cmd_modify_active_port(struct mlx5_core_dev *dev, u8 ports)
415 {
416 	u32 in[MLX5_ST_SZ_DW(modify_lag_in)] = {};
417 	void *lag_ctx;
418 
419 	lag_ctx = MLX5_ADDR_OF(modify_lag_in, in, ctx);
420 
421 	MLX5_SET(modify_lag_in, in, opcode, MLX5_CMD_OP_MODIFY_LAG);
422 	MLX5_SET(modify_lag_in, in, field_select, 0x2);
423 
424 	MLX5_SET(lagc, lag_ctx, active_port, ports);
425 
426 	return mlx5_cmd_exec_in(dev, modify_lag, in);
427 }
428 
_mlx5_modify_lag(struct mlx5_lag * ldev,u8 * ports)429 static int _mlx5_modify_lag(struct mlx5_lag *ldev, u8 *ports)
430 {
431 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
432 	u8 active_ports;
433 	int ret;
434 
435 	if (test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &ldev->mode_flags)) {
436 		ret = mlx5_lag_port_sel_modify(ldev, ports);
437 		if (ret ||
438 		    !MLX5_CAP_PORT_SELECTION(dev0, port_select_flow_table_bypass))
439 			return ret;
440 
441 		active_ports = lag_active_port_bits(ldev);
442 
443 		return mlx5_cmd_modify_active_port(dev0, active_ports);
444 	}
445 	return mlx5_cmd_modify_lag(dev0, ldev->ports, ports);
446 }
447 
mlx5_modify_lag(struct mlx5_lag * ldev,struct lag_tracker * tracker)448 void mlx5_modify_lag(struct mlx5_lag *ldev,
449 		     struct lag_tracker *tracker)
450 {
451 	u8 ports[MLX5_MAX_PORTS * MLX5_LAG_MAX_HASH_BUCKETS] = {};
452 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
453 	int idx;
454 	int err;
455 	int i;
456 	int j;
457 
458 	mlx5_infer_tx_affinity_mapping(tracker, ldev->ports, ldev->buckets, ports);
459 
460 	for (i = 0; i < ldev->ports; i++) {
461 		for (j = 0; j < ldev->buckets; j++) {
462 			idx = i * ldev->buckets + j;
463 			if (ports[idx] == ldev->v2p_map[idx])
464 				continue;
465 			err = _mlx5_modify_lag(ldev, ports);
466 			if (err) {
467 				mlx5_core_err(dev0,
468 					      "Failed to modify LAG (%d)\n",
469 					      err);
470 				return;
471 			}
472 			memcpy(ldev->v2p_map, ports, sizeof(ports));
473 
474 			mlx5_lag_print_mapping(dev0, ldev, tracker,
475 					       ldev->mode_flags);
476 			break;
477 		}
478 	}
479 
480 	if (tracker->tx_type == NETDEV_LAG_TX_TYPE_ACTIVEBACKUP &&
481 	    !(ldev->mode == MLX5_LAG_MODE_ROCE))
482 		mlx5_lag_drop_rule_setup(ldev, tracker);
483 }
484 
mlx5_lag_set_port_sel_mode_roce(struct mlx5_lag * ldev,unsigned long * flags)485 static int mlx5_lag_set_port_sel_mode_roce(struct mlx5_lag *ldev,
486 					   unsigned long *flags)
487 {
488 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
489 
490 	if (!MLX5_CAP_PORT_SELECTION(dev0, port_select_flow_table)) {
491 		if (ldev->ports > 2)
492 			return -EINVAL;
493 		return 0;
494 	}
495 
496 	if (ldev->ports > 2)
497 		ldev->buckets = MLX5_LAG_MAX_HASH_BUCKETS;
498 
499 	set_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, flags);
500 
501 	return 0;
502 }
503 
mlx5_lag_set_port_sel_mode_offloads(struct mlx5_lag * ldev,struct lag_tracker * tracker,enum mlx5_lag_mode mode,unsigned long * flags)504 static void mlx5_lag_set_port_sel_mode_offloads(struct mlx5_lag *ldev,
505 						struct lag_tracker *tracker,
506 						enum mlx5_lag_mode mode,
507 						unsigned long *flags)
508 {
509 	struct lag_func *dev0 = &ldev->pf[MLX5_LAG_P1];
510 
511 	if (mode == MLX5_LAG_MODE_MPESW)
512 		return;
513 
514 	if (MLX5_CAP_PORT_SELECTION(dev0->dev, port_select_flow_table) &&
515 	    tracker->tx_type == NETDEV_LAG_TX_TYPE_HASH) {
516 		if (ldev->ports > 2)
517 			ldev->buckets = MLX5_LAG_MAX_HASH_BUCKETS;
518 		set_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, flags);
519 	}
520 }
521 
mlx5_lag_set_flags(struct mlx5_lag * ldev,enum mlx5_lag_mode mode,struct lag_tracker * tracker,bool shared_fdb,unsigned long * flags)522 static int mlx5_lag_set_flags(struct mlx5_lag *ldev, enum mlx5_lag_mode mode,
523 			      struct lag_tracker *tracker, bool shared_fdb,
524 			      unsigned long *flags)
525 {
526 	bool roce_lag = mode == MLX5_LAG_MODE_ROCE;
527 
528 	*flags = 0;
529 	if (shared_fdb) {
530 		set_bit(MLX5_LAG_MODE_FLAG_SHARED_FDB, flags);
531 		set_bit(MLX5_LAG_MODE_FLAG_FDB_SEL_MODE_NATIVE, flags);
532 	}
533 
534 	if (mode == MLX5_LAG_MODE_MPESW)
535 		set_bit(MLX5_LAG_MODE_FLAG_FDB_SEL_MODE_NATIVE, flags);
536 
537 	if (roce_lag)
538 		return mlx5_lag_set_port_sel_mode_roce(ldev, flags);
539 
540 	mlx5_lag_set_port_sel_mode_offloads(ldev, tracker, mode, flags);
541 	return 0;
542 }
543 
mlx5_get_str_port_sel_mode(enum mlx5_lag_mode mode,unsigned long flags)544 char *mlx5_get_str_port_sel_mode(enum mlx5_lag_mode mode, unsigned long flags)
545 {
546 	int port_sel_mode = get_port_sel_mode(mode, flags);
547 
548 	switch (port_sel_mode) {
549 	case MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY: return "queue_affinity";
550 	case MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT: return "hash";
551 	case MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_MPESW: return "mpesw";
552 	default: return "invalid";
553 	}
554 }
555 
mlx5_lag_create_single_fdb(struct mlx5_lag * ldev)556 static int mlx5_lag_create_single_fdb(struct mlx5_lag *ldev)
557 {
558 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
559 	struct mlx5_eswitch *master_esw = dev0->priv.eswitch;
560 	int err;
561 	int i;
562 
563 	for (i = MLX5_LAG_P1 + 1; i < ldev->ports; i++) {
564 		struct mlx5_eswitch *slave_esw = ldev->pf[i].dev->priv.eswitch;
565 
566 		err = mlx5_eswitch_offloads_single_fdb_add_one(master_esw,
567 							       slave_esw, ldev->ports);
568 		if (err)
569 			goto err;
570 	}
571 	return 0;
572 err:
573 	for (; i > MLX5_LAG_P1; i--)
574 		mlx5_eswitch_offloads_single_fdb_del_one(master_esw,
575 							 ldev->pf[i].dev->priv.eswitch);
576 	return err;
577 }
578 
mlx5_create_lag(struct mlx5_lag * ldev,struct lag_tracker * tracker,enum mlx5_lag_mode mode,unsigned long flags)579 static int mlx5_create_lag(struct mlx5_lag *ldev,
580 			   struct lag_tracker *tracker,
581 			   enum mlx5_lag_mode mode,
582 			   unsigned long flags)
583 {
584 	bool shared_fdb = test_bit(MLX5_LAG_MODE_FLAG_SHARED_FDB, &flags);
585 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
586 	u32 in[MLX5_ST_SZ_DW(destroy_lag_in)] = {};
587 	int err;
588 
589 	if (tracker)
590 		mlx5_lag_print_mapping(dev0, ldev, tracker, flags);
591 	mlx5_core_info(dev0, "shared_fdb:%d mode:%s\n",
592 		       shared_fdb, mlx5_get_str_port_sel_mode(mode, flags));
593 
594 	err = mlx5_cmd_create_lag(dev0, ldev->v2p_map, mode, flags);
595 	if (err) {
596 		mlx5_core_err(dev0,
597 			      "Failed to create LAG (%d)\n",
598 			      err);
599 		return err;
600 	}
601 
602 	if (shared_fdb) {
603 		err = mlx5_lag_create_single_fdb(ldev);
604 		if (err)
605 			mlx5_core_err(dev0, "Can't enable single FDB mode\n");
606 		else
607 			mlx5_core_info(dev0, "Operation mode is single FDB\n");
608 	}
609 
610 	if (err) {
611 		MLX5_SET(destroy_lag_in, in, opcode, MLX5_CMD_OP_DESTROY_LAG);
612 		if (mlx5_cmd_exec_in(dev0, destroy_lag, in))
613 			mlx5_core_err(dev0,
614 				      "Failed to deactivate RoCE LAG; driver restart required\n");
615 	}
616 
617 	return err;
618 }
619 
mlx5_activate_lag(struct mlx5_lag * ldev,struct lag_tracker * tracker,enum mlx5_lag_mode mode,bool shared_fdb)620 int mlx5_activate_lag(struct mlx5_lag *ldev,
621 		      struct lag_tracker *tracker,
622 		      enum mlx5_lag_mode mode,
623 		      bool shared_fdb)
624 {
625 	bool roce_lag = mode == MLX5_LAG_MODE_ROCE;
626 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
627 	unsigned long flags = 0;
628 	int err;
629 
630 	err = mlx5_lag_set_flags(ldev, mode, tracker, shared_fdb, &flags);
631 	if (err)
632 		return err;
633 
634 	if (mode != MLX5_LAG_MODE_MPESW) {
635 		mlx5_infer_tx_affinity_mapping(tracker, ldev->ports, ldev->buckets, ldev->v2p_map);
636 		if (test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &flags)) {
637 			err = mlx5_lag_port_sel_create(ldev, tracker->hash_type,
638 						       ldev->v2p_map);
639 			if (err) {
640 				mlx5_core_err(dev0,
641 					      "Failed to create LAG port selection(%d)\n",
642 					      err);
643 				return err;
644 			}
645 		}
646 	}
647 
648 	err = mlx5_create_lag(ldev, tracker, mode, flags);
649 	if (err) {
650 		if (test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &flags))
651 			mlx5_lag_port_sel_destroy(ldev);
652 		if (roce_lag)
653 			mlx5_core_err(dev0,
654 				      "Failed to activate RoCE LAG\n");
655 		else
656 			mlx5_core_err(dev0,
657 				      "Failed to activate VF LAG\n"
658 				      "Make sure all VFs are unbound prior to VF LAG activation or deactivation\n");
659 		return err;
660 	}
661 
662 	if (tracker && tracker->tx_type == NETDEV_LAG_TX_TYPE_ACTIVEBACKUP &&
663 	    !roce_lag)
664 		mlx5_lag_drop_rule_setup(ldev, tracker);
665 
666 	ldev->mode = mode;
667 	ldev->mode_flags = flags;
668 	return 0;
669 }
670 
mlx5_deactivate_lag(struct mlx5_lag * ldev)671 int mlx5_deactivate_lag(struct mlx5_lag *ldev)
672 {
673 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
674 	struct mlx5_eswitch *master_esw = dev0->priv.eswitch;
675 	u32 in[MLX5_ST_SZ_DW(destroy_lag_in)] = {};
676 	bool roce_lag = __mlx5_lag_is_roce(ldev);
677 	unsigned long flags = ldev->mode_flags;
678 	int err;
679 	int i;
680 
681 	ldev->mode = MLX5_LAG_MODE_NONE;
682 	ldev->mode_flags = 0;
683 	mlx5_lag_mp_reset(ldev);
684 
685 	if (test_bit(MLX5_LAG_MODE_FLAG_SHARED_FDB, &flags)) {
686 		for (i = MLX5_LAG_P1 + 1; i < ldev->ports; i++)
687 			mlx5_eswitch_offloads_single_fdb_del_one(master_esw,
688 								 ldev->pf[i].dev->priv.eswitch);
689 		clear_bit(MLX5_LAG_MODE_FLAG_SHARED_FDB, &flags);
690 	}
691 
692 	MLX5_SET(destroy_lag_in, in, opcode, MLX5_CMD_OP_DESTROY_LAG);
693 	err = mlx5_cmd_exec_in(dev0, destroy_lag, in);
694 	if (err) {
695 		if (roce_lag) {
696 			mlx5_core_err(dev0,
697 				      "Failed to deactivate RoCE LAG; driver restart required\n");
698 		} else {
699 			mlx5_core_err(dev0,
700 				      "Failed to deactivate VF LAG; driver restart required\n"
701 				      "Make sure all VFs are unbound prior to VF LAG activation or deactivation\n");
702 		}
703 		return err;
704 	}
705 
706 	if (test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &flags))
707 		mlx5_lag_port_sel_destroy(ldev);
708 	if (mlx5_lag_has_drop_rule(ldev))
709 		mlx5_lag_drop_rule_cleanup(ldev);
710 
711 	return 0;
712 }
713 
714 #define MLX5_LAG_OFFLOADS_SUPPORTED_PORTS 4
mlx5_lag_check_prereq(struct mlx5_lag * ldev)715 bool mlx5_lag_check_prereq(struct mlx5_lag *ldev)
716 {
717 #ifdef CONFIG_MLX5_ESWITCH
718 	struct mlx5_core_dev *dev;
719 	u8 mode;
720 #endif
721 	int i;
722 
723 	for (i = 0; i < ldev->ports; i++)
724 		if (!ldev->pf[i].dev)
725 			return false;
726 
727 #ifdef CONFIG_MLX5_ESWITCH
728 	for (i = 0; i < ldev->ports; i++) {
729 		dev = ldev->pf[i].dev;
730 		if (mlx5_eswitch_num_vfs(dev->priv.eswitch) && !is_mdev_switchdev_mode(dev))
731 			return false;
732 	}
733 
734 	dev = ldev->pf[MLX5_LAG_P1].dev;
735 	mode = mlx5_eswitch_mode(dev);
736 	for (i = 0; i < ldev->ports; i++)
737 		if (mlx5_eswitch_mode(ldev->pf[i].dev) != mode)
738 			return false;
739 
740 	if (mode == MLX5_ESWITCH_OFFLOADS && ldev->ports > MLX5_LAG_OFFLOADS_SUPPORTED_PORTS)
741 		return false;
742 #else
743 	for (i = 0; i < ldev->ports; i++)
744 		if (mlx5_sriov_is_enabled(ldev->pf[i].dev))
745 			return false;
746 #endif
747 	return true;
748 }
749 
mlx5_lag_add_devices(struct mlx5_lag * ldev)750 void mlx5_lag_add_devices(struct mlx5_lag *ldev)
751 {
752 	int i;
753 
754 	for (i = 0; i < ldev->ports; i++) {
755 		if (!ldev->pf[i].dev)
756 			continue;
757 
758 		if (ldev->pf[i].dev->priv.flags &
759 		    MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV)
760 			continue;
761 
762 		ldev->pf[i].dev->priv.flags &= ~MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
763 		mlx5_rescan_drivers_locked(ldev->pf[i].dev);
764 	}
765 }
766 
mlx5_lag_remove_devices(struct mlx5_lag * ldev)767 void mlx5_lag_remove_devices(struct mlx5_lag *ldev)
768 {
769 	int i;
770 
771 	for (i = 0; i < ldev->ports; i++) {
772 		if (!ldev->pf[i].dev)
773 			continue;
774 
775 		if (ldev->pf[i].dev->priv.flags &
776 		    MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV)
777 			continue;
778 
779 		ldev->pf[i].dev->priv.flags |= MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
780 		mlx5_rescan_drivers_locked(ldev->pf[i].dev);
781 	}
782 }
783 
mlx5_disable_lag(struct mlx5_lag * ldev)784 void mlx5_disable_lag(struct mlx5_lag *ldev)
785 {
786 	bool shared_fdb = test_bit(MLX5_LAG_MODE_FLAG_SHARED_FDB, &ldev->mode_flags);
787 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
788 	bool roce_lag;
789 	int err;
790 	int i;
791 
792 	roce_lag = __mlx5_lag_is_roce(ldev);
793 
794 	if (shared_fdb) {
795 		mlx5_lag_remove_devices(ldev);
796 	} else if (roce_lag) {
797 		if (!(dev0->priv.flags & MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV)) {
798 			dev0->priv.flags |= MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
799 			mlx5_rescan_drivers_locked(dev0);
800 		}
801 		for (i = 1; i < ldev->ports; i++)
802 			mlx5_nic_vport_disable_roce(ldev->pf[i].dev);
803 	}
804 
805 	err = mlx5_deactivate_lag(ldev);
806 	if (err)
807 		return;
808 
809 	if (shared_fdb || roce_lag)
810 		mlx5_lag_add_devices(ldev);
811 
812 	if (shared_fdb)
813 		for (i = 0; i < ldev->ports; i++)
814 			if (!(ldev->pf[i].dev->priv.flags & MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV))
815 				mlx5_eswitch_reload_reps(ldev->pf[i].dev->priv.eswitch);
816 }
817 
mlx5_shared_fdb_supported(struct mlx5_lag * ldev)818 static bool mlx5_shared_fdb_supported(struct mlx5_lag *ldev)
819 {
820 	struct mlx5_core_dev *dev;
821 	int i;
822 
823 	for (i = MLX5_LAG_P1 + 1; i < ldev->ports; i++) {
824 		dev = ldev->pf[i].dev;
825 		if (is_mdev_switchdev_mode(dev) &&
826 		    mlx5_eswitch_vport_match_metadata_enabled(dev->priv.eswitch) &&
827 		    MLX5_CAP_GEN(dev, lag_native_fdb_selection) &&
828 		    MLX5_CAP_ESW(dev, root_ft_on_other_esw) &&
829 		    mlx5_eswitch_get_npeers(dev->priv.eswitch) ==
830 		    MLX5_CAP_GEN(dev, num_lag_ports) - 1)
831 			continue;
832 		return false;
833 	}
834 
835 	dev = ldev->pf[MLX5_LAG_P1].dev;
836 	if (is_mdev_switchdev_mode(dev) &&
837 	    mlx5_eswitch_vport_match_metadata_enabled(dev->priv.eswitch) &&
838 	    mlx5_esw_offloads_devcom_is_ready(dev->priv.eswitch) &&
839 	    MLX5_CAP_ESW(dev, esw_shared_ingress_acl) &&
840 	    mlx5_eswitch_get_npeers(dev->priv.eswitch) == MLX5_CAP_GEN(dev, num_lag_ports) - 1)
841 		return true;
842 
843 	return false;
844 }
845 
mlx5_lag_is_roce_lag(struct mlx5_lag * ldev)846 static bool mlx5_lag_is_roce_lag(struct mlx5_lag *ldev)
847 {
848 	bool roce_lag = true;
849 	int i;
850 
851 	for (i = 0; i < ldev->ports; i++)
852 		roce_lag = roce_lag && !mlx5_sriov_is_enabled(ldev->pf[i].dev);
853 
854 #ifdef CONFIG_MLX5_ESWITCH
855 	for (i = 0; i < ldev->ports; i++)
856 		roce_lag = roce_lag && is_mdev_legacy_mode(ldev->pf[i].dev);
857 #endif
858 
859 	return roce_lag;
860 }
861 
mlx5_lag_should_modify_lag(struct mlx5_lag * ldev,bool do_bond)862 static bool mlx5_lag_should_modify_lag(struct mlx5_lag *ldev, bool do_bond)
863 {
864 	return do_bond && __mlx5_lag_is_active(ldev) &&
865 	       ldev->mode != MLX5_LAG_MODE_MPESW;
866 }
867 
mlx5_lag_should_disable_lag(struct mlx5_lag * ldev,bool do_bond)868 static bool mlx5_lag_should_disable_lag(struct mlx5_lag *ldev, bool do_bond)
869 {
870 	return !do_bond && __mlx5_lag_is_active(ldev) &&
871 	       ldev->mode != MLX5_LAG_MODE_MPESW;
872 }
873 
mlx5_do_bond(struct mlx5_lag * ldev)874 static void mlx5_do_bond(struct mlx5_lag *ldev)
875 {
876 	struct mlx5_core_dev *dev0 = ldev->pf[MLX5_LAG_P1].dev;
877 	struct lag_tracker tracker = { };
878 	bool do_bond, roce_lag;
879 	int err;
880 	int i;
881 
882 	if (!mlx5_lag_is_ready(ldev)) {
883 		do_bond = false;
884 	} else {
885 		/* VF LAG is in multipath mode, ignore bond change requests */
886 		if (mlx5_lag_is_multipath(dev0))
887 			return;
888 
889 		tracker = ldev->tracker;
890 
891 		do_bond = tracker.is_bonded && mlx5_lag_check_prereq(ldev);
892 	}
893 
894 	if (do_bond && !__mlx5_lag_is_active(ldev)) {
895 		bool shared_fdb = mlx5_shared_fdb_supported(ldev);
896 
897 		roce_lag = mlx5_lag_is_roce_lag(ldev);
898 
899 		if (shared_fdb || roce_lag)
900 			mlx5_lag_remove_devices(ldev);
901 
902 		err = mlx5_activate_lag(ldev, &tracker,
903 					roce_lag ? MLX5_LAG_MODE_ROCE :
904 						   MLX5_LAG_MODE_SRIOV,
905 					shared_fdb);
906 		if (err) {
907 			if (shared_fdb || roce_lag)
908 				mlx5_lag_add_devices(ldev);
909 
910 			return;
911 		} else if (roce_lag) {
912 			dev0->priv.flags &= ~MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
913 			mlx5_rescan_drivers_locked(dev0);
914 			for (i = 1; i < ldev->ports; i++)
915 				mlx5_nic_vport_enable_roce(ldev->pf[i].dev);
916 		} else if (shared_fdb) {
917 			int i;
918 
919 			dev0->priv.flags &= ~MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
920 			mlx5_rescan_drivers_locked(dev0);
921 
922 			for (i = 0; i < ldev->ports; i++) {
923 				err = mlx5_eswitch_reload_reps(ldev->pf[i].dev->priv.eswitch);
924 				if (err)
925 					break;
926 			}
927 
928 			if (err) {
929 				dev0->priv.flags |= MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
930 				mlx5_rescan_drivers_locked(dev0);
931 				mlx5_deactivate_lag(ldev);
932 				mlx5_lag_add_devices(ldev);
933 				for (i = 0; i < ldev->ports; i++)
934 					mlx5_eswitch_reload_reps(ldev->pf[i].dev->priv.eswitch);
935 				mlx5_core_err(dev0, "Failed to enable lag\n");
936 				return;
937 			}
938 		}
939 	} else if (mlx5_lag_should_modify_lag(ldev, do_bond)) {
940 		mlx5_modify_lag(ldev, &tracker);
941 	} else if (mlx5_lag_should_disable_lag(ldev, do_bond)) {
942 		mlx5_disable_lag(ldev);
943 	}
944 }
945 
946 /* The last mdev to unregister will destroy the workqueue before removing the
947  * devcom component, and as all the mdevs use the same devcom component we are
948  * guaranteed that the devcom is valid while the calling work is running.
949  */
mlx5_lag_get_devcom_comp(struct mlx5_lag * ldev)950 struct mlx5_devcom_comp_dev *mlx5_lag_get_devcom_comp(struct mlx5_lag *ldev)
951 {
952 	struct mlx5_devcom_comp_dev *devcom = NULL;
953 	int i;
954 
955 	mutex_lock(&ldev->lock);
956 	for (i = 0; i < ldev->ports; i++) {
957 		if (ldev->pf[i].dev) {
958 			devcom = ldev->pf[i].dev->priv.hca_devcom_comp;
959 			break;
960 		}
961 	}
962 	mutex_unlock(&ldev->lock);
963 	return devcom;
964 }
965 
mlx5_queue_bond_work(struct mlx5_lag * ldev,unsigned long delay)966 static void mlx5_queue_bond_work(struct mlx5_lag *ldev, unsigned long delay)
967 {
968 	queue_delayed_work(ldev->wq, &ldev->bond_work, delay);
969 }
970 
mlx5_do_bond_work(struct work_struct * work)971 static void mlx5_do_bond_work(struct work_struct *work)
972 {
973 	struct delayed_work *delayed_work = to_delayed_work(work);
974 	struct mlx5_lag *ldev = container_of(delayed_work, struct mlx5_lag,
975 					     bond_work);
976 	struct mlx5_devcom_comp_dev *devcom;
977 	int status;
978 
979 	devcom = mlx5_lag_get_devcom_comp(ldev);
980 	if (!devcom)
981 		return;
982 
983 	status = mlx5_devcom_comp_trylock(devcom);
984 	if (!status) {
985 		mlx5_queue_bond_work(ldev, HZ);
986 		return;
987 	}
988 
989 	mutex_lock(&ldev->lock);
990 	if (ldev->mode_changes_in_progress) {
991 		mutex_unlock(&ldev->lock);
992 		mlx5_devcom_comp_unlock(devcom);
993 		mlx5_queue_bond_work(ldev, HZ);
994 		return;
995 	}
996 
997 	mlx5_do_bond(ldev);
998 	mutex_unlock(&ldev->lock);
999 	mlx5_devcom_comp_unlock(devcom);
1000 }
1001 
mlx5_handle_changeupper_event(struct mlx5_lag * ldev,struct lag_tracker * tracker,struct netdev_notifier_changeupper_info * info)1002 static int mlx5_handle_changeupper_event(struct mlx5_lag *ldev,
1003 					 struct lag_tracker *tracker,
1004 					 struct netdev_notifier_changeupper_info *info)
1005 {
1006 	struct net_device *upper = info->upper_dev, *ndev_tmp;
1007 	struct netdev_lag_upper_info *lag_upper_info = NULL;
1008 	bool is_bonded, is_in_lag, mode_supported;
1009 	bool has_inactive = 0;
1010 	struct slave *slave;
1011 	u8 bond_status = 0;
1012 	int num_slaves = 0;
1013 	int changed = 0;
1014 	int idx;
1015 
1016 	if (!netif_is_lag_master(upper))
1017 		return 0;
1018 
1019 	if (info->linking)
1020 		lag_upper_info = info->upper_info;
1021 
1022 	/* The event may still be of interest if the slave does not belong to
1023 	 * us, but is enslaved to a master which has one or more of our netdevs
1024 	 * as slaves (e.g., if a new slave is added to a master that bonds two
1025 	 * of our netdevs, we should unbond).
1026 	 */
1027 	rcu_read_lock();
1028 	for_each_netdev_in_bond_rcu(upper, ndev_tmp) {
1029 		idx = mlx5_lag_dev_get_netdev_idx(ldev, ndev_tmp);
1030 		if (idx >= 0) {
1031 			slave = bond_slave_get_rcu(ndev_tmp);
1032 			if (slave)
1033 				has_inactive |= bond_is_slave_inactive(slave);
1034 			bond_status |= (1 << idx);
1035 		}
1036 
1037 		num_slaves++;
1038 	}
1039 	rcu_read_unlock();
1040 
1041 	/* None of this lagdev's netdevs are slaves of this master. */
1042 	if (!(bond_status & GENMASK(ldev->ports - 1, 0)))
1043 		return 0;
1044 
1045 	if (lag_upper_info) {
1046 		tracker->tx_type = lag_upper_info->tx_type;
1047 		tracker->hash_type = lag_upper_info->hash_type;
1048 	}
1049 
1050 	tracker->has_inactive = has_inactive;
1051 	/* Determine bonding status:
1052 	 * A device is considered bonded if both its physical ports are slaves
1053 	 * of the same lag master, and only them.
1054 	 */
1055 	is_in_lag = num_slaves == ldev->ports &&
1056 		bond_status == GENMASK(ldev->ports - 1, 0);
1057 
1058 	/* Lag mode must be activebackup or hash. */
1059 	mode_supported = tracker->tx_type == NETDEV_LAG_TX_TYPE_ACTIVEBACKUP ||
1060 			 tracker->tx_type == NETDEV_LAG_TX_TYPE_HASH;
1061 
1062 	is_bonded = is_in_lag && mode_supported;
1063 	if (tracker->is_bonded != is_bonded) {
1064 		tracker->is_bonded = is_bonded;
1065 		changed = 1;
1066 	}
1067 
1068 	if (!is_in_lag)
1069 		return changed;
1070 
1071 	if (!mlx5_lag_is_ready(ldev))
1072 		NL_SET_ERR_MSG_MOD(info->info.extack,
1073 				   "Can't activate LAG offload, PF is configured with more than 64 VFs");
1074 	else if (!mode_supported)
1075 		NL_SET_ERR_MSG_MOD(info->info.extack,
1076 				   "Can't activate LAG offload, TX type isn't supported");
1077 
1078 	return changed;
1079 }
1080 
mlx5_handle_changelowerstate_event(struct mlx5_lag * ldev,struct lag_tracker * tracker,struct net_device * ndev,struct netdev_notifier_changelowerstate_info * info)1081 static int mlx5_handle_changelowerstate_event(struct mlx5_lag *ldev,
1082 					      struct lag_tracker *tracker,
1083 					      struct net_device *ndev,
1084 					      struct netdev_notifier_changelowerstate_info *info)
1085 {
1086 	struct netdev_lag_lower_state_info *lag_lower_info;
1087 	int idx;
1088 
1089 	if (!netif_is_lag_port(ndev))
1090 		return 0;
1091 
1092 	idx = mlx5_lag_dev_get_netdev_idx(ldev, ndev);
1093 	if (idx < 0)
1094 		return 0;
1095 
1096 	/* This information is used to determine virtual to physical
1097 	 * port mapping.
1098 	 */
1099 	lag_lower_info = info->lower_state_info;
1100 	if (!lag_lower_info)
1101 		return 0;
1102 
1103 	tracker->netdev_state[idx] = *lag_lower_info;
1104 
1105 	return 1;
1106 }
1107 
mlx5_handle_changeinfodata_event(struct mlx5_lag * ldev,struct lag_tracker * tracker,struct net_device * ndev)1108 static int mlx5_handle_changeinfodata_event(struct mlx5_lag *ldev,
1109 					    struct lag_tracker *tracker,
1110 					    struct net_device *ndev)
1111 {
1112 	struct net_device *ndev_tmp;
1113 	struct slave *slave;
1114 	bool has_inactive = 0;
1115 	int idx;
1116 
1117 	if (!netif_is_lag_master(ndev))
1118 		return 0;
1119 
1120 	rcu_read_lock();
1121 	for_each_netdev_in_bond_rcu(ndev, ndev_tmp) {
1122 		idx = mlx5_lag_dev_get_netdev_idx(ldev, ndev_tmp);
1123 		if (idx < 0)
1124 			continue;
1125 
1126 		slave = bond_slave_get_rcu(ndev_tmp);
1127 		if (slave)
1128 			has_inactive |= bond_is_slave_inactive(slave);
1129 	}
1130 	rcu_read_unlock();
1131 
1132 	if (tracker->has_inactive == has_inactive)
1133 		return 0;
1134 
1135 	tracker->has_inactive = has_inactive;
1136 
1137 	return 1;
1138 }
1139 
1140 /* this handler is always registered to netdev events */
mlx5_lag_netdev_event(struct notifier_block * this,unsigned long event,void * ptr)1141 static int mlx5_lag_netdev_event(struct notifier_block *this,
1142 				 unsigned long event, void *ptr)
1143 {
1144 	struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
1145 	struct lag_tracker tracker;
1146 	struct mlx5_lag *ldev;
1147 	int changed = 0;
1148 
1149 	if (event != NETDEV_CHANGEUPPER &&
1150 	    event != NETDEV_CHANGELOWERSTATE &&
1151 	    event != NETDEV_CHANGEINFODATA)
1152 		return NOTIFY_DONE;
1153 
1154 	ldev    = container_of(this, struct mlx5_lag, nb);
1155 
1156 	tracker = ldev->tracker;
1157 
1158 	switch (event) {
1159 	case NETDEV_CHANGEUPPER:
1160 		changed = mlx5_handle_changeupper_event(ldev, &tracker, ptr);
1161 		break;
1162 	case NETDEV_CHANGELOWERSTATE:
1163 		changed = mlx5_handle_changelowerstate_event(ldev, &tracker,
1164 							     ndev, ptr);
1165 		break;
1166 	case NETDEV_CHANGEINFODATA:
1167 		changed = mlx5_handle_changeinfodata_event(ldev, &tracker, ndev);
1168 		break;
1169 	}
1170 
1171 	ldev->tracker = tracker;
1172 
1173 	if (changed)
1174 		mlx5_queue_bond_work(ldev, 0);
1175 
1176 	return NOTIFY_DONE;
1177 }
1178 
mlx5_ldev_add_netdev(struct mlx5_lag * ldev,struct mlx5_core_dev * dev,struct net_device * netdev)1179 static void mlx5_ldev_add_netdev(struct mlx5_lag *ldev,
1180 				 struct mlx5_core_dev *dev,
1181 				 struct net_device *netdev)
1182 {
1183 	unsigned int fn = mlx5_get_dev_index(dev);
1184 	unsigned long flags;
1185 
1186 	if (fn >= ldev->ports)
1187 		return;
1188 
1189 	spin_lock_irqsave(&lag_lock, flags);
1190 	ldev->pf[fn].netdev = netdev;
1191 	ldev->tracker.netdev_state[fn].link_up = 0;
1192 	ldev->tracker.netdev_state[fn].tx_enabled = 0;
1193 	spin_unlock_irqrestore(&lag_lock, flags);
1194 }
1195 
mlx5_ldev_remove_netdev(struct mlx5_lag * ldev,struct net_device * netdev)1196 static void mlx5_ldev_remove_netdev(struct mlx5_lag *ldev,
1197 				    struct net_device *netdev)
1198 {
1199 	unsigned long flags;
1200 	int i;
1201 
1202 	spin_lock_irqsave(&lag_lock, flags);
1203 	for (i = 0; i < ldev->ports; i++) {
1204 		if (ldev->pf[i].netdev == netdev) {
1205 			ldev->pf[i].netdev = NULL;
1206 			break;
1207 		}
1208 	}
1209 	spin_unlock_irqrestore(&lag_lock, flags);
1210 }
1211 
mlx5_ldev_add_mdev(struct mlx5_lag * ldev,struct mlx5_core_dev * dev)1212 static void mlx5_ldev_add_mdev(struct mlx5_lag *ldev,
1213 			       struct mlx5_core_dev *dev)
1214 {
1215 	unsigned int fn = mlx5_get_dev_index(dev);
1216 
1217 	if (fn >= ldev->ports)
1218 		return;
1219 
1220 	ldev->pf[fn].dev = dev;
1221 	dev->priv.lag = ldev;
1222 }
1223 
mlx5_ldev_remove_mdev(struct mlx5_lag * ldev,struct mlx5_core_dev * dev)1224 static void mlx5_ldev_remove_mdev(struct mlx5_lag *ldev,
1225 				  struct mlx5_core_dev *dev)
1226 {
1227 	int i;
1228 
1229 	for (i = 0; i < ldev->ports; i++)
1230 		if (ldev->pf[i].dev == dev)
1231 			break;
1232 
1233 	if (i == ldev->ports)
1234 		return;
1235 
1236 	ldev->pf[i].dev = NULL;
1237 	dev->priv.lag = NULL;
1238 }
1239 
1240 /* Must be called with HCA devcom component lock held */
__mlx5_lag_dev_add_mdev(struct mlx5_core_dev * dev)1241 static int __mlx5_lag_dev_add_mdev(struct mlx5_core_dev *dev)
1242 {
1243 	struct mlx5_devcom_comp_dev *pos = NULL;
1244 	struct mlx5_lag *ldev = NULL;
1245 	struct mlx5_core_dev *tmp_dev;
1246 
1247 	tmp_dev = mlx5_devcom_get_next_peer_data(dev->priv.hca_devcom_comp, &pos);
1248 	if (tmp_dev)
1249 		ldev = mlx5_lag_dev(tmp_dev);
1250 
1251 	if (!ldev) {
1252 		ldev = mlx5_lag_dev_alloc(dev);
1253 		if (!ldev) {
1254 			mlx5_core_err(dev, "Failed to alloc lag dev\n");
1255 			return 0;
1256 		}
1257 		mlx5_ldev_add_mdev(ldev, dev);
1258 		return 0;
1259 	}
1260 
1261 	mutex_lock(&ldev->lock);
1262 	if (ldev->mode_changes_in_progress) {
1263 		mutex_unlock(&ldev->lock);
1264 		return -EAGAIN;
1265 	}
1266 	mlx5_ldev_get(ldev);
1267 	mlx5_ldev_add_mdev(ldev, dev);
1268 	mutex_unlock(&ldev->lock);
1269 
1270 	return 0;
1271 }
1272 
mlx5_lag_remove_mdev(struct mlx5_core_dev * dev)1273 void mlx5_lag_remove_mdev(struct mlx5_core_dev *dev)
1274 {
1275 	struct mlx5_lag *ldev;
1276 
1277 	ldev = mlx5_lag_dev(dev);
1278 	if (!ldev)
1279 		return;
1280 
1281 	/* mdev is being removed, might as well remove debugfs
1282 	 * as early as possible.
1283 	 */
1284 	mlx5_ldev_remove_debugfs(dev->priv.dbg.lag_debugfs);
1285 recheck:
1286 	mutex_lock(&ldev->lock);
1287 	if (ldev->mode_changes_in_progress) {
1288 		mutex_unlock(&ldev->lock);
1289 		msleep(100);
1290 		goto recheck;
1291 	}
1292 	mlx5_ldev_remove_mdev(ldev, dev);
1293 	mutex_unlock(&ldev->lock);
1294 	mlx5_ldev_put(ldev);
1295 }
1296 
mlx5_lag_add_mdev(struct mlx5_core_dev * dev)1297 void mlx5_lag_add_mdev(struct mlx5_core_dev *dev)
1298 {
1299 	int err;
1300 
1301 	if (!mlx5_lag_is_supported(dev))
1302 		return;
1303 
1304 	if (IS_ERR_OR_NULL(dev->priv.hca_devcom_comp))
1305 		return;
1306 
1307 recheck:
1308 	mlx5_devcom_comp_lock(dev->priv.hca_devcom_comp);
1309 	err = __mlx5_lag_dev_add_mdev(dev);
1310 	mlx5_devcom_comp_unlock(dev->priv.hca_devcom_comp);
1311 
1312 	if (err) {
1313 		msleep(100);
1314 		goto recheck;
1315 	}
1316 	mlx5_ldev_add_debugfs(dev);
1317 }
1318 
mlx5_lag_remove_netdev(struct mlx5_core_dev * dev,struct net_device * netdev)1319 void mlx5_lag_remove_netdev(struct mlx5_core_dev *dev,
1320 			    struct net_device *netdev)
1321 {
1322 	struct mlx5_lag *ldev;
1323 	bool lag_is_active;
1324 
1325 	ldev = mlx5_lag_dev(dev);
1326 	if (!ldev)
1327 		return;
1328 
1329 	mutex_lock(&ldev->lock);
1330 	mlx5_ldev_remove_netdev(ldev, netdev);
1331 	clear_bit(MLX5_LAG_FLAG_NDEVS_READY, &ldev->state_flags);
1332 
1333 	lag_is_active = __mlx5_lag_is_active(ldev);
1334 	mutex_unlock(&ldev->lock);
1335 
1336 	if (lag_is_active)
1337 		mlx5_queue_bond_work(ldev, 0);
1338 }
1339 
mlx5_lag_add_netdev(struct mlx5_core_dev * dev,struct net_device * netdev)1340 void mlx5_lag_add_netdev(struct mlx5_core_dev *dev,
1341 			 struct net_device *netdev)
1342 {
1343 	struct mlx5_lag *ldev;
1344 	int i;
1345 
1346 	ldev = mlx5_lag_dev(dev);
1347 	if (!ldev)
1348 		return;
1349 
1350 	mutex_lock(&ldev->lock);
1351 	mlx5_ldev_add_netdev(ldev, dev, netdev);
1352 
1353 	for (i = 0; i < ldev->ports; i++)
1354 		if (!ldev->pf[i].netdev)
1355 			break;
1356 
1357 	if (i >= ldev->ports)
1358 		set_bit(MLX5_LAG_FLAG_NDEVS_READY, &ldev->state_flags);
1359 	mutex_unlock(&ldev->lock);
1360 	mlx5_queue_bond_work(ldev, 0);
1361 }
1362 
mlx5_lag_is_roce(struct mlx5_core_dev * dev)1363 bool mlx5_lag_is_roce(struct mlx5_core_dev *dev)
1364 {
1365 	struct mlx5_lag *ldev;
1366 	unsigned long flags;
1367 	bool res;
1368 
1369 	spin_lock_irqsave(&lag_lock, flags);
1370 	ldev = mlx5_lag_dev(dev);
1371 	res  = ldev && __mlx5_lag_is_roce(ldev);
1372 	spin_unlock_irqrestore(&lag_lock, flags);
1373 
1374 	return res;
1375 }
1376 EXPORT_SYMBOL(mlx5_lag_is_roce);
1377 
mlx5_lag_is_active(struct mlx5_core_dev * dev)1378 bool mlx5_lag_is_active(struct mlx5_core_dev *dev)
1379 {
1380 	struct mlx5_lag *ldev;
1381 	unsigned long flags;
1382 	bool res;
1383 
1384 	spin_lock_irqsave(&lag_lock, flags);
1385 	ldev = mlx5_lag_dev(dev);
1386 	res  = ldev && __mlx5_lag_is_active(ldev);
1387 	spin_unlock_irqrestore(&lag_lock, flags);
1388 
1389 	return res;
1390 }
1391 EXPORT_SYMBOL(mlx5_lag_is_active);
1392 
mlx5_lag_mode_is_hash(struct mlx5_core_dev * dev)1393 bool mlx5_lag_mode_is_hash(struct mlx5_core_dev *dev)
1394 {
1395 	struct mlx5_lag *ldev;
1396 	unsigned long flags;
1397 	bool res = 0;
1398 
1399 	spin_lock_irqsave(&lag_lock, flags);
1400 	ldev = mlx5_lag_dev(dev);
1401 	if (ldev)
1402 		res = test_bit(MLX5_LAG_MODE_FLAG_HASH_BASED, &ldev->mode_flags);
1403 	spin_unlock_irqrestore(&lag_lock, flags);
1404 
1405 	return res;
1406 }
1407 EXPORT_SYMBOL(mlx5_lag_mode_is_hash);
1408 
mlx5_lag_is_master(struct mlx5_core_dev * dev)1409 bool mlx5_lag_is_master(struct mlx5_core_dev *dev)
1410 {
1411 	struct mlx5_lag *ldev;
1412 	unsigned long flags;
1413 	bool res;
1414 
1415 	spin_lock_irqsave(&lag_lock, flags);
1416 	ldev = mlx5_lag_dev(dev);
1417 	res = ldev && __mlx5_lag_is_active(ldev) &&
1418 		dev == ldev->pf[MLX5_LAG_P1].dev;
1419 	spin_unlock_irqrestore(&lag_lock, flags);
1420 
1421 	return res;
1422 }
1423 EXPORT_SYMBOL(mlx5_lag_is_master);
1424 
mlx5_lag_is_sriov(struct mlx5_core_dev * dev)1425 bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev)
1426 {
1427 	struct mlx5_lag *ldev;
1428 	unsigned long flags;
1429 	bool res;
1430 
1431 	spin_lock_irqsave(&lag_lock, flags);
1432 	ldev = mlx5_lag_dev(dev);
1433 	res  = ldev && __mlx5_lag_is_sriov(ldev);
1434 	spin_unlock_irqrestore(&lag_lock, flags);
1435 
1436 	return res;
1437 }
1438 EXPORT_SYMBOL(mlx5_lag_is_sriov);
1439 
mlx5_lag_is_shared_fdb(struct mlx5_core_dev * dev)1440 bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev)
1441 {
1442 	struct mlx5_lag *ldev;
1443 	unsigned long flags;
1444 	bool res;
1445 
1446 	spin_lock_irqsave(&lag_lock, flags);
1447 	ldev = mlx5_lag_dev(dev);
1448 	res = ldev && test_bit(MLX5_LAG_MODE_FLAG_SHARED_FDB, &ldev->mode_flags);
1449 	spin_unlock_irqrestore(&lag_lock, flags);
1450 
1451 	return res;
1452 }
1453 EXPORT_SYMBOL(mlx5_lag_is_shared_fdb);
1454 
mlx5_lag_disable_change(struct mlx5_core_dev * dev)1455 void mlx5_lag_disable_change(struct mlx5_core_dev *dev)
1456 {
1457 	struct mlx5_lag *ldev;
1458 
1459 	ldev = mlx5_lag_dev(dev);
1460 	if (!ldev)
1461 		return;
1462 
1463 	mlx5_devcom_comp_lock(dev->priv.hca_devcom_comp);
1464 	mutex_lock(&ldev->lock);
1465 
1466 	ldev->mode_changes_in_progress++;
1467 	if (__mlx5_lag_is_active(ldev))
1468 		mlx5_disable_lag(ldev);
1469 
1470 	mutex_unlock(&ldev->lock);
1471 	mlx5_devcom_comp_unlock(dev->priv.hca_devcom_comp);
1472 }
1473 
mlx5_lag_enable_change(struct mlx5_core_dev * dev)1474 void mlx5_lag_enable_change(struct mlx5_core_dev *dev)
1475 {
1476 	struct mlx5_lag *ldev;
1477 
1478 	ldev = mlx5_lag_dev(dev);
1479 	if (!ldev)
1480 		return;
1481 
1482 	mutex_lock(&ldev->lock);
1483 	ldev->mode_changes_in_progress--;
1484 	mutex_unlock(&ldev->lock);
1485 	mlx5_queue_bond_work(ldev, 0);
1486 }
1487 
mlx5_lag_get_roce_netdev(struct mlx5_core_dev * dev)1488 struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev)
1489 {
1490 	struct net_device *ndev = NULL;
1491 	struct mlx5_lag *ldev;
1492 	unsigned long flags;
1493 	int i;
1494 
1495 	spin_lock_irqsave(&lag_lock, flags);
1496 	ldev = mlx5_lag_dev(dev);
1497 
1498 	if (!(ldev && __mlx5_lag_is_roce(ldev)))
1499 		goto unlock;
1500 
1501 	if (ldev->tracker.tx_type == NETDEV_LAG_TX_TYPE_ACTIVEBACKUP) {
1502 		for (i = 0; i < ldev->ports; i++)
1503 			if (ldev->tracker.netdev_state[i].tx_enabled)
1504 				ndev = ldev->pf[i].netdev;
1505 		if (!ndev)
1506 			ndev = ldev->pf[ldev->ports - 1].netdev;
1507 	} else {
1508 		ndev = ldev->pf[MLX5_LAG_P1].netdev;
1509 	}
1510 	if (ndev)
1511 		dev_hold(ndev);
1512 
1513 unlock:
1514 	spin_unlock_irqrestore(&lag_lock, flags);
1515 
1516 	return ndev;
1517 }
1518 EXPORT_SYMBOL(mlx5_lag_get_roce_netdev);
1519 
mlx5_lag_get_slave_port(struct mlx5_core_dev * dev,struct net_device * slave)1520 u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1521 			   struct net_device *slave)
1522 {
1523 	struct mlx5_lag *ldev;
1524 	unsigned long flags;
1525 	u8 port = 0;
1526 	int i;
1527 
1528 	spin_lock_irqsave(&lag_lock, flags);
1529 	ldev = mlx5_lag_dev(dev);
1530 	if (!(ldev && __mlx5_lag_is_roce(ldev)))
1531 		goto unlock;
1532 
1533 	for (i = 0; i < ldev->ports; i++) {
1534 		if (ldev->pf[MLX5_LAG_P1].netdev == slave) {
1535 			port = i;
1536 			break;
1537 		}
1538 	}
1539 
1540 	port = ldev->v2p_map[port * ldev->buckets];
1541 
1542 unlock:
1543 	spin_unlock_irqrestore(&lag_lock, flags);
1544 	return port;
1545 }
1546 EXPORT_SYMBOL(mlx5_lag_get_slave_port);
1547 
mlx5_lag_get_num_ports(struct mlx5_core_dev * dev)1548 u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev)
1549 {
1550 	struct mlx5_lag *ldev;
1551 
1552 	ldev = mlx5_lag_dev(dev);
1553 	if (!ldev)
1554 		return 0;
1555 
1556 	return ldev->ports;
1557 }
1558 EXPORT_SYMBOL(mlx5_lag_get_num_ports);
1559 
mlx5_lag_get_next_peer_mdev(struct mlx5_core_dev * dev,int * i)1560 struct mlx5_core_dev *mlx5_lag_get_next_peer_mdev(struct mlx5_core_dev *dev, int *i)
1561 {
1562 	struct mlx5_core_dev *peer_dev = NULL;
1563 	struct mlx5_lag *ldev;
1564 	unsigned long flags;
1565 	int idx;
1566 
1567 	spin_lock_irqsave(&lag_lock, flags);
1568 	ldev = mlx5_lag_dev(dev);
1569 	if (!ldev)
1570 		goto unlock;
1571 
1572 	if (*i == ldev->ports)
1573 		goto unlock;
1574 	for (idx = *i; idx < ldev->ports; idx++)
1575 		if (ldev->pf[idx].dev != dev)
1576 			break;
1577 
1578 	if (idx == ldev->ports) {
1579 		*i = idx;
1580 		goto unlock;
1581 	}
1582 	*i = idx + 1;
1583 
1584 	peer_dev = ldev->pf[idx].dev;
1585 
1586 unlock:
1587 	spin_unlock_irqrestore(&lag_lock, flags);
1588 	return peer_dev;
1589 }
1590 EXPORT_SYMBOL(mlx5_lag_get_next_peer_mdev);
1591 
mlx5_lag_query_cong_counters(struct mlx5_core_dev * dev,u64 * values,int num_counters,size_t * offsets)1592 int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1593 				 u64 *values,
1594 				 int num_counters,
1595 				 size_t *offsets)
1596 {
1597 	int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
1598 	struct mlx5_core_dev **mdev;
1599 	struct mlx5_lag *ldev;
1600 	unsigned long flags;
1601 	int num_ports;
1602 	int ret, i, j;
1603 	void *out;
1604 
1605 	out = kvzalloc(outlen, GFP_KERNEL);
1606 	if (!out)
1607 		return -ENOMEM;
1608 
1609 	mdev = kvzalloc(sizeof(mdev[0]) * MLX5_MAX_PORTS, GFP_KERNEL);
1610 	if (!mdev) {
1611 		ret = -ENOMEM;
1612 		goto free_out;
1613 	}
1614 
1615 	memset(values, 0, sizeof(*values) * num_counters);
1616 
1617 	spin_lock_irqsave(&lag_lock, flags);
1618 	ldev = mlx5_lag_dev(dev);
1619 	if (ldev && __mlx5_lag_is_active(ldev)) {
1620 		num_ports = ldev->ports;
1621 		for (i = 0; i < ldev->ports; i++)
1622 			mdev[i] = ldev->pf[i].dev;
1623 	} else {
1624 		num_ports = 1;
1625 		mdev[MLX5_LAG_P1] = dev;
1626 	}
1627 	spin_unlock_irqrestore(&lag_lock, flags);
1628 
1629 	for (i = 0; i < num_ports; ++i) {
1630 		u32 in[MLX5_ST_SZ_DW(query_cong_statistics_in)] = {};
1631 
1632 		MLX5_SET(query_cong_statistics_in, in, opcode,
1633 			 MLX5_CMD_OP_QUERY_CONG_STATISTICS);
1634 		ret = mlx5_cmd_exec_inout(mdev[i], query_cong_statistics, in,
1635 					  out);
1636 		if (ret)
1637 			goto free_mdev;
1638 
1639 		for (j = 0; j < num_counters; ++j)
1640 			values[j] += be64_to_cpup((__be64 *)(out + offsets[j]));
1641 	}
1642 
1643 free_mdev:
1644 	kvfree(mdev);
1645 free_out:
1646 	kvfree(out);
1647 	return ret;
1648 }
1649 EXPORT_SYMBOL(mlx5_lag_query_cong_counters);
1650