1 #ifndef A6XX_XML
2 #define A6XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno.xml ( 594 bytes, from 2023-03-10 18:32:52)
12 - /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2022-07-23 20:21:46)
13 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a2xx.xml ( 91929 bytes, from 2023-02-28 23:52:27)
14 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_common.xml ( 15434 bytes, from 2023-03-10 18:32:53)
15 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_pm4.xml ( 74995 bytes, from 2023-03-20 18:06:23)
16 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a3xx.xml ( 84231 bytes, from 2022-08-02 16:38:43)
17 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a4xx.xml ( 113474 bytes, from 2022-08-02 16:38:43)
18 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a5xx.xml ( 149590 bytes, from 2023-02-14 19:37:12)
19 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a6xx.xml ( 198949 bytes, from 2023-03-20 18:06:23)
20 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a6xx_gmu.xml ( 11404 bytes, from 2023-03-10 18:32:53)
21 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/ocmem.xml ( 1773 bytes, from 2022-08-02 16:38:43)
22 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_control_regs.xml ( 9055 bytes, from 2023-03-10 18:32:52)
23 - /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_pipe_regs.xml ( 2976 bytes, from 2023-03-10 18:32:52)
24
25 Copyright (C) 2013-2023 by the following authors:
26 - Rob Clark <robdclark@gmail.com> (robclark)
27 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
28
29 Permission is hereby granted, free of charge, to any person obtaining
30 a copy of this software and associated documentation files (the
31 "Software"), to deal in the Software without restriction, including
32 without limitation the rights to use, copy, modify, merge, publish,
33 distribute, sublicense, and/or sell copies of the Software, and to
34 permit persons to whom the Software is furnished to do so, subject to
35 the following conditions:
36
37 The above copyright notice and this permission notice (including the
38 next paragraph) shall be included in all copies or substantial
39 portions of the Software.
40
41 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
42 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
43 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
44 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
45 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
46 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
47 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
48 */
49
50
51 enum a6xx_tile_mode {
52 TILE6_LINEAR = 0,
53 TILE6_2 = 2,
54 TILE6_3 = 3,
55 };
56
57 enum a6xx_format {
58 FMT6_A8_UNORM = 2,
59 FMT6_8_UNORM = 3,
60 FMT6_8_SNORM = 4,
61 FMT6_8_UINT = 5,
62 FMT6_8_SINT = 6,
63 FMT6_4_4_4_4_UNORM = 8,
64 FMT6_5_5_5_1_UNORM = 10,
65 FMT6_1_5_5_5_UNORM = 12,
66 FMT6_5_6_5_UNORM = 14,
67 FMT6_8_8_UNORM = 15,
68 FMT6_8_8_SNORM = 16,
69 FMT6_8_8_UINT = 17,
70 FMT6_8_8_SINT = 18,
71 FMT6_L8_A8_UNORM = 19,
72 FMT6_16_UNORM = 21,
73 FMT6_16_SNORM = 22,
74 FMT6_16_FLOAT = 23,
75 FMT6_16_UINT = 24,
76 FMT6_16_SINT = 25,
77 FMT6_8_8_8_UNORM = 33,
78 FMT6_8_8_8_SNORM = 34,
79 FMT6_8_8_8_UINT = 35,
80 FMT6_8_8_8_SINT = 36,
81 FMT6_8_8_8_8_UNORM = 48,
82 FMT6_8_8_8_X8_UNORM = 49,
83 FMT6_8_8_8_8_SNORM = 50,
84 FMT6_8_8_8_8_UINT = 51,
85 FMT6_8_8_8_8_SINT = 52,
86 FMT6_9_9_9_E5_FLOAT = 53,
87 FMT6_10_10_10_2_UNORM = 54,
88 FMT6_10_10_10_2_UNORM_DEST = 55,
89 FMT6_10_10_10_2_SNORM = 57,
90 FMT6_10_10_10_2_UINT = 58,
91 FMT6_10_10_10_2_SINT = 59,
92 FMT6_11_11_10_FLOAT = 66,
93 FMT6_16_16_UNORM = 67,
94 FMT6_16_16_SNORM = 68,
95 FMT6_16_16_FLOAT = 69,
96 FMT6_16_16_UINT = 70,
97 FMT6_16_16_SINT = 71,
98 FMT6_32_UNORM = 72,
99 FMT6_32_SNORM = 73,
100 FMT6_32_FLOAT = 74,
101 FMT6_32_UINT = 75,
102 FMT6_32_SINT = 76,
103 FMT6_32_FIXED = 77,
104 FMT6_16_16_16_UNORM = 88,
105 FMT6_16_16_16_SNORM = 89,
106 FMT6_16_16_16_FLOAT = 90,
107 FMT6_16_16_16_UINT = 91,
108 FMT6_16_16_16_SINT = 92,
109 FMT6_16_16_16_16_UNORM = 96,
110 FMT6_16_16_16_16_SNORM = 97,
111 FMT6_16_16_16_16_FLOAT = 98,
112 FMT6_16_16_16_16_UINT = 99,
113 FMT6_16_16_16_16_SINT = 100,
114 FMT6_32_32_UNORM = 101,
115 FMT6_32_32_SNORM = 102,
116 FMT6_32_32_FLOAT = 103,
117 FMT6_32_32_UINT = 104,
118 FMT6_32_32_SINT = 105,
119 FMT6_32_32_FIXED = 106,
120 FMT6_32_32_32_UNORM = 112,
121 FMT6_32_32_32_SNORM = 113,
122 FMT6_32_32_32_UINT = 114,
123 FMT6_32_32_32_SINT = 115,
124 FMT6_32_32_32_FLOAT = 116,
125 FMT6_32_32_32_FIXED = 117,
126 FMT6_32_32_32_32_UNORM = 128,
127 FMT6_32_32_32_32_SNORM = 129,
128 FMT6_32_32_32_32_FLOAT = 130,
129 FMT6_32_32_32_32_UINT = 131,
130 FMT6_32_32_32_32_SINT = 132,
131 FMT6_32_32_32_32_FIXED = 133,
132 FMT6_G8R8B8R8_422_UNORM = 140,
133 FMT6_R8G8R8B8_422_UNORM = 141,
134 FMT6_R8_G8B8_2PLANE_420_UNORM = 142,
135 FMT6_NV21 = 143,
136 FMT6_R8_G8_B8_3PLANE_420_UNORM = 144,
137 FMT6_Z24_UNORM_S8_UINT_AS_R8G8B8A8 = 145,
138 FMT6_NV12_Y = 148,
139 FMT6_NV12_UV = 149,
140 FMT6_NV12_VU = 150,
141 FMT6_NV12_4R = 151,
142 FMT6_NV12_4R_Y = 152,
143 FMT6_NV12_4R_UV = 153,
144 FMT6_P010 = 154,
145 FMT6_P010_Y = 155,
146 FMT6_P010_UV = 156,
147 FMT6_TP10 = 157,
148 FMT6_TP10_Y = 158,
149 FMT6_TP10_UV = 159,
150 FMT6_Z24_UNORM_S8_UINT = 160,
151 FMT6_ETC2_RG11_UNORM = 171,
152 FMT6_ETC2_RG11_SNORM = 172,
153 FMT6_ETC2_R11_UNORM = 173,
154 FMT6_ETC2_R11_SNORM = 174,
155 FMT6_ETC1 = 175,
156 FMT6_ETC2_RGB8 = 176,
157 FMT6_ETC2_RGBA8 = 177,
158 FMT6_ETC2_RGB8A1 = 178,
159 FMT6_DXT1 = 179,
160 FMT6_DXT3 = 180,
161 FMT6_DXT5 = 181,
162 FMT6_RGTC1_UNORM = 183,
163 FMT6_RGTC1_SNORM = 184,
164 FMT6_RGTC2_UNORM = 187,
165 FMT6_RGTC2_SNORM = 188,
166 FMT6_BPTC_UFLOAT = 190,
167 FMT6_BPTC_FLOAT = 191,
168 FMT6_BPTC = 192,
169 FMT6_ASTC_4x4 = 193,
170 FMT6_ASTC_5x4 = 194,
171 FMT6_ASTC_5x5 = 195,
172 FMT6_ASTC_6x5 = 196,
173 FMT6_ASTC_6x6 = 197,
174 FMT6_ASTC_8x5 = 198,
175 FMT6_ASTC_8x6 = 199,
176 FMT6_ASTC_8x8 = 200,
177 FMT6_ASTC_10x5 = 201,
178 FMT6_ASTC_10x6 = 202,
179 FMT6_ASTC_10x8 = 203,
180 FMT6_ASTC_10x10 = 204,
181 FMT6_ASTC_12x10 = 205,
182 FMT6_ASTC_12x12 = 206,
183 FMT6_Z24_UINT_S8_UINT = 234,
184 FMT6_NONE = 255,
185 };
186
187 enum a6xx_polygon_mode {
188 POLYMODE6_POINTS = 1,
189 POLYMODE6_LINES = 2,
190 POLYMODE6_TRIANGLES = 3,
191 };
192
193 enum a6xx_depth_format {
194 DEPTH6_NONE = 0,
195 DEPTH6_16 = 1,
196 DEPTH6_24_8 = 2,
197 DEPTH6_32 = 4,
198 };
199
200 enum a6xx_shader_id {
201 A6XX_TP0_TMO_DATA = 9,
202 A6XX_TP0_SMO_DATA = 10,
203 A6XX_TP0_MIPMAP_BASE_DATA = 11,
204 A6XX_TP1_TMO_DATA = 25,
205 A6XX_TP1_SMO_DATA = 26,
206 A6XX_TP1_MIPMAP_BASE_DATA = 27,
207 A6XX_SP_INST_DATA = 41,
208 A6XX_SP_LB_0_DATA = 42,
209 A6XX_SP_LB_1_DATA = 43,
210 A6XX_SP_LB_2_DATA = 44,
211 A6XX_SP_LB_3_DATA = 45,
212 A6XX_SP_LB_4_DATA = 46,
213 A6XX_SP_LB_5_DATA = 47,
214 A6XX_SP_CB_BINDLESS_DATA = 48,
215 A6XX_SP_CB_LEGACY_DATA = 49,
216 A6XX_SP_UAV_DATA = 50,
217 A6XX_SP_INST_TAG = 51,
218 A6XX_SP_CB_BINDLESS_TAG = 52,
219 A6XX_SP_TMO_UMO_TAG = 53,
220 A6XX_SP_SMO_TAG = 54,
221 A6XX_SP_STATE_DATA = 55,
222 A6XX_HLSQ_CHUNK_CVS_RAM = 73,
223 A6XX_HLSQ_CHUNK_CPS_RAM = 74,
224 A6XX_HLSQ_CHUNK_CVS_RAM_TAG = 75,
225 A6XX_HLSQ_CHUNK_CPS_RAM_TAG = 76,
226 A6XX_HLSQ_ICB_CVS_CB_BASE_TAG = 77,
227 A6XX_HLSQ_ICB_CPS_CB_BASE_TAG = 78,
228 A6XX_HLSQ_CVS_MISC_RAM = 80,
229 A6XX_HLSQ_CPS_MISC_RAM = 81,
230 A6XX_HLSQ_INST_RAM = 82,
231 A6XX_HLSQ_GFX_CVS_CONST_RAM = 83,
232 A6XX_HLSQ_GFX_CPS_CONST_RAM = 84,
233 A6XX_HLSQ_CVS_MISC_RAM_TAG = 85,
234 A6XX_HLSQ_CPS_MISC_RAM_TAG = 86,
235 A6XX_HLSQ_INST_RAM_TAG = 87,
236 A6XX_HLSQ_GFX_CVS_CONST_RAM_TAG = 88,
237 A6XX_HLSQ_GFX_CPS_CONST_RAM_TAG = 89,
238 A6XX_HLSQ_PWR_REST_RAM = 90,
239 A6XX_HLSQ_PWR_REST_TAG = 91,
240 A6XX_HLSQ_DATAPATH_META = 96,
241 A6XX_HLSQ_FRONTEND_META = 97,
242 A6XX_HLSQ_INDIRECT_META = 98,
243 A6XX_HLSQ_BACKEND_META = 99,
244 A6XX_SP_LB_6_DATA = 112,
245 A6XX_SP_LB_7_DATA = 113,
246 A6XX_HLSQ_INST_RAM_1 = 115,
247 };
248
249 enum a6xx_debugbus_id {
250 A6XX_DBGBUS_CP = 1,
251 A6XX_DBGBUS_RBBM = 2,
252 A6XX_DBGBUS_VBIF = 3,
253 A6XX_DBGBUS_HLSQ = 4,
254 A6XX_DBGBUS_UCHE = 5,
255 A6XX_DBGBUS_DPM = 6,
256 A6XX_DBGBUS_TESS = 7,
257 A6XX_DBGBUS_PC = 8,
258 A6XX_DBGBUS_VFDP = 9,
259 A6XX_DBGBUS_VPC = 10,
260 A6XX_DBGBUS_TSE = 11,
261 A6XX_DBGBUS_RAS = 12,
262 A6XX_DBGBUS_VSC = 13,
263 A6XX_DBGBUS_COM = 14,
264 A6XX_DBGBUS_LRZ = 16,
265 A6XX_DBGBUS_A2D = 17,
266 A6XX_DBGBUS_CCUFCHE = 18,
267 A6XX_DBGBUS_GMU_CX = 19,
268 A6XX_DBGBUS_RBP = 20,
269 A6XX_DBGBUS_DCS = 21,
270 A6XX_DBGBUS_DBGC = 22,
271 A6XX_DBGBUS_CX = 23,
272 A6XX_DBGBUS_GMU_GX = 24,
273 A6XX_DBGBUS_TPFCHE = 25,
274 A6XX_DBGBUS_GBIF_GX = 26,
275 A6XX_DBGBUS_GPC = 29,
276 A6XX_DBGBUS_LARC = 30,
277 A6XX_DBGBUS_HLSQ_SPTP = 31,
278 A6XX_DBGBUS_RB_0 = 32,
279 A6XX_DBGBUS_RB_1 = 33,
280 A6XX_DBGBUS_RB_2 = 34,
281 A6XX_DBGBUS_UCHE_WRAPPER = 36,
282 A6XX_DBGBUS_CCU_0 = 40,
283 A6XX_DBGBUS_CCU_1 = 41,
284 A6XX_DBGBUS_CCU_2 = 42,
285 A6XX_DBGBUS_VFD_0 = 56,
286 A6XX_DBGBUS_VFD_1 = 57,
287 A6XX_DBGBUS_VFD_2 = 58,
288 A6XX_DBGBUS_VFD_3 = 59,
289 A6XX_DBGBUS_VFD_4 = 60,
290 A6XX_DBGBUS_VFD_5 = 61,
291 A6XX_DBGBUS_SP_0 = 64,
292 A6XX_DBGBUS_SP_1 = 65,
293 A6XX_DBGBUS_SP_2 = 66,
294 A6XX_DBGBUS_TPL1_0 = 72,
295 A6XX_DBGBUS_TPL1_1 = 73,
296 A6XX_DBGBUS_TPL1_2 = 74,
297 A6XX_DBGBUS_TPL1_3 = 75,
298 A6XX_DBGBUS_TPL1_4 = 76,
299 A6XX_DBGBUS_TPL1_5 = 77,
300 A6XX_DBGBUS_SPTP_0 = 88,
301 A6XX_DBGBUS_SPTP_1 = 89,
302 A6XX_DBGBUS_SPTP_2 = 90,
303 A6XX_DBGBUS_SPTP_3 = 91,
304 A6XX_DBGBUS_SPTP_4 = 92,
305 A6XX_DBGBUS_SPTP_5 = 93,
306 };
307
308 enum a6xx_cp_perfcounter_select {
309 PERF_CP_ALWAYS_COUNT = 0,
310 PERF_CP_BUSY_GFX_CORE_IDLE = 1,
311 PERF_CP_BUSY_CYCLES = 2,
312 PERF_CP_NUM_PREEMPTIONS = 3,
313 PERF_CP_PREEMPTION_REACTION_DELAY = 4,
314 PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 5,
315 PERF_CP_PREEMPTION_SWITCH_IN_TIME = 6,
316 PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 7,
317 PERF_CP_PREDICATED_DRAWS_KILLED = 8,
318 PERF_CP_MODE_SWITCH = 9,
319 PERF_CP_ZPASS_DONE = 10,
320 PERF_CP_CONTEXT_DONE = 11,
321 PERF_CP_CACHE_FLUSH = 12,
322 PERF_CP_LONG_PREEMPTIONS = 13,
323 PERF_CP_SQE_I_CACHE_STARVE = 14,
324 PERF_CP_SQE_IDLE = 15,
325 PERF_CP_SQE_PM4_STARVE_RB_IB = 16,
326 PERF_CP_SQE_PM4_STARVE_SDS = 17,
327 PERF_CP_SQE_MRB_STARVE = 18,
328 PERF_CP_SQE_RRB_STARVE = 19,
329 PERF_CP_SQE_VSD_STARVE = 20,
330 PERF_CP_VSD_DECODE_STARVE = 21,
331 PERF_CP_SQE_PIPE_OUT_STALL = 22,
332 PERF_CP_SQE_SYNC_STALL = 23,
333 PERF_CP_SQE_PM4_WFI_STALL = 24,
334 PERF_CP_SQE_SYS_WFI_STALL = 25,
335 PERF_CP_SQE_T4_EXEC = 26,
336 PERF_CP_SQE_LOAD_STATE_EXEC = 27,
337 PERF_CP_SQE_SAVE_SDS_STATE = 28,
338 PERF_CP_SQE_DRAW_EXEC = 29,
339 PERF_CP_SQE_CTXT_REG_BUNCH_EXEC = 30,
340 PERF_CP_SQE_EXEC_PROFILED = 31,
341 PERF_CP_MEMORY_POOL_EMPTY = 32,
342 PERF_CP_MEMORY_POOL_SYNC_STALL = 33,
343 PERF_CP_MEMORY_POOL_ABOVE_THRESH = 34,
344 PERF_CP_AHB_WR_STALL_PRE_DRAWS = 35,
345 PERF_CP_AHB_STALL_SQE_GMU = 36,
346 PERF_CP_AHB_STALL_SQE_WR_OTHER = 37,
347 PERF_CP_AHB_STALL_SQE_RD_OTHER = 38,
348 PERF_CP_CLUSTER0_EMPTY = 39,
349 PERF_CP_CLUSTER1_EMPTY = 40,
350 PERF_CP_CLUSTER2_EMPTY = 41,
351 PERF_CP_CLUSTER3_EMPTY = 42,
352 PERF_CP_CLUSTER4_EMPTY = 43,
353 PERF_CP_CLUSTER5_EMPTY = 44,
354 PERF_CP_PM4_DATA = 45,
355 PERF_CP_PM4_HEADERS = 46,
356 PERF_CP_VBIF_READ_BEATS = 47,
357 PERF_CP_VBIF_WRITE_BEATS = 48,
358 PERF_CP_SQE_INSTR_COUNTER = 49,
359 };
360
361 enum a6xx_rbbm_perfcounter_select {
362 PERF_RBBM_ALWAYS_COUNT = 0,
363 PERF_RBBM_ALWAYS_ON = 1,
364 PERF_RBBM_TSE_BUSY = 2,
365 PERF_RBBM_RAS_BUSY = 3,
366 PERF_RBBM_PC_DCALL_BUSY = 4,
367 PERF_RBBM_PC_VSD_BUSY = 5,
368 PERF_RBBM_STATUS_MASKED = 6,
369 PERF_RBBM_COM_BUSY = 7,
370 PERF_RBBM_DCOM_BUSY = 8,
371 PERF_RBBM_VBIF_BUSY = 9,
372 PERF_RBBM_VSC_BUSY = 10,
373 PERF_RBBM_TESS_BUSY = 11,
374 PERF_RBBM_UCHE_BUSY = 12,
375 PERF_RBBM_HLSQ_BUSY = 13,
376 };
377
378 enum a6xx_pc_perfcounter_select {
379 PERF_PC_BUSY_CYCLES = 0,
380 PERF_PC_WORKING_CYCLES = 1,
381 PERF_PC_STALL_CYCLES_VFD = 2,
382 PERF_PC_STALL_CYCLES_TSE = 3,
383 PERF_PC_STALL_CYCLES_VPC = 4,
384 PERF_PC_STALL_CYCLES_UCHE = 5,
385 PERF_PC_STALL_CYCLES_TESS = 6,
386 PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
387 PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
388 PERF_PC_PASS1_TF_STALL_CYCLES = 9,
389 PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
390 PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
391 PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
392 PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
393 PERF_PC_STARVE_CYCLES_DI = 14,
394 PERF_PC_VIS_STREAMS_LOADED = 15,
395 PERF_PC_INSTANCES = 16,
396 PERF_PC_VPC_PRIMITIVES = 17,
397 PERF_PC_DEAD_PRIM = 18,
398 PERF_PC_LIVE_PRIM = 19,
399 PERF_PC_VERTEX_HITS = 20,
400 PERF_PC_IA_VERTICES = 21,
401 PERF_PC_IA_PRIMITIVES = 22,
402 PERF_PC_GS_PRIMITIVES = 23,
403 PERF_PC_HS_INVOCATIONS = 24,
404 PERF_PC_DS_INVOCATIONS = 25,
405 PERF_PC_VS_INVOCATIONS = 26,
406 PERF_PC_GS_INVOCATIONS = 27,
407 PERF_PC_DS_PRIMITIVES = 28,
408 PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
409 PERF_PC_3D_DRAWCALLS = 30,
410 PERF_PC_2D_DRAWCALLS = 31,
411 PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
412 PERF_TESS_BUSY_CYCLES = 33,
413 PERF_TESS_WORKING_CYCLES = 34,
414 PERF_TESS_STALL_CYCLES_PC = 35,
415 PERF_TESS_STARVE_CYCLES_PC = 36,
416 PERF_PC_TSE_TRANSACTION = 37,
417 PERF_PC_TSE_VERTEX = 38,
418 PERF_PC_TESS_PC_UV_TRANS = 39,
419 PERF_PC_TESS_PC_UV_PATCHES = 40,
420 PERF_PC_TESS_FACTOR_TRANS = 41,
421 };
422
423 enum a6xx_vfd_perfcounter_select {
424 PERF_VFD_BUSY_CYCLES = 0,
425 PERF_VFD_STALL_CYCLES_UCHE = 1,
426 PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
427 PERF_VFD_STALL_CYCLES_SP_INFO = 3,
428 PERF_VFD_STALL_CYCLES_SP_ATTR = 4,
429 PERF_VFD_STARVE_CYCLES_UCHE = 5,
430 PERF_VFD_RBUFFER_FULL = 6,
431 PERF_VFD_ATTR_INFO_FIFO_FULL = 7,
432 PERF_VFD_DECODED_ATTRIBUTE_BYTES = 8,
433 PERF_VFD_NUM_ATTRIBUTES = 9,
434 PERF_VFD_UPPER_SHADER_FIBERS = 10,
435 PERF_VFD_LOWER_SHADER_FIBERS = 11,
436 PERF_VFD_MODE_0_FIBERS = 12,
437 PERF_VFD_MODE_1_FIBERS = 13,
438 PERF_VFD_MODE_2_FIBERS = 14,
439 PERF_VFD_MODE_3_FIBERS = 15,
440 PERF_VFD_MODE_4_FIBERS = 16,
441 PERF_VFD_TOTAL_VERTICES = 17,
442 PERF_VFDP_STALL_CYCLES_VFD = 18,
443 PERF_VFDP_STALL_CYCLES_VFD_INDEX = 19,
444 PERF_VFDP_STALL_CYCLES_VFD_PROG = 20,
445 PERF_VFDP_STARVE_CYCLES_PC = 21,
446 PERF_VFDP_VS_STAGE_WAVES = 22,
447 };
448
449 enum a6xx_hlsq_perfcounter_select {
450 PERF_HLSQ_BUSY_CYCLES = 0,
451 PERF_HLSQ_STALL_CYCLES_UCHE = 1,
452 PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
453 PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
454 PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
455 PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
456 PERF_HLSQ_FS_STAGE_1X_WAVES = 6,
457 PERF_HLSQ_FS_STAGE_2X_WAVES = 7,
458 PERF_HLSQ_QUADS = 8,
459 PERF_HLSQ_CS_INVOCATIONS = 9,
460 PERF_HLSQ_COMPUTE_DRAWCALLS = 10,
461 PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING = 11,
462 PERF_HLSQ_DUAL_FS_PROG_ACTIVE = 12,
463 PERF_HLSQ_DUAL_VS_PROG_ACTIVE = 13,
464 PERF_HLSQ_FS_BATCH_COUNT_ZERO = 14,
465 PERF_HLSQ_VS_BATCH_COUNT_ZERO = 15,
466 PERF_HLSQ_WAVE_PENDING_NO_QUAD = 16,
467 PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE = 17,
468 PERF_HLSQ_STALL_CYCLES_VPC = 18,
469 PERF_HLSQ_PIXELS = 19,
470 PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC = 20,
471 };
472
473 enum a6xx_vpc_perfcounter_select {
474 PERF_VPC_BUSY_CYCLES = 0,
475 PERF_VPC_WORKING_CYCLES = 1,
476 PERF_VPC_STALL_CYCLES_UCHE = 2,
477 PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
478 PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
479 PERF_VPC_STALL_CYCLES_PC = 5,
480 PERF_VPC_STALL_CYCLES_SP_LM = 6,
481 PERF_VPC_STARVE_CYCLES_SP = 7,
482 PERF_VPC_STARVE_CYCLES_LRZ = 8,
483 PERF_VPC_PC_PRIMITIVES = 9,
484 PERF_VPC_SP_COMPONENTS = 10,
485 PERF_VPC_STALL_CYCLES_VPCRAM_POS = 11,
486 PERF_VPC_LRZ_ASSIGN_PRIMITIVES = 12,
487 PERF_VPC_RB_VISIBLE_PRIMITIVES = 13,
488 PERF_VPC_LM_TRANSACTION = 14,
489 PERF_VPC_STREAMOUT_TRANSACTION = 15,
490 PERF_VPC_VS_BUSY_CYCLES = 16,
491 PERF_VPC_PS_BUSY_CYCLES = 17,
492 PERF_VPC_VS_WORKING_CYCLES = 18,
493 PERF_VPC_PS_WORKING_CYCLES = 19,
494 PERF_VPC_STARVE_CYCLES_RB = 20,
495 PERF_VPC_NUM_VPCRAM_READ_POS = 21,
496 PERF_VPC_WIT_FULL_CYCLES = 22,
497 PERF_VPC_VPCRAM_FULL_CYCLES = 23,
498 PERF_VPC_LM_FULL_WAIT_FOR_INTP_END = 24,
499 PERF_VPC_NUM_VPCRAM_WRITE = 25,
500 PERF_VPC_NUM_VPCRAM_READ_SO = 26,
501 PERF_VPC_NUM_ATTR_REQ_LM = 27,
502 };
503
504 enum a6xx_tse_perfcounter_select {
505 PERF_TSE_BUSY_CYCLES = 0,
506 PERF_TSE_CLIPPING_CYCLES = 1,
507 PERF_TSE_STALL_CYCLES_RAS = 2,
508 PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
509 PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
510 PERF_TSE_STARVE_CYCLES_PC = 5,
511 PERF_TSE_INPUT_PRIM = 6,
512 PERF_TSE_INPUT_NULL_PRIM = 7,
513 PERF_TSE_TRIVAL_REJ_PRIM = 8,
514 PERF_TSE_CLIPPED_PRIM = 9,
515 PERF_TSE_ZERO_AREA_PRIM = 10,
516 PERF_TSE_FACENESS_CULLED_PRIM = 11,
517 PERF_TSE_ZERO_PIXEL_PRIM = 12,
518 PERF_TSE_OUTPUT_NULL_PRIM = 13,
519 PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
520 PERF_TSE_CINVOCATION = 15,
521 PERF_TSE_CPRIMITIVES = 16,
522 PERF_TSE_2D_INPUT_PRIM = 17,
523 PERF_TSE_2D_ALIVE_CYCLES = 18,
524 PERF_TSE_CLIP_PLANES = 19,
525 };
526
527 enum a6xx_ras_perfcounter_select {
528 PERF_RAS_BUSY_CYCLES = 0,
529 PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
530 PERF_RAS_STALL_CYCLES_LRZ = 2,
531 PERF_RAS_STARVE_CYCLES_TSE = 3,
532 PERF_RAS_SUPER_TILES = 4,
533 PERF_RAS_8X4_TILES = 5,
534 PERF_RAS_MASKGEN_ACTIVE = 6,
535 PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
536 PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
537 PERF_RAS_PRIM_KILLED_INVISILBE = 9,
538 PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES = 10,
539 PERF_RAS_LRZ_INTF_WORKING_CYCLES = 11,
540 PERF_RAS_BLOCKS = 12,
541 };
542
543 enum a6xx_uche_perfcounter_select {
544 PERF_UCHE_BUSY_CYCLES = 0,
545 PERF_UCHE_STALL_CYCLES_ARBITER = 1,
546 PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
547 PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
548 PERF_UCHE_VBIF_READ_BEATS_TP = 4,
549 PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
550 PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
551 PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
552 PERF_UCHE_VBIF_READ_BEATS_SP = 8,
553 PERF_UCHE_READ_REQUESTS_TP = 9,
554 PERF_UCHE_READ_REQUESTS_VFD = 10,
555 PERF_UCHE_READ_REQUESTS_HLSQ = 11,
556 PERF_UCHE_READ_REQUESTS_LRZ = 12,
557 PERF_UCHE_READ_REQUESTS_SP = 13,
558 PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
559 PERF_UCHE_WRITE_REQUESTS_SP = 15,
560 PERF_UCHE_WRITE_REQUESTS_VPC = 16,
561 PERF_UCHE_WRITE_REQUESTS_VSC = 17,
562 PERF_UCHE_EVICTS = 18,
563 PERF_UCHE_BANK_REQ0 = 19,
564 PERF_UCHE_BANK_REQ1 = 20,
565 PERF_UCHE_BANK_REQ2 = 21,
566 PERF_UCHE_BANK_REQ3 = 22,
567 PERF_UCHE_BANK_REQ4 = 23,
568 PERF_UCHE_BANK_REQ5 = 24,
569 PERF_UCHE_BANK_REQ6 = 25,
570 PERF_UCHE_BANK_REQ7 = 26,
571 PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
572 PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
573 PERF_UCHE_GMEM_READ_BEATS = 29,
574 PERF_UCHE_TPH_REF_FULL = 30,
575 PERF_UCHE_TPH_VICTIM_FULL = 31,
576 PERF_UCHE_TPH_EXT_FULL = 32,
577 PERF_UCHE_VBIF_STALL_WRITE_DATA = 33,
578 PERF_UCHE_DCMP_LATENCY_SAMPLES = 34,
579 PERF_UCHE_DCMP_LATENCY_CYCLES = 35,
580 PERF_UCHE_VBIF_READ_BEATS_PC = 36,
581 PERF_UCHE_READ_REQUESTS_PC = 37,
582 PERF_UCHE_RAM_READ_REQ = 38,
583 PERF_UCHE_RAM_WRITE_REQ = 39,
584 };
585
586 enum a6xx_tp_perfcounter_select {
587 PERF_TP_BUSY_CYCLES = 0,
588 PERF_TP_STALL_CYCLES_UCHE = 1,
589 PERF_TP_LATENCY_CYCLES = 2,
590 PERF_TP_LATENCY_TRANS = 3,
591 PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
592 PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
593 PERF_TP_L1_CACHELINE_REQUESTS = 6,
594 PERF_TP_L1_CACHELINE_MISSES = 7,
595 PERF_TP_SP_TP_TRANS = 8,
596 PERF_TP_TP_SP_TRANS = 9,
597 PERF_TP_OUTPUT_PIXELS = 10,
598 PERF_TP_FILTER_WORKLOAD_16BIT = 11,
599 PERF_TP_FILTER_WORKLOAD_32BIT = 12,
600 PERF_TP_QUADS_RECEIVED = 13,
601 PERF_TP_QUADS_OFFSET = 14,
602 PERF_TP_QUADS_SHADOW = 15,
603 PERF_TP_QUADS_ARRAY = 16,
604 PERF_TP_QUADS_GRADIENT = 17,
605 PERF_TP_QUADS_1D = 18,
606 PERF_TP_QUADS_2D = 19,
607 PERF_TP_QUADS_BUFFER = 20,
608 PERF_TP_QUADS_3D = 21,
609 PERF_TP_QUADS_CUBE = 22,
610 PERF_TP_DIVERGENT_QUADS_RECEIVED = 23,
611 PERF_TP_PRT_NON_RESIDENT_EVENTS = 24,
612 PERF_TP_OUTPUT_PIXELS_POINT = 25,
613 PERF_TP_OUTPUT_PIXELS_BILINEAR = 26,
614 PERF_TP_OUTPUT_PIXELS_MIP = 27,
615 PERF_TP_OUTPUT_PIXELS_ANISO = 28,
616 PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 29,
617 PERF_TP_FLAG_CACHE_REQUESTS = 30,
618 PERF_TP_FLAG_CACHE_MISSES = 31,
619 PERF_TP_L1_5_L2_REQUESTS = 32,
620 PERF_TP_2D_OUTPUT_PIXELS = 33,
621 PERF_TP_2D_OUTPUT_PIXELS_POINT = 34,
622 PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 35,
623 PERF_TP_2D_FILTER_WORKLOAD_16BIT = 36,
624 PERF_TP_2D_FILTER_WORKLOAD_32BIT = 37,
625 PERF_TP_TPA2TPC_TRANS = 38,
626 PERF_TP_L1_MISSES_ASTC_1TILE = 39,
627 PERF_TP_L1_MISSES_ASTC_2TILE = 40,
628 PERF_TP_L1_MISSES_ASTC_4TILE = 41,
629 PERF_TP_L1_5_L2_COMPRESS_REQS = 42,
630 PERF_TP_L1_5_L2_COMPRESS_MISS = 43,
631 PERF_TP_L1_BANK_CONFLICT = 44,
632 PERF_TP_L1_5_MISS_LATENCY_CYCLES = 45,
633 PERF_TP_L1_5_MISS_LATENCY_TRANS = 46,
634 PERF_TP_QUADS_CONSTANT_MULTIPLIED = 47,
635 PERF_TP_FRONTEND_WORKING_CYCLES = 48,
636 PERF_TP_L1_TAG_WORKING_CYCLES = 49,
637 PERF_TP_L1_DATA_WRITE_WORKING_CYCLES = 50,
638 PERF_TP_PRE_L1_DECOM_WORKING_CYCLES = 51,
639 PERF_TP_BACKEND_WORKING_CYCLES = 52,
640 PERF_TP_FLAG_CACHE_WORKING_CYCLES = 53,
641 PERF_TP_L1_5_CACHE_WORKING_CYCLES = 54,
642 PERF_TP_STARVE_CYCLES_SP = 55,
643 PERF_TP_STARVE_CYCLES_UCHE = 56,
644 };
645
646 enum a6xx_sp_perfcounter_select {
647 PERF_SP_BUSY_CYCLES = 0,
648 PERF_SP_ALU_WORKING_CYCLES = 1,
649 PERF_SP_EFU_WORKING_CYCLES = 2,
650 PERF_SP_STALL_CYCLES_VPC = 3,
651 PERF_SP_STALL_CYCLES_TP = 4,
652 PERF_SP_STALL_CYCLES_UCHE = 5,
653 PERF_SP_STALL_CYCLES_RB = 6,
654 PERF_SP_NON_EXECUTION_CYCLES = 7,
655 PERF_SP_WAVE_CONTEXTS = 8,
656 PERF_SP_WAVE_CONTEXT_CYCLES = 9,
657 PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
658 PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
659 PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
660 PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
661 PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
662 PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
663 PERF_SP_WAVE_CTRL_CYCLES = 16,
664 PERF_SP_WAVE_LOAD_CYCLES = 17,
665 PERF_SP_WAVE_EMIT_CYCLES = 18,
666 PERF_SP_WAVE_NOP_CYCLES = 19,
667 PERF_SP_WAVE_WAIT_CYCLES = 20,
668 PERF_SP_WAVE_FETCH_CYCLES = 21,
669 PERF_SP_WAVE_IDLE_CYCLES = 22,
670 PERF_SP_WAVE_END_CYCLES = 23,
671 PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
672 PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
673 PERF_SP_WAVE_JOIN_CYCLES = 26,
674 PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
675 PERF_SP_LM_STORE_INSTRUCTIONS = 28,
676 PERF_SP_LM_ATOMICS = 29,
677 PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
678 PERF_SP_GM_STORE_INSTRUCTIONS = 31,
679 PERF_SP_GM_ATOMICS = 32,
680 PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
681 PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 34,
682 PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 35,
683 PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 36,
684 PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 37,
685 PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 38,
686 PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 39,
687 PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 40,
688 PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 41,
689 PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 42,
690 PERF_SP_VS_INSTRUCTIONS = 43,
691 PERF_SP_FS_INSTRUCTIONS = 44,
692 PERF_SP_ADDR_LOCK_COUNT = 45,
693 PERF_SP_UCHE_READ_TRANS = 46,
694 PERF_SP_UCHE_WRITE_TRANS = 47,
695 PERF_SP_EXPORT_VPC_TRANS = 48,
696 PERF_SP_EXPORT_RB_TRANS = 49,
697 PERF_SP_PIXELS_KILLED = 50,
698 PERF_SP_ICL1_REQUESTS = 51,
699 PERF_SP_ICL1_MISSES = 52,
700 PERF_SP_HS_INSTRUCTIONS = 53,
701 PERF_SP_DS_INSTRUCTIONS = 54,
702 PERF_SP_GS_INSTRUCTIONS = 55,
703 PERF_SP_CS_INSTRUCTIONS = 56,
704 PERF_SP_GPR_READ = 57,
705 PERF_SP_GPR_WRITE = 58,
706 PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS = 59,
707 PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS = 60,
708 PERF_SP_LM_BANK_CONFLICTS = 61,
709 PERF_SP_TEX_CONTROL_WORKING_CYCLES = 62,
710 PERF_SP_LOAD_CONTROL_WORKING_CYCLES = 63,
711 PERF_SP_FLOW_CONTROL_WORKING_CYCLES = 64,
712 PERF_SP_LM_WORKING_CYCLES = 65,
713 PERF_SP_DISPATCHER_WORKING_CYCLES = 66,
714 PERF_SP_SEQUENCER_WORKING_CYCLES = 67,
715 PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP = 68,
716 PERF_SP_STARVE_CYCLES_HLSQ = 69,
717 PERF_SP_NON_EXECUTION_LS_CYCLES = 70,
718 PERF_SP_WORKING_EU = 71,
719 PERF_SP_ANY_EU_WORKING = 72,
720 PERF_SP_WORKING_EU_FS_STAGE = 73,
721 PERF_SP_ANY_EU_WORKING_FS_STAGE = 74,
722 PERF_SP_WORKING_EU_VS_STAGE = 75,
723 PERF_SP_ANY_EU_WORKING_VS_STAGE = 76,
724 PERF_SP_WORKING_EU_CS_STAGE = 77,
725 PERF_SP_ANY_EU_WORKING_CS_STAGE = 78,
726 PERF_SP_GPR_READ_PREFETCH = 79,
727 PERF_SP_GPR_READ_CONFLICT = 80,
728 PERF_SP_GPR_WRITE_CONFLICT = 81,
729 PERF_SP_GM_LOAD_LATENCY_CYCLES = 82,
730 PERF_SP_GM_LOAD_LATENCY_SAMPLES = 83,
731 PERF_SP_EXECUTABLE_WAVES = 84,
732 };
733
734 enum a6xx_rb_perfcounter_select {
735 PERF_RB_BUSY_CYCLES = 0,
736 PERF_RB_STALL_CYCLES_HLSQ = 1,
737 PERF_RB_STALL_CYCLES_FIFO0_FULL = 2,
738 PERF_RB_STALL_CYCLES_FIFO1_FULL = 3,
739 PERF_RB_STALL_CYCLES_FIFO2_FULL = 4,
740 PERF_RB_STARVE_CYCLES_SP = 5,
741 PERF_RB_STARVE_CYCLES_LRZ_TILE = 6,
742 PERF_RB_STARVE_CYCLES_CCU = 7,
743 PERF_RB_STARVE_CYCLES_Z_PLANE = 8,
744 PERF_RB_STARVE_CYCLES_BARY_PLANE = 9,
745 PERF_RB_Z_WORKLOAD = 10,
746 PERF_RB_HLSQ_ACTIVE = 11,
747 PERF_RB_Z_READ = 12,
748 PERF_RB_Z_WRITE = 13,
749 PERF_RB_C_READ = 14,
750 PERF_RB_C_WRITE = 15,
751 PERF_RB_TOTAL_PASS = 16,
752 PERF_RB_Z_PASS = 17,
753 PERF_RB_Z_FAIL = 18,
754 PERF_RB_S_FAIL = 19,
755 PERF_RB_BLENDED_FXP_COMPONENTS = 20,
756 PERF_RB_BLENDED_FP16_COMPONENTS = 21,
757 PERF_RB_PS_INVOCATIONS = 22,
758 PERF_RB_2D_ALIVE_CYCLES = 23,
759 PERF_RB_2D_STALL_CYCLES_A2D = 24,
760 PERF_RB_2D_STARVE_CYCLES_SRC = 25,
761 PERF_RB_2D_STARVE_CYCLES_SP = 26,
762 PERF_RB_2D_STARVE_CYCLES_DST = 27,
763 PERF_RB_2D_VALID_PIXELS = 28,
764 PERF_RB_3D_PIXELS = 29,
765 PERF_RB_BLENDER_WORKING_CYCLES = 30,
766 PERF_RB_ZPROC_WORKING_CYCLES = 31,
767 PERF_RB_CPROC_WORKING_CYCLES = 32,
768 PERF_RB_SAMPLER_WORKING_CYCLES = 33,
769 PERF_RB_STALL_CYCLES_CCU_COLOR_READ = 34,
770 PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE = 35,
771 PERF_RB_STALL_CYCLES_CCU_DEPTH_READ = 36,
772 PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE = 37,
773 PERF_RB_STALL_CYCLES_VPC = 38,
774 PERF_RB_2D_INPUT_TRANS = 39,
775 PERF_RB_2D_OUTPUT_RB_DST_TRANS = 40,
776 PERF_RB_2D_OUTPUT_RB_SRC_TRANS = 41,
777 PERF_RB_BLENDED_FP32_COMPONENTS = 42,
778 PERF_RB_COLOR_PIX_TILES = 43,
779 PERF_RB_STALL_CYCLES_CCU = 44,
780 PERF_RB_EARLY_Z_ARB3_GRANT = 45,
781 PERF_RB_LATE_Z_ARB3_GRANT = 46,
782 PERF_RB_EARLY_Z_SKIP_GRANT = 47,
783 };
784
785 enum a6xx_vsc_perfcounter_select {
786 PERF_VSC_BUSY_CYCLES = 0,
787 PERF_VSC_WORKING_CYCLES = 1,
788 PERF_VSC_STALL_CYCLES_UCHE = 2,
789 PERF_VSC_EOT_NUM = 3,
790 PERF_VSC_INPUT_TILES = 4,
791 };
792
793 enum a6xx_ccu_perfcounter_select {
794 PERF_CCU_BUSY_CYCLES = 0,
795 PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
796 PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
797 PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
798 PERF_CCU_DEPTH_BLOCKS = 4,
799 PERF_CCU_COLOR_BLOCKS = 5,
800 PERF_CCU_DEPTH_BLOCK_HIT = 6,
801 PERF_CCU_COLOR_BLOCK_HIT = 7,
802 PERF_CCU_PARTIAL_BLOCK_READ = 8,
803 PERF_CCU_GMEM_READ = 9,
804 PERF_CCU_GMEM_WRITE = 10,
805 PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
806 PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
807 PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
808 PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
809 PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
810 PERF_CCU_DEPTH_READ_FLAG5_COUNT = 16,
811 PERF_CCU_DEPTH_READ_FLAG6_COUNT = 17,
812 PERF_CCU_DEPTH_READ_FLAG8_COUNT = 18,
813 PERF_CCU_COLOR_READ_FLAG0_COUNT = 19,
814 PERF_CCU_COLOR_READ_FLAG1_COUNT = 20,
815 PERF_CCU_COLOR_READ_FLAG2_COUNT = 21,
816 PERF_CCU_COLOR_READ_FLAG3_COUNT = 22,
817 PERF_CCU_COLOR_READ_FLAG4_COUNT = 23,
818 PERF_CCU_COLOR_READ_FLAG5_COUNT = 24,
819 PERF_CCU_COLOR_READ_FLAG6_COUNT = 25,
820 PERF_CCU_COLOR_READ_FLAG8_COUNT = 26,
821 PERF_CCU_2D_RD_REQ = 27,
822 PERF_CCU_2D_WR_REQ = 28,
823 };
824
825 enum a6xx_lrz_perfcounter_select {
826 PERF_LRZ_BUSY_CYCLES = 0,
827 PERF_LRZ_STARVE_CYCLES_RAS = 1,
828 PERF_LRZ_STALL_CYCLES_RB = 2,
829 PERF_LRZ_STALL_CYCLES_VSC = 3,
830 PERF_LRZ_STALL_CYCLES_VPC = 4,
831 PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
832 PERF_LRZ_STALL_CYCLES_UCHE = 6,
833 PERF_LRZ_LRZ_READ = 7,
834 PERF_LRZ_LRZ_WRITE = 8,
835 PERF_LRZ_READ_LATENCY = 9,
836 PERF_LRZ_MERGE_CACHE_UPDATING = 10,
837 PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
838 PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
839 PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
840 PERF_LRZ_FULL_8X8_TILES = 14,
841 PERF_LRZ_PARTIAL_8X8_TILES = 15,
842 PERF_LRZ_TILE_KILLED = 16,
843 PERF_LRZ_TOTAL_PIXEL = 17,
844 PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
845 PERF_LRZ_FULLY_COVERED_TILES = 19,
846 PERF_LRZ_PARTIAL_COVERED_TILES = 20,
847 PERF_LRZ_FEEDBACK_ACCEPT = 21,
848 PERF_LRZ_FEEDBACK_DISCARD = 22,
849 PERF_LRZ_FEEDBACK_STALL = 23,
850 PERF_LRZ_STALL_CYCLES_RB_ZPLANE = 24,
851 PERF_LRZ_STALL_CYCLES_RB_BPLANE = 25,
852 PERF_LRZ_STALL_CYCLES_VC = 26,
853 PERF_LRZ_RAS_MASK_TRANS = 27,
854 };
855
856 enum a6xx_cmp_perfcounter_select {
857 PERF_CMPDECMP_STALL_CYCLES_ARB = 0,
858 PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
859 PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
860 PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
861 PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
862 PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
863 PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
864 PERF_CMPDECMP_VBIF_READ_DATA = 7,
865 PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
866 PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
867 PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
868 PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
869 PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
870 PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
871 PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
872 PERF_CMPDECMP_DEPTH_WRITE_FLAG5_COUNT = 15,
873 PERF_CMPDECMP_DEPTH_WRITE_FLAG6_COUNT = 16,
874 PERF_CMPDECMP_DEPTH_WRITE_FLAG8_COUNT = 17,
875 PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 18,
876 PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 19,
877 PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 20,
878 PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 21,
879 PERF_CMPDECMP_COLOR_WRITE_FLAG5_COUNT = 22,
880 PERF_CMPDECMP_COLOR_WRITE_FLAG6_COUNT = 23,
881 PERF_CMPDECMP_COLOR_WRITE_FLAG8_COUNT = 24,
882 PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 25,
883 PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 26,
884 PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 27,
885 PERF_CMPDECMP_2D_RD_DATA = 28,
886 PERF_CMPDECMP_2D_WR_DATA = 29,
887 PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH0 = 30,
888 PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH1 = 31,
889 PERF_CMPDECMP_2D_OUTPUT_TRANS = 32,
890 PERF_CMPDECMP_VBIF_WRITE_DATA_UCHE = 33,
891 PERF_CMPDECMP_DEPTH_WRITE_FLAG0_COUNT = 34,
892 PERF_CMPDECMP_COLOR_WRITE_FLAG0_COUNT = 35,
893 PERF_CMPDECMP_COLOR_WRITE_FLAGALPHA_COUNT = 36,
894 PERF_CMPDECMP_2D_BUSY_CYCLES = 37,
895 PERF_CMPDECMP_2D_REORDER_STARVE_CYCLES = 38,
896 PERF_CMPDECMP_2D_PIXELS = 39,
897 };
898
899 enum a6xx_2d_ifmt {
900 R2D_UNORM8 = 16,
901 R2D_INT32 = 7,
902 R2D_INT16 = 6,
903 R2D_INT8 = 5,
904 R2D_FLOAT32 = 4,
905 R2D_FLOAT16 = 3,
906 R2D_UNORM8_SRGB = 1,
907 R2D_RAW = 0,
908 };
909
910 enum a6xx_ztest_mode {
911 A6XX_EARLY_Z = 0,
912 A6XX_LATE_Z = 1,
913 A6XX_EARLY_LRZ_LATE_Z = 2,
914 A6XX_INVALID_ZTEST = 3,
915 };
916
917 enum a6xx_sequenced_thread_dist {
918 DIST_SCREEN_COORD = 0,
919 DIST_ALL_TO_RB0 = 1,
920 };
921
922 enum a6xx_single_prim_mode {
923 NO_FLUSH = 0,
924 FLUSH_PER_OVERLAP_AND_OVERWRITE = 1,
925 FLUSH_PER_OVERLAP = 3,
926 };
927
928 enum a6xx_raster_mode {
929 TYPE_TILED = 0,
930 TYPE_WRITER = 1,
931 };
932
933 enum a6xx_raster_direction {
934 LR_TB = 0,
935 RL_TB = 1,
936 LR_BT = 2,
937 RB_BT = 3,
938 };
939
940 enum a6xx_render_mode {
941 RENDERING_PASS = 0,
942 BINNING_PASS = 1,
943 };
944
945 enum a6xx_buffers_location {
946 BUFFERS_IN_GMEM = 0,
947 BUFFERS_IN_SYSMEM = 3,
948 };
949
950 enum a6xx_lrz_dir_status {
951 LRZ_DIR_LE = 1,
952 LRZ_DIR_GE = 2,
953 LRZ_DIR_INVALID = 3,
954 };
955
956 enum a6xx_fragcoord_sample_mode {
957 FRAGCOORD_CENTER = 0,
958 FRAGCOORD_SAMPLE = 3,
959 };
960
961 enum a6xx_rotation {
962 ROTATE_0 = 0,
963 ROTATE_90 = 1,
964 ROTATE_180 = 2,
965 ROTATE_270 = 3,
966 ROTATE_HFLIP = 4,
967 ROTATE_VFLIP = 5,
968 };
969
970 enum a6xx_tess_spacing {
971 TESS_EQUAL = 0,
972 TESS_FRACTIONAL_ODD = 2,
973 TESS_FRACTIONAL_EVEN = 3,
974 };
975
976 enum a6xx_tess_output {
977 TESS_POINTS = 0,
978 TESS_LINES = 1,
979 TESS_CW_TRIS = 2,
980 TESS_CCW_TRIS = 3,
981 };
982
983 enum a6xx_threadsize {
984 THREAD64 = 0,
985 THREAD128 = 1,
986 };
987
988 enum a6xx_bindless_descriptor_size {
989 BINDLESS_DESCRIPTOR_16B = 1,
990 BINDLESS_DESCRIPTOR_64B = 3,
991 };
992
993 enum a6xx_isam_mode {
994 ISAMMODE_GL = 2,
995 };
996
997 enum a6xx_tex_filter {
998 A6XX_TEX_NEAREST = 0,
999 A6XX_TEX_LINEAR = 1,
1000 A6XX_TEX_ANISO = 2,
1001 A6XX_TEX_CUBIC = 3,
1002 };
1003
1004 enum a6xx_tex_clamp {
1005 A6XX_TEX_REPEAT = 0,
1006 A6XX_TEX_CLAMP_TO_EDGE = 1,
1007 A6XX_TEX_MIRROR_REPEAT = 2,
1008 A6XX_TEX_CLAMP_TO_BORDER = 3,
1009 A6XX_TEX_MIRROR_CLAMP = 4,
1010 };
1011
1012 enum a6xx_tex_aniso {
1013 A6XX_TEX_ANISO_1 = 0,
1014 A6XX_TEX_ANISO_2 = 1,
1015 A6XX_TEX_ANISO_4 = 2,
1016 A6XX_TEX_ANISO_8 = 3,
1017 A6XX_TEX_ANISO_16 = 4,
1018 };
1019
1020 enum a6xx_reduction_mode {
1021 A6XX_REDUCTION_MODE_AVERAGE = 0,
1022 A6XX_REDUCTION_MODE_MIN = 1,
1023 A6XX_REDUCTION_MODE_MAX = 2,
1024 };
1025
1026 enum a6xx_tex_swiz {
1027 A6XX_TEX_X = 0,
1028 A6XX_TEX_Y = 1,
1029 A6XX_TEX_Z = 2,
1030 A6XX_TEX_W = 3,
1031 A6XX_TEX_ZERO = 4,
1032 A6XX_TEX_ONE = 5,
1033 };
1034
1035 enum a6xx_tex_type {
1036 A6XX_TEX_1D = 0,
1037 A6XX_TEX_2D = 1,
1038 A6XX_TEX_CUBE = 2,
1039 A6XX_TEX_3D = 3,
1040 A6XX_TEX_BUFFER = 4,
1041 };
1042
1043 #define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
1044 #define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR 0x00000002
1045 #define A6XX_RBBM_INT_0_MASK_CP_IPC_INTR_0 0x00000010
1046 #define A6XX_RBBM_INT_0_MASK_CP_IPC_INTR_1 0x00000020
1047 #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW 0x00000040
1048 #define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
1049 #define A6XX_RBBM_INT_0_MASK_CP_SW 0x00000100
1050 #define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
1051 #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
1052 #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
1053 #define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
1054 #define A6XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
1055 #define A6XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
1056 #define A6XX_RBBM_INT_0_MASK_CP_RB 0x00008000
1057 #define A6XX_RBBM_INT_0_MASK_PM4CPINTERRUPT 0x00008000
1058 #define A6XX_RBBM_INT_0_MASK_PM4CPINTERRUPTLPAC 0x00010000
1059 #define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
1060 #define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
1061 #define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
1062 #define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS_LPAC 0x00200000
1063 #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
1064 #define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT 0x00800000
1065 #define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
1066 #define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
1067 #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
1068 #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
1069 #define A6XX_RBBM_INT_0_MASK_TSBWRITEERROR 0x10000000
1070 #define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
1071 #define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
1072 #define A6XX_CP_INT_CP_OPCODE_ERROR 0x00000001
1073 #define A6XX_CP_INT_CP_UCODE_ERROR 0x00000002
1074 #define A6XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
1075 #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
1076 #define A6XX_CP_INT_CP_AHB_ERROR 0x00000020
1077 #define A6XX_CP_INT_CP_VSD_PARITY_ERROR 0x00000040
1078 #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR 0x00000080
1079 #define A6XX_CP_INT_CP_OPCODE_ERROR_LPAC 0x00000100
1080 #define A6XX_CP_INT_CP_UCODE_ERROR_LPAC 0x00000200
1081 #define A6XX_CP_INT_CP_HW_FAULT_ERROR_LPAC 0x00000400
1082 #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR_LPAC 0x00000800
1083 #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR_LPAC 0x00001000
1084 #define A6XX_CP_INT_CP_OPCODE_ERROR_BV 0x00002000
1085 #define A6XX_CP_INT_CP_UCODE_ERROR_BV 0x00004000
1086 #define A6XX_CP_INT_CP_HW_FAULT_ERROR_BV 0x00008000
1087 #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR_BV 0x00010000
1088 #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR_BV 0x00020000
1089 #define REG_A6XX_CP_RB_BASE 0x00000800
1090
1091 #define REG_A6XX_CP_RB_CNTL 0x00000802
1092
1093 #define REG_A6XX_CP_RB_RPTR_ADDR 0x00000804
1094
1095 #define REG_A6XX_CP_RB_RPTR 0x00000806
1096
1097 #define REG_A6XX_CP_RB_WPTR 0x00000807
1098
1099 #define REG_A6XX_CP_SQE_CNTL 0x00000808
1100
1101 #define REG_A6XX_CP_CP2GMU_STATUS 0x00000812
1102 #define A6XX_CP_CP2GMU_STATUS_IFPC 0x00000001
1103
1104 #define REG_A6XX_CP_HW_FAULT 0x00000821
1105
1106 #define REG_A6XX_CP_INTERRUPT_STATUS 0x00000823
1107
1108 #define REG_A6XX_CP_PROTECT_STATUS 0x00000824
1109
1110 #define REG_A6XX_CP_STATUS_1 0x00000825
1111
1112 #define REG_A6XX_CP_SQE_INSTR_BASE 0x00000830
1113
1114 #define REG_A6XX_CP_MISC_CNTL 0x00000840
1115
1116 #define REG_A6XX_CP_APRIV_CNTL 0x00000844
1117 #define A6XX_CP_APRIV_CNTL_CDWRITE 0x00000040
1118 #define A6XX_CP_APRIV_CNTL_CDREAD 0x00000020
1119 #define A6XX_CP_APRIV_CNTL_RBRPWB 0x00000008
1120 #define A6XX_CP_APRIV_CNTL_RBPRIVLEVEL 0x00000004
1121 #define A6XX_CP_APRIV_CNTL_RBFETCH 0x00000002
1122 #define A6XX_CP_APRIV_CNTL_ICACHE 0x00000001
1123
1124 #define REG_A6XX_CP_PREEMPT_THRESHOLD 0x000008c0
1125
1126 #define REG_A6XX_CP_ROQ_THRESHOLDS_1 0x000008c1
1127 #define A6XX_CP_ROQ_THRESHOLDS_1_MRB_START__MASK 0x000000ff
1128 #define A6XX_CP_ROQ_THRESHOLDS_1_MRB_START__SHIFT 0
A6XX_CP_ROQ_THRESHOLDS_1_MRB_START(uint32_t val)1129 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_MRB_START(uint32_t val)
1130 {
1131 return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_MRB_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_MRB_START__MASK;
1132 }
1133 #define A6XX_CP_ROQ_THRESHOLDS_1_VSD_START__MASK 0x0000ff00
1134 #define A6XX_CP_ROQ_THRESHOLDS_1_VSD_START__SHIFT 8
A6XX_CP_ROQ_THRESHOLDS_1_VSD_START(uint32_t val)1135 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_VSD_START(uint32_t val)
1136 {
1137 return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_VSD_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_VSD_START__MASK;
1138 }
1139 #define A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__MASK 0x00ff0000
1140 #define A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__SHIFT 16
A6XX_CP_ROQ_THRESHOLDS_1_IB1_START(uint32_t val)1141 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_IB1_START(uint32_t val)
1142 {
1143 return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__MASK;
1144 }
1145 #define A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__MASK 0xff000000
1146 #define A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__SHIFT 24
A6XX_CP_ROQ_THRESHOLDS_1_IB2_START(uint32_t val)1147 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_IB2_START(uint32_t val)
1148 {
1149 return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__MASK;
1150 }
1151
1152 #define REG_A6XX_CP_ROQ_THRESHOLDS_2 0x000008c2
1153 #define A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__MASK 0x000001ff
1154 #define A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__SHIFT 0
A6XX_CP_ROQ_THRESHOLDS_2_SDS_START(uint32_t val)1155 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_2_SDS_START(uint32_t val)
1156 {
1157 return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__MASK;
1158 }
1159 #define A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__MASK 0xffff0000
1160 #define A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__SHIFT 16
A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE(uint32_t val)1161 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE(uint32_t val)
1162 {
1163 return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__MASK;
1164 }
1165
1166 #define REG_A6XX_CP_MEM_POOL_SIZE 0x000008c3
1167
1168 #define REG_A6XX_CP_CHICKEN_DBG 0x00000841
1169
1170 #define REG_A6XX_CP_ADDR_MODE_CNTL 0x00000842
1171
1172 #define REG_A6XX_CP_DBG_ECO_CNTL 0x00000843
1173
1174 #define REG_A6XX_CP_PROTECT_CNTL 0x0000084f
1175 #define A6XX_CP_PROTECT_CNTL_LAST_SPAN_INF_RANGE 0x00000008
1176 #define A6XX_CP_PROTECT_CNTL_ACCESS_FAULT_ON_VIOL_EN 0x00000002
1177 #define A6XX_CP_PROTECT_CNTL_ACCESS_PROT_EN 0x00000001
1178
REG_A6XX_CP_SCRATCH(uint32_t i0)1179 static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
1180
REG_A6XX_CP_SCRATCH_REG(uint32_t i0)1181 static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
1182
REG_A6XX_CP_PROTECT(uint32_t i0)1183 static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
1184
REG_A6XX_CP_PROTECT_REG(uint32_t i0)1185 static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
1186 #define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0003ffff
1187 #define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)1188 static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
1189 {
1190 return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
1191 }
1192 #define A6XX_CP_PROTECT_REG_MASK_LEN__MASK 0x7ffc0000
1193 #define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT 18
A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)1194 static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
1195 {
1196 return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
1197 }
1198 #define A6XX_CP_PROTECT_REG_READ 0x80000000
1199
1200 #define REG_A6XX_CP_CONTEXT_SWITCH_CNTL 0x000008a0
1201
1202 #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO 0x000008a1
1203
1204 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR 0x000008a3
1205
1206 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR 0x000008a5
1207
1208 #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR 0x000008a7
1209
1210 #define REG_A7XX_CP_CONTEXT_SWITCH_LEVEL_STATUS 0x000008ab
1211
REG_A6XX_CP_PERFCTR_CP_SEL(uint32_t i0)1212 static inline uint32_t REG_A6XX_CP_PERFCTR_CP_SEL(uint32_t i0) { return 0x000008d0 + 0x1*i0; }
1213
REG_A7XX_CP_BV_PERFCTR_CP_SEL(uint32_t i0)1214 static inline uint32_t REG_A7XX_CP_BV_PERFCTR_CP_SEL(uint32_t i0) { return 0x000008e0 + 0x1*i0; }
1215
1216 #define REG_A6XX_CP_CRASH_SCRIPT_BASE 0x00000900
1217
1218 #define REG_A6XX_CP_CRASH_DUMP_CNTL 0x00000902
1219
1220 #define REG_A6XX_CP_CRASH_DUMP_STATUS 0x00000903
1221
1222 #define REG_A6XX_CP_SQE_STAT_ADDR 0x00000908
1223
1224 #define REG_A6XX_CP_SQE_STAT_DATA 0x00000909
1225
1226 #define REG_A6XX_CP_DRAW_STATE_ADDR 0x0000090a
1227
1228 #define REG_A6XX_CP_DRAW_STATE_DATA 0x0000090b
1229
1230 #define REG_A6XX_CP_ROQ_DBG_ADDR 0x0000090c
1231
1232 #define REG_A6XX_CP_ROQ_DBG_DATA 0x0000090d
1233
1234 #define REG_A6XX_CP_MEM_POOL_DBG_ADDR 0x0000090e
1235
1236 #define REG_A6XX_CP_MEM_POOL_DBG_DATA 0x0000090f
1237
1238 #define REG_A6XX_CP_SQE_UCODE_DBG_ADDR 0x00000910
1239
1240 #define REG_A6XX_CP_SQE_UCODE_DBG_DATA 0x00000911
1241
1242 #define REG_A6XX_CP_IB1_BASE 0x00000928
1243
1244 #define REG_A6XX_CP_IB1_REM_SIZE 0x0000092a
1245
1246 #define REG_A6XX_CP_IB2_BASE 0x0000092b
1247
1248 #define REG_A6XX_CP_IB2_REM_SIZE 0x0000092d
1249
1250 #define REG_A6XX_CP_SDS_BASE 0x0000092e
1251
1252 #define REG_A6XX_CP_SDS_REM_SIZE 0x00000930
1253
1254 #define REG_A6XX_CP_MRB_BASE 0x00000931
1255
1256 #define REG_A6XX_CP_MRB_REM_SIZE 0x00000933
1257
1258 #define REG_A6XX_CP_VSD_BASE 0x00000934
1259
1260 #define REG_A6XX_CP_ROQ_RB_STAT 0x00000939
1261 #define A6XX_CP_ROQ_RB_STAT_RPTR__MASK 0x000003ff
1262 #define A6XX_CP_ROQ_RB_STAT_RPTR__SHIFT 0
A6XX_CP_ROQ_RB_STAT_RPTR(uint32_t val)1263 static inline uint32_t A6XX_CP_ROQ_RB_STAT_RPTR(uint32_t val)
1264 {
1265 return ((val) << A6XX_CP_ROQ_RB_STAT_RPTR__SHIFT) & A6XX_CP_ROQ_RB_STAT_RPTR__MASK;
1266 }
1267 #define A6XX_CP_ROQ_RB_STAT_WPTR__MASK 0x03ff0000
1268 #define A6XX_CP_ROQ_RB_STAT_WPTR__SHIFT 16
A6XX_CP_ROQ_RB_STAT_WPTR(uint32_t val)1269 static inline uint32_t A6XX_CP_ROQ_RB_STAT_WPTR(uint32_t val)
1270 {
1271 return ((val) << A6XX_CP_ROQ_RB_STAT_WPTR__SHIFT) & A6XX_CP_ROQ_RB_STAT_WPTR__MASK;
1272 }
1273
1274 #define REG_A6XX_CP_ROQ_IB1_STAT 0x0000093a
1275 #define A6XX_CP_ROQ_IB1_STAT_RPTR__MASK 0x000003ff
1276 #define A6XX_CP_ROQ_IB1_STAT_RPTR__SHIFT 0
A6XX_CP_ROQ_IB1_STAT_RPTR(uint32_t val)1277 static inline uint32_t A6XX_CP_ROQ_IB1_STAT_RPTR(uint32_t val)
1278 {
1279 return ((val) << A6XX_CP_ROQ_IB1_STAT_RPTR__SHIFT) & A6XX_CP_ROQ_IB1_STAT_RPTR__MASK;
1280 }
1281 #define A6XX_CP_ROQ_IB1_STAT_WPTR__MASK 0x03ff0000
1282 #define A6XX_CP_ROQ_IB1_STAT_WPTR__SHIFT 16
A6XX_CP_ROQ_IB1_STAT_WPTR(uint32_t val)1283 static inline uint32_t A6XX_CP_ROQ_IB1_STAT_WPTR(uint32_t val)
1284 {
1285 return ((val) << A6XX_CP_ROQ_IB1_STAT_WPTR__SHIFT) & A6XX_CP_ROQ_IB1_STAT_WPTR__MASK;
1286 }
1287
1288 #define REG_A6XX_CP_ROQ_IB2_STAT 0x0000093b
1289 #define A6XX_CP_ROQ_IB2_STAT_RPTR__MASK 0x000003ff
1290 #define A6XX_CP_ROQ_IB2_STAT_RPTR__SHIFT 0
A6XX_CP_ROQ_IB2_STAT_RPTR(uint32_t val)1291 static inline uint32_t A6XX_CP_ROQ_IB2_STAT_RPTR(uint32_t val)
1292 {
1293 return ((val) << A6XX_CP_ROQ_IB2_STAT_RPTR__SHIFT) & A6XX_CP_ROQ_IB2_STAT_RPTR__MASK;
1294 }
1295 #define A6XX_CP_ROQ_IB2_STAT_WPTR__MASK 0x03ff0000
1296 #define A6XX_CP_ROQ_IB2_STAT_WPTR__SHIFT 16
A6XX_CP_ROQ_IB2_STAT_WPTR(uint32_t val)1297 static inline uint32_t A6XX_CP_ROQ_IB2_STAT_WPTR(uint32_t val)
1298 {
1299 return ((val) << A6XX_CP_ROQ_IB2_STAT_WPTR__SHIFT) & A6XX_CP_ROQ_IB2_STAT_WPTR__MASK;
1300 }
1301
1302 #define REG_A6XX_CP_ROQ_SDS_STAT 0x0000093c
1303 #define A6XX_CP_ROQ_SDS_STAT_RPTR__MASK 0x000003ff
1304 #define A6XX_CP_ROQ_SDS_STAT_RPTR__SHIFT 0
A6XX_CP_ROQ_SDS_STAT_RPTR(uint32_t val)1305 static inline uint32_t A6XX_CP_ROQ_SDS_STAT_RPTR(uint32_t val)
1306 {
1307 return ((val) << A6XX_CP_ROQ_SDS_STAT_RPTR__SHIFT) & A6XX_CP_ROQ_SDS_STAT_RPTR__MASK;
1308 }
1309 #define A6XX_CP_ROQ_SDS_STAT_WPTR__MASK 0x03ff0000
1310 #define A6XX_CP_ROQ_SDS_STAT_WPTR__SHIFT 16
A6XX_CP_ROQ_SDS_STAT_WPTR(uint32_t val)1311 static inline uint32_t A6XX_CP_ROQ_SDS_STAT_WPTR(uint32_t val)
1312 {
1313 return ((val) << A6XX_CP_ROQ_SDS_STAT_WPTR__SHIFT) & A6XX_CP_ROQ_SDS_STAT_WPTR__MASK;
1314 }
1315
1316 #define REG_A6XX_CP_ROQ_MRB_STAT 0x0000093d
1317 #define A6XX_CP_ROQ_MRB_STAT_RPTR__MASK 0x000003ff
1318 #define A6XX_CP_ROQ_MRB_STAT_RPTR__SHIFT 0
A6XX_CP_ROQ_MRB_STAT_RPTR(uint32_t val)1319 static inline uint32_t A6XX_CP_ROQ_MRB_STAT_RPTR(uint32_t val)
1320 {
1321 return ((val) << A6XX_CP_ROQ_MRB_STAT_RPTR__SHIFT) & A6XX_CP_ROQ_MRB_STAT_RPTR__MASK;
1322 }
1323 #define A6XX_CP_ROQ_MRB_STAT_WPTR__MASK 0x03ff0000
1324 #define A6XX_CP_ROQ_MRB_STAT_WPTR__SHIFT 16
A6XX_CP_ROQ_MRB_STAT_WPTR(uint32_t val)1325 static inline uint32_t A6XX_CP_ROQ_MRB_STAT_WPTR(uint32_t val)
1326 {
1327 return ((val) << A6XX_CP_ROQ_MRB_STAT_WPTR__SHIFT) & A6XX_CP_ROQ_MRB_STAT_WPTR__MASK;
1328 }
1329
1330 #define REG_A6XX_CP_ROQ_VSD_STAT 0x0000093e
1331 #define A6XX_CP_ROQ_VSD_STAT_RPTR__MASK 0x000003ff
1332 #define A6XX_CP_ROQ_VSD_STAT_RPTR__SHIFT 0
A6XX_CP_ROQ_VSD_STAT_RPTR(uint32_t val)1333 static inline uint32_t A6XX_CP_ROQ_VSD_STAT_RPTR(uint32_t val)
1334 {
1335 return ((val) << A6XX_CP_ROQ_VSD_STAT_RPTR__SHIFT) & A6XX_CP_ROQ_VSD_STAT_RPTR__MASK;
1336 }
1337 #define A6XX_CP_ROQ_VSD_STAT_WPTR__MASK 0x03ff0000
1338 #define A6XX_CP_ROQ_VSD_STAT_WPTR__SHIFT 16
A6XX_CP_ROQ_VSD_STAT_WPTR(uint32_t val)1339 static inline uint32_t A6XX_CP_ROQ_VSD_STAT_WPTR(uint32_t val)
1340 {
1341 return ((val) << A6XX_CP_ROQ_VSD_STAT_WPTR__SHIFT) & A6XX_CP_ROQ_VSD_STAT_WPTR__MASK;
1342 }
1343
1344 #define REG_A6XX_CP_IB1_DWORDS 0x00000943
1345
1346 #define REG_A6XX_CP_IB2_DWORDS 0x00000944
1347
1348 #define REG_A6XX_CP_SDS_DWORDS 0x00000945
1349
1350 #define REG_A6XX_CP_MRB_DWORDS 0x00000946
1351
1352 #define REG_A6XX_CP_VSD_DWORDS 0x00000947
1353
1354 #define REG_A6XX_CP_ROQ_AVAIL_RB 0x00000948
1355 #define A6XX_CP_ROQ_AVAIL_RB_REM__MASK 0xffff0000
1356 #define A6XX_CP_ROQ_AVAIL_RB_REM__SHIFT 16
A6XX_CP_ROQ_AVAIL_RB_REM(uint32_t val)1357 static inline uint32_t A6XX_CP_ROQ_AVAIL_RB_REM(uint32_t val)
1358 {
1359 return ((val) << A6XX_CP_ROQ_AVAIL_RB_REM__SHIFT) & A6XX_CP_ROQ_AVAIL_RB_REM__MASK;
1360 }
1361
1362 #define REG_A6XX_CP_ROQ_AVAIL_IB1 0x00000949
1363 #define A6XX_CP_ROQ_AVAIL_IB1_REM__MASK 0xffff0000
1364 #define A6XX_CP_ROQ_AVAIL_IB1_REM__SHIFT 16
A6XX_CP_ROQ_AVAIL_IB1_REM(uint32_t val)1365 static inline uint32_t A6XX_CP_ROQ_AVAIL_IB1_REM(uint32_t val)
1366 {
1367 return ((val) << A6XX_CP_ROQ_AVAIL_IB1_REM__SHIFT) & A6XX_CP_ROQ_AVAIL_IB1_REM__MASK;
1368 }
1369
1370 #define REG_A6XX_CP_ROQ_AVAIL_IB2 0x0000094a
1371 #define A6XX_CP_ROQ_AVAIL_IB2_REM__MASK 0xffff0000
1372 #define A6XX_CP_ROQ_AVAIL_IB2_REM__SHIFT 16
A6XX_CP_ROQ_AVAIL_IB2_REM(uint32_t val)1373 static inline uint32_t A6XX_CP_ROQ_AVAIL_IB2_REM(uint32_t val)
1374 {
1375 return ((val) << A6XX_CP_ROQ_AVAIL_IB2_REM__SHIFT) & A6XX_CP_ROQ_AVAIL_IB2_REM__MASK;
1376 }
1377
1378 #define REG_A6XX_CP_ROQ_AVAIL_SDS 0x0000094b
1379 #define A6XX_CP_ROQ_AVAIL_SDS_REM__MASK 0xffff0000
1380 #define A6XX_CP_ROQ_AVAIL_SDS_REM__SHIFT 16
A6XX_CP_ROQ_AVAIL_SDS_REM(uint32_t val)1381 static inline uint32_t A6XX_CP_ROQ_AVAIL_SDS_REM(uint32_t val)
1382 {
1383 return ((val) << A6XX_CP_ROQ_AVAIL_SDS_REM__SHIFT) & A6XX_CP_ROQ_AVAIL_SDS_REM__MASK;
1384 }
1385
1386 #define REG_A6XX_CP_ROQ_AVAIL_MRB 0x0000094c
1387 #define A6XX_CP_ROQ_AVAIL_MRB_REM__MASK 0xffff0000
1388 #define A6XX_CP_ROQ_AVAIL_MRB_REM__SHIFT 16
A6XX_CP_ROQ_AVAIL_MRB_REM(uint32_t val)1389 static inline uint32_t A6XX_CP_ROQ_AVAIL_MRB_REM(uint32_t val)
1390 {
1391 return ((val) << A6XX_CP_ROQ_AVAIL_MRB_REM__SHIFT) & A6XX_CP_ROQ_AVAIL_MRB_REM__MASK;
1392 }
1393
1394 #define REG_A6XX_CP_ROQ_AVAIL_VSD 0x0000094d
1395 #define A6XX_CP_ROQ_AVAIL_VSD_REM__MASK 0xffff0000
1396 #define A6XX_CP_ROQ_AVAIL_VSD_REM__SHIFT 16
A6XX_CP_ROQ_AVAIL_VSD_REM(uint32_t val)1397 static inline uint32_t A6XX_CP_ROQ_AVAIL_VSD_REM(uint32_t val)
1398 {
1399 return ((val) << A6XX_CP_ROQ_AVAIL_VSD_REM__SHIFT) & A6XX_CP_ROQ_AVAIL_VSD_REM__MASK;
1400 }
1401
1402 #define REG_A6XX_CP_ALWAYS_ON_COUNTER 0x00000980
1403
1404 #define REG_A6XX_CP_AHB_CNTL 0x0000098d
1405
1406 #define REG_A6XX_CP_APERTURE_CNTL_HOST 0x00000a00
1407
1408 #define REG_A6XX_CP_APERTURE_CNTL_CD 0x00000a03
1409
1410 #define REG_A7XX_CP_BV_PROTECT_STATUS 0x00000a61
1411
1412 #define REG_A7XX_CP_BV_HW_FAULT 0x00000a64
1413
1414 #define REG_A7XX_CP_BV_DRAW_STATE_ADDR 0x00000a81
1415
1416 #define REG_A7XX_CP_BV_DRAW_STATE_DATA 0x00000a82
1417
1418 #define REG_A7XX_CP_BV_ROQ_DBG_ADDR 0x00000a83
1419
1420 #define REG_A7XX_CP_BV_ROQ_DBG_DATA 0x00000a84
1421
1422 #define REG_A7XX_CP_BV_SQE_UCODE_DBG_ADDR 0x00000a85
1423
1424 #define REG_A7XX_CP_BV_SQE_UCODE_DBG_DATA 0x00000a86
1425
1426 #define REG_A7XX_CP_BV_SQE_STAT_ADDR 0x00000a87
1427
1428 #define REG_A7XX_CP_BV_SQE_STAT_DATA 0x00000a88
1429
1430 #define REG_A7XX_CP_BV_MEM_POOL_DBG_ADDR 0x00000a96
1431
1432 #define REG_A7XX_CP_BV_MEM_POOL_DBG_DATA 0x00000a97
1433
1434 #define REG_A7XX_CP_BV_RB_RPTR_ADDR 0x00000a98
1435
1436 #define REG_A7XX_CP_RESOURCE_TBL_DBG_ADDR 0x00000a9a
1437
1438 #define REG_A7XX_CP_RESOURCE_TBL_DBG_DATA 0x00000a9b
1439
1440 #define REG_A7XX_CP_BV_APRIV_CNTL 0x00000ad0
1441
1442 #define REG_A7XX_CP_BV_CHICKEN_DBG 0x00000ada
1443
1444 #define REG_A7XX_CP_LPAC_DRAW_STATE_ADDR 0x00000b0a
1445
1446 #define REG_A7XX_CP_LPAC_DRAW_STATE_DATA 0x00000b0b
1447
1448 #define REG_A7XX_CP_LPAC_ROQ_DBG_ADDR 0x00000b0c
1449
1450 #define REG_A7XX_CP_SQE_AC_UCODE_DBG_ADDR 0x00000b27
1451
1452 #define REG_A7XX_CP_SQE_AC_UCODE_DBG_DATA 0x00000b28
1453
1454 #define REG_A7XX_CP_SQE_AC_STAT_ADDR 0x00000b29
1455
1456 #define REG_A7XX_CP_SQE_AC_STAT_DATA 0x00000b2a
1457
1458 #define REG_A7XX_CP_LPAC_APRIV_CNTL 0x00000b31
1459
1460 #define REG_A6XX_CP_LPAC_PROG_FIFO_SIZE 0x00000b34
1461
1462 #define REG_A7XX_CP_LPAC_ROQ_DBG_DATA 0x00000b35
1463
1464 #define REG_A7XX_CP_LPAC_FIFO_DBG_DATA 0x00000b36
1465
1466 #define REG_A7XX_CP_LPAC_FIFO_DBG_ADDR 0x00000b40
1467
1468 #define REG_A6XX_CP_LPAC_SQE_INSTR_BASE 0x00000b82
1469
1470 #define REG_A6XX_VSC_ADDR_MODE_CNTL 0x00000c01
1471
1472 #define REG_A6XX_RBBM_GPR0_CNTL 0x00000018
1473
1474 #define REG_A6XX_RBBM_INT_0_STATUS 0x00000201
1475
1476 #define REG_A6XX_RBBM_STATUS 0x00000210
1477 #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x00800000
1478 #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x00400000
1479 #define A6XX_RBBM_STATUS_HLSQ_BUSY 0x00200000
1480 #define A6XX_RBBM_STATUS_VSC_BUSY 0x00100000
1481 #define A6XX_RBBM_STATUS_TPL1_BUSY 0x00080000
1482 #define A6XX_RBBM_STATUS_SP_BUSY 0x00040000
1483 #define A6XX_RBBM_STATUS_UCHE_BUSY 0x00020000
1484 #define A6XX_RBBM_STATUS_VPC_BUSY 0x00010000
1485 #define A6XX_RBBM_STATUS_VFD_BUSY 0x00008000
1486 #define A6XX_RBBM_STATUS_TESS_BUSY 0x00004000
1487 #define A6XX_RBBM_STATUS_PC_VSD_BUSY 0x00002000
1488 #define A6XX_RBBM_STATUS_PC_DCALL_BUSY 0x00001000
1489 #define A6XX_RBBM_STATUS_COM_DCOM_BUSY 0x00000800
1490 #define A6XX_RBBM_STATUS_LRZ_BUSY 0x00000400
1491 #define A6XX_RBBM_STATUS_A2D_BUSY 0x00000200
1492 #define A6XX_RBBM_STATUS_CCU_BUSY 0x00000100
1493 #define A6XX_RBBM_STATUS_RB_BUSY 0x00000080
1494 #define A6XX_RBBM_STATUS_RAS_BUSY 0x00000040
1495 #define A6XX_RBBM_STATUS_TSE_BUSY 0x00000020
1496 #define A6XX_RBBM_STATUS_VBIF_BUSY 0x00000010
1497 #define A6XX_RBBM_STATUS_GFX_DBGC_BUSY 0x00000008
1498 #define A6XX_RBBM_STATUS_CP_BUSY 0x00000004
1499 #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER 0x00000002
1500 #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER 0x00000001
1501
1502 #define REG_A6XX_RBBM_STATUS1 0x00000211
1503
1504 #define REG_A6XX_RBBM_STATUS2 0x00000212
1505
1506 #define REG_A6XX_RBBM_STATUS3 0x00000213
1507 #define A6XX_RBBM_STATUS3_SMMU_STALLED_ON_FAULT 0x01000000
1508
1509 #define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS 0x00000215
1510
1511 #define REG_A7XX_RBBM_CLOCK_MODE_CP 0x00000260
1512
1513 #define REG_A7XX_RBBM_CLOCK_MODE_BV_LRZ 0x00000284
1514
1515 #define REG_A7XX_RBBM_CLOCK_MODE_BV_GRAS 0x00000285
1516
1517 #define REG_A7XX_RBBM_CLOCK_MODE2_GRAS 0x00000286
1518
1519 #define REG_A7XX_RBBM_CLOCK_MODE_BV_VFD 0x00000287
1520
1521 #define REG_A7XX_RBBM_CLOCK_MODE_BV_GPC 0x00000288
1522
REG_A6XX_RBBM_PERFCTR_CP(uint32_t i0)1523 static inline uint32_t REG_A6XX_RBBM_PERFCTR_CP(uint32_t i0) { return 0x00000400 + 0x2*i0; }
1524
REG_A6XX_RBBM_PERFCTR_RBBM(uint32_t i0)1525 static inline uint32_t REG_A6XX_RBBM_PERFCTR_RBBM(uint32_t i0) { return 0x0000041c + 0x2*i0; }
1526
REG_A6XX_RBBM_PERFCTR_PC(uint32_t i0)1527 static inline uint32_t REG_A6XX_RBBM_PERFCTR_PC(uint32_t i0) { return 0x00000424 + 0x2*i0; }
1528
REG_A6XX_RBBM_PERFCTR_VFD(uint32_t i0)1529 static inline uint32_t REG_A6XX_RBBM_PERFCTR_VFD(uint32_t i0) { return 0x00000434 + 0x2*i0; }
1530
REG_A6XX_RBBM_PERFCTR_HLSQ(uint32_t i0)1531 static inline uint32_t REG_A6XX_RBBM_PERFCTR_HLSQ(uint32_t i0) { return 0x00000444 + 0x2*i0; }
1532
REG_A6XX_RBBM_PERFCTR_VPC(uint32_t i0)1533 static inline uint32_t REG_A6XX_RBBM_PERFCTR_VPC(uint32_t i0) { return 0x00000450 + 0x2*i0; }
1534
REG_A6XX_RBBM_PERFCTR_CCU(uint32_t i0)1535 static inline uint32_t REG_A6XX_RBBM_PERFCTR_CCU(uint32_t i0) { return 0x0000045c + 0x2*i0; }
1536
REG_A6XX_RBBM_PERFCTR_TSE(uint32_t i0)1537 static inline uint32_t REG_A6XX_RBBM_PERFCTR_TSE(uint32_t i0) { return 0x00000466 + 0x2*i0; }
1538
REG_A6XX_RBBM_PERFCTR_RAS(uint32_t i0)1539 static inline uint32_t REG_A6XX_RBBM_PERFCTR_RAS(uint32_t i0) { return 0x0000046e + 0x2*i0; }
1540
REG_A6XX_RBBM_PERFCTR_UCHE(uint32_t i0)1541 static inline uint32_t REG_A6XX_RBBM_PERFCTR_UCHE(uint32_t i0) { return 0x00000476 + 0x2*i0; }
1542
REG_A6XX_RBBM_PERFCTR_TP(uint32_t i0)1543 static inline uint32_t REG_A6XX_RBBM_PERFCTR_TP(uint32_t i0) { return 0x0000048e + 0x2*i0; }
1544
REG_A6XX_RBBM_PERFCTR_SP(uint32_t i0)1545 static inline uint32_t REG_A6XX_RBBM_PERFCTR_SP(uint32_t i0) { return 0x000004a6 + 0x2*i0; }
1546
REG_A6XX_RBBM_PERFCTR_RB(uint32_t i0)1547 static inline uint32_t REG_A6XX_RBBM_PERFCTR_RB(uint32_t i0) { return 0x000004d6 + 0x2*i0; }
1548
REG_A6XX_RBBM_PERFCTR_VSC(uint32_t i0)1549 static inline uint32_t REG_A6XX_RBBM_PERFCTR_VSC(uint32_t i0) { return 0x000004e6 + 0x2*i0; }
1550
REG_A6XX_RBBM_PERFCTR_LRZ(uint32_t i0)1551 static inline uint32_t REG_A6XX_RBBM_PERFCTR_LRZ(uint32_t i0) { return 0x000004ea + 0x2*i0; }
1552
REG_A6XX_RBBM_PERFCTR_CMP(uint32_t i0)1553 static inline uint32_t REG_A6XX_RBBM_PERFCTR_CMP(uint32_t i0) { return 0x000004f2 + 0x2*i0; }
1554
REG_A7XX_RBBM_PERFCTR_CP(uint32_t i0)1555 static inline uint32_t REG_A7XX_RBBM_PERFCTR_CP(uint32_t i0) { return 0x00000300 + 0x2*i0; }
1556
REG_A7XX_RBBM_PERFCTR_RBBM(uint32_t i0)1557 static inline uint32_t REG_A7XX_RBBM_PERFCTR_RBBM(uint32_t i0) { return 0x0000031c + 0x2*i0; }
1558
REG_A7XX_RBBM_PERFCTR_PC(uint32_t i0)1559 static inline uint32_t REG_A7XX_RBBM_PERFCTR_PC(uint32_t i0) { return 0x00000324 + 0x2*i0; }
1560
REG_A7XX_RBBM_PERFCTR_VFD(uint32_t i0)1561 static inline uint32_t REG_A7XX_RBBM_PERFCTR_VFD(uint32_t i0) { return 0x00000334 + 0x2*i0; }
1562
REG_A7XX_RBBM_PERFCTR_HLSQ(uint32_t i0)1563 static inline uint32_t REG_A7XX_RBBM_PERFCTR_HLSQ(uint32_t i0) { return 0x00000344 + 0x2*i0; }
1564
REG_A7XX_RBBM_PERFCTR_VPC(uint32_t i0)1565 static inline uint32_t REG_A7XX_RBBM_PERFCTR_VPC(uint32_t i0) { return 0x00000350 + 0x2*i0; }
1566
REG_A7XX_RBBM_PERFCTR_CCU(uint32_t i0)1567 static inline uint32_t REG_A7XX_RBBM_PERFCTR_CCU(uint32_t i0) { return 0x0000035c + 0x2*i0; }
1568
REG_A7XX_RBBM_PERFCTR_TSE(uint32_t i0)1569 static inline uint32_t REG_A7XX_RBBM_PERFCTR_TSE(uint32_t i0) { return 0x00000366 + 0x2*i0; }
1570
REG_A7XX_RBBM_PERFCTR_RAS(uint32_t i0)1571 static inline uint32_t REG_A7XX_RBBM_PERFCTR_RAS(uint32_t i0) { return 0x0000036e + 0x2*i0; }
1572
REG_A7XX_RBBM_PERFCTR_UCHE(uint32_t i0)1573 static inline uint32_t REG_A7XX_RBBM_PERFCTR_UCHE(uint32_t i0) { return 0x00000376 + 0x2*i0; }
1574
REG_A7XX_RBBM_PERFCTR_TP(uint32_t i0)1575 static inline uint32_t REG_A7XX_RBBM_PERFCTR_TP(uint32_t i0) { return 0x0000038e + 0x2*i0; }
1576
REG_A7XX_RBBM_PERFCTR_SP(uint32_t i0)1577 static inline uint32_t REG_A7XX_RBBM_PERFCTR_SP(uint32_t i0) { return 0x000003a6 + 0x2*i0; }
1578
REG_A7XX_RBBM_PERFCTR_RB(uint32_t i0)1579 static inline uint32_t REG_A7XX_RBBM_PERFCTR_RB(uint32_t i0) { return 0x000003d6 + 0x2*i0; }
1580
REG_A7XX_RBBM_PERFCTR_VSC(uint32_t i0)1581 static inline uint32_t REG_A7XX_RBBM_PERFCTR_VSC(uint32_t i0) { return 0x000003e6 + 0x2*i0; }
1582
REG_A7XX_RBBM_PERFCTR_LRZ(uint32_t i0)1583 static inline uint32_t REG_A7XX_RBBM_PERFCTR_LRZ(uint32_t i0) { return 0x000003ea + 0x2*i0; }
1584
REG_A7XX_RBBM_PERFCTR_CMP(uint32_t i0)1585 static inline uint32_t REG_A7XX_RBBM_PERFCTR_CMP(uint32_t i0) { return 0x000003f2 + 0x2*i0; }
1586
REG_A7XX_RBBM_PERFCTR_UFC(uint32_t i0)1587 static inline uint32_t REG_A7XX_RBBM_PERFCTR_UFC(uint32_t i0) { return 0x000003fa + 0x2*i0; }
1588
REG_A7XX_RBBM_PERFCTR2_HLSQ(uint32_t i0)1589 static inline uint32_t REG_A7XX_RBBM_PERFCTR2_HLSQ(uint32_t i0) { return 0x00000410 + 0x2*i0; }
1590
REG_A7XX_RBBM_PERFCTR2_CP(uint32_t i0)1591 static inline uint32_t REG_A7XX_RBBM_PERFCTR2_CP(uint32_t i0) { return 0x0000041c + 0x2*i0; }
1592
REG_A7XX_RBBM_PERFCTR2_SP(uint32_t i0)1593 static inline uint32_t REG_A7XX_RBBM_PERFCTR2_SP(uint32_t i0) { return 0x0000042a + 0x2*i0; }
1594
REG_A7XX_RBBM_PERFCTR2_TP(uint32_t i0)1595 static inline uint32_t REG_A7XX_RBBM_PERFCTR2_TP(uint32_t i0) { return 0x00000442 + 0x2*i0; }
1596
REG_A7XX_RBBM_PERFCTR2_UFC(uint32_t i0)1597 static inline uint32_t REG_A7XX_RBBM_PERFCTR2_UFC(uint32_t i0) { return 0x0000044e + 0x2*i0; }
1598
REG_A7XX_RBBM_PERFCTR_BV_PC(uint32_t i0)1599 static inline uint32_t REG_A7XX_RBBM_PERFCTR_BV_PC(uint32_t i0) { return 0x00000460 + 0x2*i0; }
1600
REG_A7XX_RBBM_PERFCTR_BV_VFD(uint32_t i0)1601 static inline uint32_t REG_A7XX_RBBM_PERFCTR_BV_VFD(uint32_t i0) { return 0x00000470 + 0x2*i0; }
1602
REG_A7XX_RBBM_PERFCTR_BV_VPC(uint32_t i0)1603 static inline uint32_t REG_A7XX_RBBM_PERFCTR_BV_VPC(uint32_t i0) { return 0x00000480 + 0x2*i0; }
1604
REG_A7XX_RBBM_PERFCTR_BV_TSE(uint32_t i0)1605 static inline uint32_t REG_A7XX_RBBM_PERFCTR_BV_TSE(uint32_t i0) { return 0x0000048c + 0x2*i0; }
1606
REG_A7XX_RBBM_PERFCTR_BV_RAS(uint32_t i0)1607 static inline uint32_t REG_A7XX_RBBM_PERFCTR_BV_RAS(uint32_t i0) { return 0x00000494 + 0x2*i0; }
1608
REG_A7XX_RBBM_PERFCTR_BV_LRZ(uint32_t i0)1609 static inline uint32_t REG_A7XX_RBBM_PERFCTR_BV_LRZ(uint32_t i0) { return 0x0000049c + 0x2*i0; }
1610
1611 #define REG_A6XX_RBBM_PERFCTR_CNTL 0x00000500
1612
1613 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0 0x00000501
1614
1615 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1 0x00000502
1616
1617 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2 0x00000503
1618
1619 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3 0x00000504
1620
1621 #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000505
1622
1623 #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000506
1624
REG_A6XX_RBBM_PERFCTR_RBBM_SEL(uint32_t i0)1625 static inline uint32_t REG_A6XX_RBBM_PERFCTR_RBBM_SEL(uint32_t i0) { return 0x00000507 + 0x1*i0; }
1626
1627 #define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000050b
1628
1629 #define REG_A6XX_RBBM_PERFCTR_SRAM_INIT_CMD 0x0000050e
1630
1631 #define REG_A6XX_RBBM_PERFCTR_SRAM_INIT_STATUS 0x0000050f
1632
1633 #define REG_A6XX_RBBM_ISDB_CNT 0x00000533
1634
1635 #define REG_A7XX_RBBM_NC_MODE_CNTL 0x00000534
1636
1637 #define REG_A7XX_RBBM_SNAPSHOT_STATUS 0x00000535
1638
1639 #define REG_A6XX_RBBM_PRIMCTR_0_LO 0x00000540
1640
1641 #define REG_A6XX_RBBM_PRIMCTR_0_HI 0x00000541
1642
1643 #define REG_A6XX_RBBM_PRIMCTR_1_LO 0x00000542
1644
1645 #define REG_A6XX_RBBM_PRIMCTR_1_HI 0x00000543
1646
1647 #define REG_A6XX_RBBM_PRIMCTR_2_LO 0x00000544
1648
1649 #define REG_A6XX_RBBM_PRIMCTR_2_HI 0x00000545
1650
1651 #define REG_A6XX_RBBM_PRIMCTR_3_LO 0x00000546
1652
1653 #define REG_A6XX_RBBM_PRIMCTR_3_HI 0x00000547
1654
1655 #define REG_A6XX_RBBM_PRIMCTR_4_LO 0x00000548
1656
1657 #define REG_A6XX_RBBM_PRIMCTR_4_HI 0x00000549
1658
1659 #define REG_A6XX_RBBM_PRIMCTR_5_LO 0x0000054a
1660
1661 #define REG_A6XX_RBBM_PRIMCTR_5_HI 0x0000054b
1662
1663 #define REG_A6XX_RBBM_PRIMCTR_6_LO 0x0000054c
1664
1665 #define REG_A6XX_RBBM_PRIMCTR_6_HI 0x0000054d
1666
1667 #define REG_A6XX_RBBM_PRIMCTR_7_LO 0x0000054e
1668
1669 #define REG_A6XX_RBBM_PRIMCTR_7_HI 0x0000054f
1670
1671 #define REG_A6XX_RBBM_PRIMCTR_8_LO 0x00000550
1672
1673 #define REG_A6XX_RBBM_PRIMCTR_8_HI 0x00000551
1674
1675 #define REG_A6XX_RBBM_PRIMCTR_9_LO 0x00000552
1676
1677 #define REG_A6XX_RBBM_PRIMCTR_9_HI 0x00000553
1678
1679 #define REG_A6XX_RBBM_PRIMCTR_10_LO 0x00000554
1680
1681 #define REG_A6XX_RBBM_PRIMCTR_10_HI 0x00000555
1682
1683 #define REG_A6XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
1684
1685 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE 0x0000f800
1686
1687 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
1688
1689 #define REG_A6XX_RBBM_SECVID_TSB_CNTL 0x0000f803
1690
1691 #define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
1692
1693 #define REG_A7XX_RBBM_SECVID_TSB_STATUS 0x0000fc00
1694
1695 #define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL 0x00000010
1696
1697 #define REG_A6XX_RBBM_GBIF_CLIENT_QOS_CNTL 0x00000011
1698
1699 #define REG_A6XX_RBBM_GBIF_HALT 0x00000016
1700
1701 #define REG_A6XX_RBBM_GBIF_HALT_ACK 0x00000017
1702
1703 #define REG_A6XX_RBBM_WAIT_FOR_GPU_IDLE_CMD 0x0000001c
1704 #define A6XX_RBBM_WAIT_FOR_GPU_IDLE_CMD_WAIT_GPU_IDLE 0x00000001
1705
1706 #define REG_A7XX_RBBM_GBIF_HALT 0x00000016
1707
1708 #define REG_A7XX_RBBM_GBIF_HALT_ACK 0x00000017
1709
1710 #define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000001f
1711
1712 #define REG_A6XX_RBBM_INT_CLEAR_CMD 0x00000037
1713
1714 #define REG_A6XX_RBBM_INT_0_MASK 0x00000038
1715
1716 #define REG_A7XX_RBBM_INT_2_MASK 0x0000003a
1717
1718 #define REG_A6XX_RBBM_SP_HYST_CNT 0x00000042
1719
1720 #define REG_A6XX_RBBM_SW_RESET_CMD 0x00000043
1721
1722 #define REG_A6XX_RBBM_RAC_THRESHOLD_CNT 0x00000044
1723
1724 #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
1725
1726 #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
1727
1728 #define REG_A6XX_RBBM_CLOCK_CNTL 0x000000ae
1729
1730 #define REG_A6XX_RBBM_CLOCK_CNTL_SP0 0x000000b0
1731
1732 #define REG_A6XX_RBBM_CLOCK_CNTL_SP1 0x000000b1
1733
1734 #define REG_A6XX_RBBM_CLOCK_CNTL_SP2 0x000000b2
1735
1736 #define REG_A6XX_RBBM_CLOCK_CNTL_SP3 0x000000b3
1737
1738 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP0 0x000000b4
1739
1740 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP1 0x000000b5
1741
1742 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP2 0x000000b6
1743
1744 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP3 0x000000b7
1745
1746 #define REG_A6XX_RBBM_CLOCK_DELAY_SP0 0x000000b8
1747
1748 #define REG_A6XX_RBBM_CLOCK_DELAY_SP1 0x000000b9
1749
1750 #define REG_A6XX_RBBM_CLOCK_DELAY_SP2 0x000000ba
1751
1752 #define REG_A6XX_RBBM_CLOCK_DELAY_SP3 0x000000bb
1753
1754 #define REG_A6XX_RBBM_CLOCK_HYST_SP0 0x000000bc
1755
1756 #define REG_A6XX_RBBM_CLOCK_HYST_SP1 0x000000bd
1757
1758 #define REG_A6XX_RBBM_CLOCK_HYST_SP2 0x000000be
1759
1760 #define REG_A6XX_RBBM_CLOCK_HYST_SP3 0x000000bf
1761
1762 #define REG_A6XX_RBBM_CLOCK_CNTL_TP0 0x000000c0
1763
1764 #define REG_A6XX_RBBM_CLOCK_CNTL_TP1 0x000000c1
1765
1766 #define REG_A6XX_RBBM_CLOCK_CNTL_TP2 0x000000c2
1767
1768 #define REG_A6XX_RBBM_CLOCK_CNTL_TP3 0x000000c3
1769
1770 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP0 0x000000c4
1771
1772 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP1 0x000000c5
1773
1774 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP2 0x000000c6
1775
1776 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP3 0x000000c7
1777
1778 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP0 0x000000c8
1779
1780 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP1 0x000000c9
1781
1782 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP2 0x000000ca
1783
1784 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP3 0x000000cb
1785
1786 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP0 0x000000cc
1787
1788 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP1 0x000000cd
1789
1790 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP2 0x000000ce
1791
1792 #define REG_A6XX_RBBM_CLOCK_CNTL4_TP3 0x000000cf
1793
1794 #define REG_A6XX_RBBM_CLOCK_DELAY_TP0 0x000000d0
1795
1796 #define REG_A6XX_RBBM_CLOCK_DELAY_TP1 0x000000d1
1797
1798 #define REG_A6XX_RBBM_CLOCK_DELAY_TP2 0x000000d2
1799
1800 #define REG_A6XX_RBBM_CLOCK_DELAY_TP3 0x000000d3
1801
1802 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP0 0x000000d4
1803
1804 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP1 0x000000d5
1805
1806 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP2 0x000000d6
1807
1808 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP3 0x000000d7
1809
1810 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP0 0x000000d8
1811
1812 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP1 0x000000d9
1813
1814 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP2 0x000000da
1815
1816 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP3 0x000000db
1817
1818 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP0 0x000000dc
1819
1820 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP1 0x000000dd
1821
1822 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP2 0x000000de
1823
1824 #define REG_A6XX_RBBM_CLOCK_DELAY4_TP3 0x000000df
1825
1826 #define REG_A6XX_RBBM_CLOCK_HYST_TP0 0x000000e0
1827
1828 #define REG_A6XX_RBBM_CLOCK_HYST_TP1 0x000000e1
1829
1830 #define REG_A6XX_RBBM_CLOCK_HYST_TP2 0x000000e2
1831
1832 #define REG_A6XX_RBBM_CLOCK_HYST_TP3 0x000000e3
1833
1834 #define REG_A6XX_RBBM_CLOCK_HYST2_TP0 0x000000e4
1835
1836 #define REG_A6XX_RBBM_CLOCK_HYST2_TP1 0x000000e5
1837
1838 #define REG_A6XX_RBBM_CLOCK_HYST2_TP2 0x000000e6
1839
1840 #define REG_A6XX_RBBM_CLOCK_HYST2_TP3 0x000000e7
1841
1842 #define REG_A6XX_RBBM_CLOCK_HYST3_TP0 0x000000e8
1843
1844 #define REG_A6XX_RBBM_CLOCK_HYST3_TP1 0x000000e9
1845
1846 #define REG_A6XX_RBBM_CLOCK_HYST3_TP2 0x000000ea
1847
1848 #define REG_A6XX_RBBM_CLOCK_HYST3_TP3 0x000000eb
1849
1850 #define REG_A6XX_RBBM_CLOCK_HYST4_TP0 0x000000ec
1851
1852 #define REG_A6XX_RBBM_CLOCK_HYST4_TP1 0x000000ed
1853
1854 #define REG_A6XX_RBBM_CLOCK_HYST4_TP2 0x000000ee
1855
1856 #define REG_A6XX_RBBM_CLOCK_HYST4_TP3 0x000000ef
1857
1858 #define REG_A6XX_RBBM_CLOCK_CNTL_RB0 0x000000f0
1859
1860 #define REG_A6XX_RBBM_CLOCK_CNTL_RB1 0x000000f1
1861
1862 #define REG_A6XX_RBBM_CLOCK_CNTL_RB2 0x000000f2
1863
1864 #define REG_A6XX_RBBM_CLOCK_CNTL_RB3 0x000000f3
1865
1866 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB0 0x000000f4
1867
1868 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB1 0x000000f5
1869
1870 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB2 0x000000f6
1871
1872 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB3 0x000000f7
1873
1874 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU0 0x000000f8
1875
1876 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU1 0x000000f9
1877
1878 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU2 0x000000fa
1879
1880 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU3 0x000000fb
1881
1882 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000100
1883
1884 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000101
1885
1886 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000102
1887
1888 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000103
1889
1890 #define REG_A6XX_RBBM_CLOCK_CNTL_RAC 0x00000104
1891
1892 #define REG_A6XX_RBBM_CLOCK_CNTL2_RAC 0x00000105
1893
1894 #define REG_A6XX_RBBM_CLOCK_DELAY_RAC 0x00000106
1895
1896 #define REG_A6XX_RBBM_CLOCK_HYST_RAC 0x00000107
1897
1898 #define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000108
1899
1900 #define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000109
1901
1902 #define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000010a
1903
1904 #define REG_A6XX_RBBM_CLOCK_CNTL_UCHE 0x0000010b
1905
1906 #define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE 0x0000010c
1907
1908 #define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE 0x0000010d
1909
1910 #define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE 0x0000010e
1911
1912 #define REG_A6XX_RBBM_CLOCK_DELAY_UCHE 0x0000010f
1913
1914 #define REG_A6XX_RBBM_CLOCK_HYST_UCHE 0x00000110
1915
1916 #define REG_A6XX_RBBM_CLOCK_MODE_VFD 0x00000111
1917
1918 #define REG_A6XX_RBBM_CLOCK_DELAY_VFD 0x00000112
1919
1920 #define REG_A6XX_RBBM_CLOCK_HYST_VFD 0x00000113
1921
1922 #define REG_A6XX_RBBM_CLOCK_MODE_GPC 0x00000114
1923
1924 #define REG_A6XX_RBBM_CLOCK_DELAY_GPC 0x00000115
1925
1926 #define REG_A6XX_RBBM_CLOCK_HYST_GPC 0x00000116
1927
1928 #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2 0x00000117
1929
1930 #define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX 0x00000118
1931
1932 #define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX 0x00000119
1933
1934 #define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX 0x0000011a
1935
1936 #define REG_A6XX_RBBM_CLOCK_MODE_HLSQ 0x0000011b
1937
1938 #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ 0x0000011c
1939
1940 #define REG_A6XX_RBBM_CLOCK_HYST_HLSQ 0x0000011d
1941
1942 #define REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE 0x00000120
1943
1944 #define REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE 0x00000121
1945
1946 #define REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE 0x00000122
1947
1948 #define REG_A7XX_RBBM_CLOCK_HYST2_VFD 0x0000012f
1949
1950 #define REG_A6XX_RBBM_LPAC_GBIF_CLIENT_QOS_CNTL 0x000005ff
1951
1952 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A 0x00000600
1953
1954 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B 0x00000601
1955
1956 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C 0x00000602
1957
1958 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D 0x00000603
1959 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
1960 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)1961 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
1962 {
1963 return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
1964 }
1965 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
1966 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)1967 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
1968 {
1969 return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
1970 }
1971
1972 #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT 0x00000604
1973 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
1974 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)1975 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
1976 {
1977 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
1978 }
1979 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
1980 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)1981 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
1982 {
1983 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
1984 }
1985 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
1986 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)1987 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
1988 {
1989 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
1990 }
1991
1992 #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM 0x00000605
1993 #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
1994 #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)1995 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
1996 {
1997 return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
1998 }
1999
2000 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0 0x00000608
2001
2002 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1 0x00000609
2003
2004 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2 0x0000060a
2005
2006 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3 0x0000060b
2007
2008 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0 0x0000060c
2009
2010 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1 0x0000060d
2011
2012 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2 0x0000060e
2013
2014 #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3 0x0000060f
2015
2016 #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000610
2017 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
2018 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)2019 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
2020 {
2021 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
2022 }
2023 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
2024 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)2025 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
2026 {
2027 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
2028 }
2029 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
2030 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)2031 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
2032 {
2033 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
2034 }
2035 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
2036 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)2037 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
2038 {
2039 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
2040 }
2041 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
2042 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)2043 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
2044 {
2045 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
2046 }
2047 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
2048 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)2049 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
2050 {
2051 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
2052 }
2053 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
2054 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)2055 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
2056 {
2057 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
2058 }
2059 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
2060 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)2061 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
2062 {
2063 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
2064 }
2065
2066 #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000611
2067 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
2068 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)2069 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
2070 {
2071 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
2072 }
2073 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
2074 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)2075 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
2076 {
2077 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
2078 }
2079 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
2080 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)2081 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
2082 {
2083 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
2084 }
2085 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
2086 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)2087 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
2088 {
2089 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
2090 }
2091 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
2092 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)2093 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
2094 {
2095 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
2096 }
2097 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
2098 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)2099 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
2100 {
2101 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
2102 }
2103 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
2104 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)2105 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
2106 {
2107 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
2108 }
2109 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
2110 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)2111 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
2112 {
2113 return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
2114 }
2115
2116 #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000062f
2117
2118 #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000630
2119
REG_A6XX_VSC_PERFCTR_VSC_SEL(uint32_t i0)2120 static inline uint32_t REG_A6XX_VSC_PERFCTR_VSC_SEL(uint32_t i0) { return 0x00000cd8 + 0x1*i0; }
2121
2122 #define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000c800
2123
2124 #define REG_A6XX_HLSQ_DBG_READ_SEL 0x0000d000
2125
2126 #define REG_A6XX_UCHE_ADDR_MODE_CNTL 0x00000e00
2127
2128 #define REG_A6XX_UCHE_MODE_CNTL 0x00000e01
2129
2130 #define REG_A6XX_UCHE_WRITE_RANGE_MAX 0x00000e05
2131
2132 #define REG_A6XX_UCHE_WRITE_THRU_BASE 0x00000e07
2133
2134 #define REG_A6XX_UCHE_TRAP_BASE 0x00000e09
2135
2136 #define REG_A6XX_UCHE_GMEM_RANGE_MIN 0x00000e0b
2137
2138 #define REG_A6XX_UCHE_GMEM_RANGE_MAX 0x00000e0d
2139
2140 #define REG_A6XX_UCHE_CACHE_WAYS 0x00000e17
2141
2142 #define REG_A6XX_UCHE_FILTER_CNTL 0x00000e18
2143
2144 #define REG_A6XX_UCHE_CLIENT_PF 0x00000e19
2145 #define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK 0x000000ff
2146 #define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT 0
A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)2147 static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
2148 {
2149 return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
2150 }
2151
REG_A6XX_UCHE_PERFCTR_UCHE_SEL(uint32_t i0)2152 static inline uint32_t REG_A6XX_UCHE_PERFCTR_UCHE_SEL(uint32_t i0) { return 0x00000e1c + 0x1*i0; }
2153
2154 #define REG_A6XX_UCHE_GBIF_GX_CONFIG 0x00000e3a
2155
2156 #define REG_A6XX_UCHE_CMDQ_CONFIG 0x00000e3c
2157
2158 #define REG_A6XX_VBIF_VERSION 0x00003000
2159
2160 #define REG_A6XX_VBIF_CLKON 0x00003001
2161 #define A6XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000002
2162
2163 #define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2164
2165 #define REG_A6XX_VBIF_XIN_HALT_CTRL0 0x00003080
2166
2167 #define REG_A6XX_VBIF_XIN_HALT_CTRL1 0x00003081
2168
2169 #define REG_A6XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
2170
2171 #define REG_A6XX_VBIF_TEST_BUS1_CTRL0 0x00003085
2172
2173 #define REG_A6XX_VBIF_TEST_BUS1_CTRL1 0x00003086
2174 #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK 0x0000000f
2175 #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT 0
A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val)2176 static inline uint32_t A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val)
2177 {
2178 return ((val) << A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK;
2179 }
2180
2181 #define REG_A6XX_VBIF_TEST_BUS2_CTRL0 0x00003087
2182
2183 #define REG_A6XX_VBIF_TEST_BUS2_CTRL1 0x00003088
2184 #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK 0x000001ff
2185 #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT 0
A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val)2186 static inline uint32_t A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val)
2187 {
2188 return ((val) << A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK;
2189 }
2190
2191 #define REG_A6XX_VBIF_TEST_BUS_OUT 0x0000308c
2192
2193 #define REG_A6XX_VBIF_PERF_CNT_SEL0 0x000030d0
2194
2195 #define REG_A6XX_VBIF_PERF_CNT_SEL1 0x000030d1
2196
2197 #define REG_A6XX_VBIF_PERF_CNT_SEL2 0x000030d2
2198
2199 #define REG_A6XX_VBIF_PERF_CNT_SEL3 0x000030d3
2200
2201 #define REG_A6XX_VBIF_PERF_CNT_LOW0 0x000030d8
2202
2203 #define REG_A6XX_VBIF_PERF_CNT_LOW1 0x000030d9
2204
2205 #define REG_A6XX_VBIF_PERF_CNT_LOW2 0x000030da
2206
2207 #define REG_A6XX_VBIF_PERF_CNT_LOW3 0x000030db
2208
2209 #define REG_A6XX_VBIF_PERF_CNT_HIGH0 0x000030e0
2210
2211 #define REG_A6XX_VBIF_PERF_CNT_HIGH1 0x000030e1
2212
2213 #define REG_A6XX_VBIF_PERF_CNT_HIGH2 0x000030e2
2214
2215 #define REG_A6XX_VBIF_PERF_CNT_HIGH3 0x000030e3
2216
2217 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
2218
2219 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
2220
2221 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
2222
2223 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
2224
2225 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
2226
2227 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
2228
2229 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
2230
2231 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
2232
2233 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
2234
2235 #define REG_A6XX_GBIF_SCACHE_CNTL0 0x00003c01
2236
2237 #define REG_A6XX_GBIF_SCACHE_CNTL1 0x00003c02
2238
2239 #define REG_A6XX_GBIF_QSB_SIDE0 0x00003c03
2240
2241 #define REG_A6XX_GBIF_QSB_SIDE1 0x00003c04
2242
2243 #define REG_A6XX_GBIF_QSB_SIDE2 0x00003c05
2244
2245 #define REG_A6XX_GBIF_QSB_SIDE3 0x00003c06
2246
2247 #define REG_A6XX_GBIF_HALT 0x00003c45
2248
2249 #define REG_A6XX_GBIF_HALT_ACK 0x00003c46
2250
2251 #define REG_A6XX_GBIF_PERF_PWR_CNT_EN 0x00003cc0
2252
2253 #define REG_A6XX_GBIF_PERF_PWR_CNT_CLR 0x00003cc1
2254
2255 #define REG_A6XX_GBIF_PERF_CNT_SEL 0x00003cc2
2256
2257 #define REG_A6XX_GBIF_PERF_PWR_CNT_SEL 0x00003cc3
2258
2259 #define REG_A6XX_GBIF_PERF_CNT_LOW0 0x00003cc4
2260
2261 #define REG_A6XX_GBIF_PERF_CNT_LOW1 0x00003cc5
2262
2263 #define REG_A6XX_GBIF_PERF_CNT_LOW2 0x00003cc6
2264
2265 #define REG_A6XX_GBIF_PERF_CNT_LOW3 0x00003cc7
2266
2267 #define REG_A6XX_GBIF_PERF_CNT_HIGH0 0x00003cc8
2268
2269 #define REG_A6XX_GBIF_PERF_CNT_HIGH1 0x00003cc9
2270
2271 #define REG_A6XX_GBIF_PERF_CNT_HIGH2 0x00003cca
2272
2273 #define REG_A6XX_GBIF_PERF_CNT_HIGH3 0x00003ccb
2274
2275 #define REG_A6XX_GBIF_PWR_CNT_LOW0 0x00003ccc
2276
2277 #define REG_A6XX_GBIF_PWR_CNT_LOW1 0x00003ccd
2278
2279 #define REG_A6XX_GBIF_PWR_CNT_LOW2 0x00003cce
2280
2281 #define REG_A6XX_GBIF_PWR_CNT_HIGH0 0x00003ccf
2282
2283 #define REG_A6XX_GBIF_PWR_CNT_HIGH1 0x00003cd0
2284
2285 #define REG_A6XX_GBIF_PWR_CNT_HIGH2 0x00003cd1
2286
2287 #define REG_A6XX_VSC_DBG_ECO_CNTL 0x00000c00
2288
2289 #define REG_A6XX_VSC_BIN_SIZE 0x00000c02
2290 #define A6XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff
2291 #define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)2292 static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2293 {
2294 return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
2295 }
2296 #define A6XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001ff00
2297 #define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT 8
A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)2298 static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2299 {
2300 return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
2301 }
2302
2303 #define REG_A6XX_VSC_DRAW_STRM_SIZE_ADDRESS 0x00000c03
2304
2305 #define REG_A6XX_VSC_BIN_COUNT 0x00000c06
2306 #define A6XX_VSC_BIN_COUNT_NX__MASK 0x000007fe
2307 #define A6XX_VSC_BIN_COUNT_NX__SHIFT 1
A6XX_VSC_BIN_COUNT_NX(uint32_t val)2308 static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
2309 {
2310 return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
2311 }
2312 #define A6XX_VSC_BIN_COUNT_NY__MASK 0x001ff800
2313 #define A6XX_VSC_BIN_COUNT_NY__SHIFT 11
A6XX_VSC_BIN_COUNT_NY(uint32_t val)2314 static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
2315 {
2316 return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
2317 }
2318
REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0)2319 static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
2320
REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0)2321 static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
2322 #define A6XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
2323 #define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)2324 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
2325 {
2326 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
2327 }
2328 #define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
2329 #define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)2330 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
2331 {
2332 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
2333 }
2334 #define A6XX_VSC_PIPE_CONFIG_REG_W__MASK 0x03f00000
2335 #define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)2336 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
2337 {
2338 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
2339 }
2340 #define A6XX_VSC_PIPE_CONFIG_REG_H__MASK 0xfc000000
2341 #define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT 26
A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)2342 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
2343 {
2344 return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
2345 }
2346
2347 #define REG_A6XX_VSC_PRIM_STRM_ADDRESS 0x00000c30
2348
2349 #define REG_A6XX_VSC_PRIM_STRM_PITCH 0x00000c32
2350
2351 #define REG_A6XX_VSC_PRIM_STRM_LIMIT 0x00000c33
2352
2353 #define REG_A6XX_VSC_DRAW_STRM_ADDRESS 0x00000c34
2354
2355 #define REG_A6XX_VSC_DRAW_STRM_PITCH 0x00000c36
2356
2357 #define REG_A6XX_VSC_DRAW_STRM_LIMIT 0x00000c37
2358
REG_A6XX_VSC_STATE(uint32_t i0)2359 static inline uint32_t REG_A6XX_VSC_STATE(uint32_t i0) { return 0x00000c38 + 0x1*i0; }
2360
REG_A6XX_VSC_STATE_REG(uint32_t i0)2361 static inline uint32_t REG_A6XX_VSC_STATE_REG(uint32_t i0) { return 0x00000c38 + 0x1*i0; }
2362
REG_A6XX_VSC_PRIM_STRM_SIZE(uint32_t i0)2363 static inline uint32_t REG_A6XX_VSC_PRIM_STRM_SIZE(uint32_t i0) { return 0x00000c58 + 0x1*i0; }
2364
REG_A6XX_VSC_PRIM_STRM_SIZE_REG(uint32_t i0)2365 static inline uint32_t REG_A6XX_VSC_PRIM_STRM_SIZE_REG(uint32_t i0) { return 0x00000c58 + 0x1*i0; }
2366
REG_A6XX_VSC_DRAW_STRM_SIZE(uint32_t i0)2367 static inline uint32_t REG_A6XX_VSC_DRAW_STRM_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
2368
REG_A6XX_VSC_DRAW_STRM_SIZE_REG(uint32_t i0)2369 static inline uint32_t REG_A6XX_VSC_DRAW_STRM_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
2370
2371 #define REG_A6XX_UCHE_UNKNOWN_0E12 0x00000e12
2372
2373 #define REG_A6XX_GRAS_CL_CNTL 0x00008000
2374 #define A6XX_GRAS_CL_CNTL_CLIP_DISABLE 0x00000001
2375 #define A6XX_GRAS_CL_CNTL_ZNEAR_CLIP_DISABLE 0x00000002
2376 #define A6XX_GRAS_CL_CNTL_ZFAR_CLIP_DISABLE 0x00000004
2377 #define A6XX_GRAS_CL_CNTL_Z_CLAMP_ENABLE 0x00000020
2378 #define A6XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z 0x00000040
2379 #define A6XX_GRAS_CL_CNTL_VP_CLIP_CODE_IGNORE 0x00000080
2380 #define A6XX_GRAS_CL_CNTL_VP_XFORM_DISABLE 0x00000100
2381 #define A6XX_GRAS_CL_CNTL_PERSP_DIVISION_DISABLE 0x00000200
2382
2383 #define REG_A6XX_GRAS_VS_CL_CNTL 0x00008001
2384 #define A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__MASK 0x000000ff
2385 #define A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__SHIFT 0
A6XX_GRAS_VS_CL_CNTL_CLIP_MASK(uint32_t val)2386 static inline uint32_t A6XX_GRAS_VS_CL_CNTL_CLIP_MASK(uint32_t val)
2387 {
2388 return ((val) << A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__MASK;
2389 }
2390 #define A6XX_GRAS_VS_CL_CNTL_CULL_MASK__MASK 0x0000ff00
2391 #define A6XX_GRAS_VS_CL_CNTL_CULL_MASK__SHIFT 8
A6XX_GRAS_VS_CL_CNTL_CULL_MASK(uint32_t val)2392 static inline uint32_t A6XX_GRAS_VS_CL_CNTL_CULL_MASK(uint32_t val)
2393 {
2394 return ((val) << A6XX_GRAS_VS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_VS_CL_CNTL_CULL_MASK__MASK;
2395 }
2396
2397 #define REG_A6XX_GRAS_DS_CL_CNTL 0x00008002
2398 #define A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__MASK 0x000000ff
2399 #define A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__SHIFT 0
A6XX_GRAS_DS_CL_CNTL_CLIP_MASK(uint32_t val)2400 static inline uint32_t A6XX_GRAS_DS_CL_CNTL_CLIP_MASK(uint32_t val)
2401 {
2402 return ((val) << A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__MASK;
2403 }
2404 #define A6XX_GRAS_DS_CL_CNTL_CULL_MASK__MASK 0x0000ff00
2405 #define A6XX_GRAS_DS_CL_CNTL_CULL_MASK__SHIFT 8
A6XX_GRAS_DS_CL_CNTL_CULL_MASK(uint32_t val)2406 static inline uint32_t A6XX_GRAS_DS_CL_CNTL_CULL_MASK(uint32_t val)
2407 {
2408 return ((val) << A6XX_GRAS_DS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_DS_CL_CNTL_CULL_MASK__MASK;
2409 }
2410
2411 #define REG_A6XX_GRAS_GS_CL_CNTL 0x00008003
2412 #define A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__MASK 0x000000ff
2413 #define A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__SHIFT 0
A6XX_GRAS_GS_CL_CNTL_CLIP_MASK(uint32_t val)2414 static inline uint32_t A6XX_GRAS_GS_CL_CNTL_CLIP_MASK(uint32_t val)
2415 {
2416 return ((val) << A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__MASK;
2417 }
2418 #define A6XX_GRAS_GS_CL_CNTL_CULL_MASK__MASK 0x0000ff00
2419 #define A6XX_GRAS_GS_CL_CNTL_CULL_MASK__SHIFT 8
A6XX_GRAS_GS_CL_CNTL_CULL_MASK(uint32_t val)2420 static inline uint32_t A6XX_GRAS_GS_CL_CNTL_CULL_MASK(uint32_t val)
2421 {
2422 return ((val) << A6XX_GRAS_GS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_GS_CL_CNTL_CULL_MASK__MASK;
2423 }
2424
2425 #define REG_A6XX_GRAS_MAX_LAYER_INDEX 0x00008004
2426
2427 #define REG_A6XX_GRAS_CNTL 0x00008005
2428 #define A6XX_GRAS_CNTL_IJ_PERSP_PIXEL 0x00000001
2429 #define A6XX_GRAS_CNTL_IJ_PERSP_CENTROID 0x00000002
2430 #define A6XX_GRAS_CNTL_IJ_PERSP_SAMPLE 0x00000004
2431 #define A6XX_GRAS_CNTL_IJ_LINEAR_PIXEL 0x00000008
2432 #define A6XX_GRAS_CNTL_IJ_LINEAR_CENTROID 0x00000010
2433 #define A6XX_GRAS_CNTL_IJ_LINEAR_SAMPLE 0x00000020
2434 #define A6XX_GRAS_CNTL_COORD_MASK__MASK 0x000003c0
2435 #define A6XX_GRAS_CNTL_COORD_MASK__SHIFT 6
A6XX_GRAS_CNTL_COORD_MASK(uint32_t val)2436 static inline uint32_t A6XX_GRAS_CNTL_COORD_MASK(uint32_t val)
2437 {
2438 return ((val) << A6XX_GRAS_CNTL_COORD_MASK__SHIFT) & A6XX_GRAS_CNTL_COORD_MASK__MASK;
2439 }
2440
2441 #define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x00008006
2442 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000001ff
2443 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)2444 static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
2445 {
2446 return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
2447 }
2448 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x0007fc00
2449 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)2450 static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
2451 {
2452 return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
2453 }
2454
REG_A6XX_GRAS_CL_VPORT(uint32_t i0)2455 static inline uint32_t REG_A6XX_GRAS_CL_VPORT(uint32_t i0) { return 0x00008010 + 0x6*i0; }
2456
REG_A6XX_GRAS_CL_VPORT_XOFFSET(uint32_t i0)2457 static inline uint32_t REG_A6XX_GRAS_CL_VPORT_XOFFSET(uint32_t i0) { return 0x00008010 + 0x6*i0; }
2458 #define A6XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
2459 #define A6XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
A6XX_GRAS_CL_VPORT_XOFFSET(float val)2460 static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET(float val)
2461 {
2462 return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET__MASK;
2463 }
2464
REG_A6XX_GRAS_CL_VPORT_XSCALE(uint32_t i0)2465 static inline uint32_t REG_A6XX_GRAS_CL_VPORT_XSCALE(uint32_t i0) { return 0x00008011 + 0x6*i0; }
2466 #define A6XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
2467 #define A6XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
A6XX_GRAS_CL_VPORT_XSCALE(float val)2468 static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE(float val)
2469 {
2470 return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE__MASK;
2471 }
2472
REG_A6XX_GRAS_CL_VPORT_YOFFSET(uint32_t i0)2473 static inline uint32_t REG_A6XX_GRAS_CL_VPORT_YOFFSET(uint32_t i0) { return 0x00008012 + 0x6*i0; }
2474 #define A6XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
2475 #define A6XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
A6XX_GRAS_CL_VPORT_YOFFSET(float val)2476 static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET(float val)
2477 {
2478 return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET__MASK;
2479 }
2480
REG_A6XX_GRAS_CL_VPORT_YSCALE(uint32_t i0)2481 static inline uint32_t REG_A6XX_GRAS_CL_VPORT_YSCALE(uint32_t i0) { return 0x00008013 + 0x6*i0; }
2482 #define A6XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
2483 #define A6XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
A6XX_GRAS_CL_VPORT_YSCALE(float val)2484 static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE(float val)
2485 {
2486 return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE__MASK;
2487 }
2488
REG_A6XX_GRAS_CL_VPORT_ZOFFSET(uint32_t i0)2489 static inline uint32_t REG_A6XX_GRAS_CL_VPORT_ZOFFSET(uint32_t i0) { return 0x00008014 + 0x6*i0; }
2490 #define A6XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
2491 #define A6XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
A6XX_GRAS_CL_VPORT_ZOFFSET(float val)2492 static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET(float val)
2493 {
2494 return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET__MASK;
2495 }
2496
REG_A6XX_GRAS_CL_VPORT_ZSCALE(uint32_t i0)2497 static inline uint32_t REG_A6XX_GRAS_CL_VPORT_ZSCALE(uint32_t i0) { return 0x00008015 + 0x6*i0; }
2498 #define A6XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
2499 #define A6XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
A6XX_GRAS_CL_VPORT_ZSCALE(float val)2500 static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE(float val)
2501 {
2502 return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE__MASK;
2503 }
2504
REG_A6XX_GRAS_CL_Z_CLAMP(uint32_t i0)2505 static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP(uint32_t i0) { return 0x00008070 + 0x2*i0; }
2506
REG_A6XX_GRAS_CL_Z_CLAMP_MIN(uint32_t i0)2507 static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP_MIN(uint32_t i0) { return 0x00008070 + 0x2*i0; }
2508 #define A6XX_GRAS_CL_Z_CLAMP_MIN__MASK 0xffffffff
2509 #define A6XX_GRAS_CL_Z_CLAMP_MIN__SHIFT 0
A6XX_GRAS_CL_Z_CLAMP_MIN(float val)2510 static inline uint32_t A6XX_GRAS_CL_Z_CLAMP_MIN(float val)
2511 {
2512 return ((fui(val)) << A6XX_GRAS_CL_Z_CLAMP_MIN__SHIFT) & A6XX_GRAS_CL_Z_CLAMP_MIN__MASK;
2513 }
2514
REG_A6XX_GRAS_CL_Z_CLAMP_MAX(uint32_t i0)2515 static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP_MAX(uint32_t i0) { return 0x00008071 + 0x2*i0; }
2516 #define A6XX_GRAS_CL_Z_CLAMP_MAX__MASK 0xffffffff
2517 #define A6XX_GRAS_CL_Z_CLAMP_MAX__SHIFT 0
A6XX_GRAS_CL_Z_CLAMP_MAX(float val)2518 static inline uint32_t A6XX_GRAS_CL_Z_CLAMP_MAX(float val)
2519 {
2520 return ((fui(val)) << A6XX_GRAS_CL_Z_CLAMP_MAX__SHIFT) & A6XX_GRAS_CL_Z_CLAMP_MAX__MASK;
2521 }
2522
2523 #define REG_A6XX_GRAS_SU_CNTL 0x00008090
2524 #define A6XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001
2525 #define A6XX_GRAS_SU_CNTL_CULL_BACK 0x00000002
2526 #define A6XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
2527 #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
2528 #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)2529 static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
2530 {
2531 return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
2532 }
2533 #define A6XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
2534 #define A6XX_GRAS_SU_CNTL_UNK12__MASK 0x00001000
2535 #define A6XX_GRAS_SU_CNTL_UNK12__SHIFT 12
A6XX_GRAS_SU_CNTL_UNK12(uint32_t val)2536 static inline uint32_t A6XX_GRAS_SU_CNTL_UNK12(uint32_t val)
2537 {
2538 return ((val) << A6XX_GRAS_SU_CNTL_UNK12__SHIFT) & A6XX_GRAS_SU_CNTL_UNK12__MASK;
2539 }
2540 #define A6XX_GRAS_SU_CNTL_LINE_MODE__MASK 0x00002000
2541 #define A6XX_GRAS_SU_CNTL_LINE_MODE__SHIFT 13
A6XX_GRAS_SU_CNTL_LINE_MODE(enum a5xx_line_mode val)2542 static inline uint32_t A6XX_GRAS_SU_CNTL_LINE_MODE(enum a5xx_line_mode val)
2543 {
2544 return ((val) << A6XX_GRAS_SU_CNTL_LINE_MODE__SHIFT) & A6XX_GRAS_SU_CNTL_LINE_MODE__MASK;
2545 }
2546 #define A6XX_GRAS_SU_CNTL_UNK15__MASK 0x00018000
2547 #define A6XX_GRAS_SU_CNTL_UNK15__SHIFT 15
A6XX_GRAS_SU_CNTL_UNK15(uint32_t val)2548 static inline uint32_t A6XX_GRAS_SU_CNTL_UNK15(uint32_t val)
2549 {
2550 return ((val) << A6XX_GRAS_SU_CNTL_UNK15__SHIFT) & A6XX_GRAS_SU_CNTL_UNK15__MASK;
2551 }
2552 #define A6XX_GRAS_SU_CNTL_UNK17 0x00020000
2553 #define A6XX_GRAS_SU_CNTL_MULTIVIEW_ENABLE 0x00040000
2554 #define A6XX_GRAS_SU_CNTL_UNK19__MASK 0x00780000
2555 #define A6XX_GRAS_SU_CNTL_UNK19__SHIFT 19
A6XX_GRAS_SU_CNTL_UNK19(uint32_t val)2556 static inline uint32_t A6XX_GRAS_SU_CNTL_UNK19(uint32_t val)
2557 {
2558 return ((val) << A6XX_GRAS_SU_CNTL_UNK19__SHIFT) & A6XX_GRAS_SU_CNTL_UNK19__MASK;
2559 }
2560
2561 #define REG_A6XX_GRAS_SU_POINT_MINMAX 0x00008091
2562 #define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
2563 #define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)2564 static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
2565 {
2566 return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
2567 }
2568 #define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
2569 #define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)2570 static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
2571 {
2572 return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
2573 }
2574
2575 #define REG_A6XX_GRAS_SU_POINT_SIZE 0x00008092
2576 #define A6XX_GRAS_SU_POINT_SIZE__MASK 0x0000ffff
2577 #define A6XX_GRAS_SU_POINT_SIZE__SHIFT 0
A6XX_GRAS_SU_POINT_SIZE(float val)2578 static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
2579 {
2580 return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
2581 }
2582
2583 #define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL 0x00008094
2584 #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__MASK 0x00000003
2585 #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__SHIFT 0
A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val)2586 static inline uint32_t A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val)
2587 {
2588 return ((val) << A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__SHIFT) & A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__MASK;
2589 }
2590
2591 #define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE 0x00008095
2592 #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
2593 #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)2594 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
2595 {
2596 return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
2597 }
2598
2599 #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00008096
2600 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
2601 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)2602 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
2603 {
2604 return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
2605 }
2606
2607 #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x00008097
2608 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
2609 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)2610 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
2611 {
2612 return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
2613 }
2614
2615 #define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO 0x00008098
2616 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
2617 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)2618 static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
2619 {
2620 return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
2621 }
2622 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__MASK 0x00000008
2623 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__SHIFT 3
A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3(uint32_t val)2624 static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3(uint32_t val)
2625 {
2626 return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__MASK;
2627 }
2628
2629 #define REG_A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x00008099
2630 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_CONSERVATIVERASEN 0x00000001
2631 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__MASK 0x00000006
2632 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__SHIFT 1
A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT(uint32_t val)2633 static inline uint32_t A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT(uint32_t val)
2634 {
2635 return ((val) << A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__SHIFT) & A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__MASK;
2636 }
2637 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_INNERCONSERVATIVERASEN 0x00000008
2638 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__MASK 0x00000030
2639 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__SHIFT 4
A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4(uint32_t val)2640 static inline uint32_t A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4(uint32_t val)
2641 {
2642 return ((val) << A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__SHIFT) & A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__MASK;
2643 }
2644
2645 #define REG_A6XX_GRAS_SU_PATH_RENDERING_CNTL 0x0000809a
2646 #define A6XX_GRAS_SU_PATH_RENDERING_CNTL_UNK0 0x00000001
2647 #define A6XX_GRAS_SU_PATH_RENDERING_CNTL_LINELENGTHEN 0x00000002
2648
2649 #define REG_A6XX_GRAS_VS_LAYER_CNTL 0x0000809b
2650 #define A6XX_GRAS_VS_LAYER_CNTL_WRITES_LAYER 0x00000001
2651 #define A6XX_GRAS_VS_LAYER_CNTL_WRITES_VIEW 0x00000002
2652
2653 #define REG_A6XX_GRAS_GS_LAYER_CNTL 0x0000809c
2654 #define A6XX_GRAS_GS_LAYER_CNTL_WRITES_LAYER 0x00000001
2655 #define A6XX_GRAS_GS_LAYER_CNTL_WRITES_VIEW 0x00000002
2656
2657 #define REG_A6XX_GRAS_DS_LAYER_CNTL 0x0000809d
2658 #define A6XX_GRAS_DS_LAYER_CNTL_WRITES_LAYER 0x00000001
2659 #define A6XX_GRAS_DS_LAYER_CNTL_WRITES_VIEW 0x00000002
2660
2661 #define REG_A6XX_GRAS_SC_CNTL 0x000080a0
2662 #define A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__MASK 0x00000007
2663 #define A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__SHIFT 0
A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE(uint32_t val)2664 static inline uint32_t A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE(uint32_t val)
2665 {
2666 return ((val) << A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__SHIFT) & A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__MASK;
2667 }
2668 #define A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__MASK 0x00000018
2669 #define A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__SHIFT 3
A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE(enum a6xx_single_prim_mode val)2670 static inline uint32_t A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE(enum a6xx_single_prim_mode val)
2671 {
2672 return ((val) << A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__SHIFT) & A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__MASK;
2673 }
2674 #define A6XX_GRAS_SC_CNTL_RASTER_MODE__MASK 0x00000020
2675 #define A6XX_GRAS_SC_CNTL_RASTER_MODE__SHIFT 5
A6XX_GRAS_SC_CNTL_RASTER_MODE(enum a6xx_raster_mode val)2676 static inline uint32_t A6XX_GRAS_SC_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
2677 {
2678 return ((val) << A6XX_GRAS_SC_CNTL_RASTER_MODE__SHIFT) & A6XX_GRAS_SC_CNTL_RASTER_MODE__MASK;
2679 }
2680 #define A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__MASK 0x000000c0
2681 #define A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__SHIFT 6
A6XX_GRAS_SC_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val)2682 static inline uint32_t A6XX_GRAS_SC_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val)
2683 {
2684 return ((val) << A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__SHIFT) & A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__MASK;
2685 }
2686 #define A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__MASK 0x00000100
2687 #define A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__SHIFT 8
A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION(enum a6xx_sequenced_thread_dist val)2688 static inline uint32_t A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION(enum a6xx_sequenced_thread_dist val)
2689 {
2690 return ((val) << A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__SHIFT) & A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__MASK;
2691 }
2692 #define A6XX_GRAS_SC_CNTL_UNK9 0x00000200
2693 #define A6XX_GRAS_SC_CNTL_ROTATION__MASK 0x00000c00
2694 #define A6XX_GRAS_SC_CNTL_ROTATION__SHIFT 10
A6XX_GRAS_SC_CNTL_ROTATION(uint32_t val)2695 static inline uint32_t A6XX_GRAS_SC_CNTL_ROTATION(uint32_t val)
2696 {
2697 return ((val) << A6XX_GRAS_SC_CNTL_ROTATION__SHIFT) & A6XX_GRAS_SC_CNTL_ROTATION__MASK;
2698 }
2699 #define A6XX_GRAS_SC_CNTL_EARLYVIZOUTEN 0x00001000
2700
2701 #define REG_A6XX_GRAS_BIN_CONTROL 0x000080a1
2702 #define A6XX_GRAS_BIN_CONTROL_BINW__MASK 0x0000003f
2703 #define A6XX_GRAS_BIN_CONTROL_BINW__SHIFT 0
A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val)2704 static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val)
2705 {
2706 return ((val >> 5) << A6XX_GRAS_BIN_CONTROL_BINW__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINW__MASK;
2707 }
2708 #define A6XX_GRAS_BIN_CONTROL_BINH__MASK 0x00007f00
2709 #define A6XX_GRAS_BIN_CONTROL_BINH__SHIFT 8
A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val)2710 static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val)
2711 {
2712 return ((val >> 4) << A6XX_GRAS_BIN_CONTROL_BINH__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINH__MASK;
2713 }
2714 #define A6XX_GRAS_BIN_CONTROL_RENDER_MODE__MASK 0x001c0000
2715 #define A6XX_GRAS_BIN_CONTROL_RENDER_MODE__SHIFT 18
A6XX_GRAS_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val)2716 static inline uint32_t A6XX_GRAS_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val)
2717 {
2718 return ((val) << A6XX_GRAS_BIN_CONTROL_RENDER_MODE__SHIFT) & A6XX_GRAS_BIN_CONTROL_RENDER_MODE__MASK;
2719 }
2720 #define A6XX_GRAS_BIN_CONTROL_FORCE_LRZ_WRITE_DIS 0x00200000
2721 #define A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__MASK 0x00c00000
2722 #define A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__SHIFT 22
A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val)2723 static inline uint32_t A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val)
2724 {
2725 return ((val) << A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__SHIFT) & A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__MASK;
2726 }
2727 #define A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK 0x07000000
2728 #define A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT 24
A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val)2729 static inline uint32_t A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val)
2730 {
2731 return ((val) << A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT) & A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK;
2732 }
2733 #define A6XX_GRAS_BIN_CONTROL_UNK27__MASK 0x08000000
2734 #define A6XX_GRAS_BIN_CONTROL_UNK27__SHIFT 27
A6XX_GRAS_BIN_CONTROL_UNK27(uint32_t val)2735 static inline uint32_t A6XX_GRAS_BIN_CONTROL_UNK27(uint32_t val)
2736 {
2737 return ((val) << A6XX_GRAS_BIN_CONTROL_UNK27__SHIFT) & A6XX_GRAS_BIN_CONTROL_UNK27__MASK;
2738 }
2739
2740 #define REG_A6XX_GRAS_RAS_MSAA_CNTL 0x000080a2
2741 #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
2742 #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)2743 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2744 {
2745 return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
2746 }
2747 #define A6XX_GRAS_RAS_MSAA_CNTL_UNK2__MASK 0x00000004
2748 #define A6XX_GRAS_RAS_MSAA_CNTL_UNK2__SHIFT 2
A6XX_GRAS_RAS_MSAA_CNTL_UNK2(uint32_t val)2749 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_UNK2(uint32_t val)
2750 {
2751 return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_UNK2__MASK;
2752 }
2753 #define A6XX_GRAS_RAS_MSAA_CNTL_UNK3__MASK 0x00000008
2754 #define A6XX_GRAS_RAS_MSAA_CNTL_UNK3__SHIFT 3
A6XX_GRAS_RAS_MSAA_CNTL_UNK3(uint32_t val)2755 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_UNK3(uint32_t val)
2756 {
2757 return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_UNK3__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_UNK3__MASK;
2758 }
2759
2760 #define REG_A6XX_GRAS_DEST_MSAA_CNTL 0x000080a3
2761 #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
2762 #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)2763 static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
2764 {
2765 return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
2766 }
2767 #define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
2768
2769 #define REG_A6XX_GRAS_SAMPLE_CONFIG 0x000080a4
2770 #define A6XX_GRAS_SAMPLE_CONFIG_UNK0 0x00000001
2771 #define A6XX_GRAS_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002
2772
2773 #define REG_A6XX_GRAS_SAMPLE_LOCATION_0 0x000080a5
2774 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f
2775 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)2776 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)
2777 {
2778 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK;
2779 }
2780 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0
2781 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)2782 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)
2783 {
2784 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK;
2785 }
2786 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00
2787 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)2788 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)
2789 {
2790 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK;
2791 }
2792 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000
2793 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)2794 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)
2795 {
2796 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK;
2797 }
2798 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000
2799 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)2800 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)
2801 {
2802 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK;
2803 }
2804 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000
2805 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)2806 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)
2807 {
2808 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK;
2809 }
2810 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000
2811 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)2812 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)
2813 {
2814 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK;
2815 }
2816 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000
2817 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28
A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)2818 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)
2819 {
2820 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK;
2821 }
2822
2823 #define REG_A6XX_GRAS_SAMPLE_LOCATION_1 0x000080a6
2824 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f
2825 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)2826 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)
2827 {
2828 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK;
2829 }
2830 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0
2831 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)2832 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)
2833 {
2834 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK;
2835 }
2836 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00
2837 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)2838 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)
2839 {
2840 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK;
2841 }
2842 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000
2843 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)2844 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)
2845 {
2846 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK;
2847 }
2848 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000
2849 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)2850 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)
2851 {
2852 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK;
2853 }
2854 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000
2855 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)2856 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)
2857 {
2858 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK;
2859 }
2860 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000
2861 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)2862 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)
2863 {
2864 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK;
2865 }
2866 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000
2867 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28
A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)2868 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)
2869 {
2870 return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK;
2871 }
2872
2873 #define REG_A6XX_GRAS_UNKNOWN_80AF 0x000080af
2874
REG_A6XX_GRAS_SC_SCREEN_SCISSOR(uint32_t i0)2875 static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR(uint32_t i0) { return 0x000080b0 + 0x2*i0; }
2876
REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL(uint32_t i0)2877 static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL(uint32_t i0) { return 0x000080b0 + 0x2*i0; }
2878 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x0000ffff
2879 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)2880 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
2881 {
2882 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
2883 }
2884 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0xffff0000
2885 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)2886 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
2887 {
2888 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
2889 }
2890
REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR(uint32_t i0)2891 static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR(uint32_t i0) { return 0x000080b1 + 0x2*i0; }
2892 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x0000ffff
2893 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)2894 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
2895 {
2896 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
2897 }
2898 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0xffff0000
2899 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)2900 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
2901 {
2902 return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
2903 }
2904
REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR(uint32_t i0)2905 static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR(uint32_t i0) { return 0x000080d0 + 0x2*i0; }
2906
REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL(uint32_t i0)2907 static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL(uint32_t i0) { return 0x000080d0 + 0x2*i0; }
2908 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__MASK 0x0000ffff
2909 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__SHIFT 0
A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X(uint32_t val)2910 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X(uint32_t val)
2911 {
2912 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__MASK;
2913 }
2914 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__MASK 0xffff0000
2915 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__SHIFT 16
A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y(uint32_t val)2916 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y(uint32_t val)
2917 {
2918 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__MASK;
2919 }
2920
REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR(uint32_t i0)2921 static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR(uint32_t i0) { return 0x000080d1 + 0x2*i0; }
2922 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__MASK 0x0000ffff
2923 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__SHIFT 0
A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X(uint32_t val)2924 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X(uint32_t val)
2925 {
2926 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__MASK;
2927 }
2928 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__MASK 0xffff0000
2929 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__SHIFT 16
A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y(uint32_t val)2930 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y(uint32_t val)
2931 {
2932 return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__MASK;
2933 }
2934
2935 #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL 0x000080f0
2936 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00003fff
2937 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)2938 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
2939 {
2940 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
2941 }
2942 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x3fff0000
2943 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)2944 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
2945 {
2946 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
2947 }
2948
2949 #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR 0x000080f1
2950 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00003fff
2951 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)2952 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
2953 {
2954 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
2955 }
2956 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x3fff0000
2957 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)2958 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
2959 {
2960 return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
2961 }
2962
2963 #define REG_A6XX_GRAS_LRZ_CNTL 0x00008100
2964 #define A6XX_GRAS_LRZ_CNTL_ENABLE 0x00000001
2965 #define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002
2966 #define A6XX_GRAS_LRZ_CNTL_GREATER 0x00000004
2967 #define A6XX_GRAS_LRZ_CNTL_FC_ENABLE 0x00000008
2968 #define A6XX_GRAS_LRZ_CNTL_Z_TEST_ENABLE 0x00000010
2969 #define A6XX_GRAS_LRZ_CNTL_Z_BOUNDS_ENABLE 0x00000020
2970 #define A6XX_GRAS_LRZ_CNTL_DIR__MASK 0x000000c0
2971 #define A6XX_GRAS_LRZ_CNTL_DIR__SHIFT 6
A6XX_GRAS_LRZ_CNTL_DIR(enum a6xx_lrz_dir_status val)2972 static inline uint32_t A6XX_GRAS_LRZ_CNTL_DIR(enum a6xx_lrz_dir_status val)
2973 {
2974 return ((val) << A6XX_GRAS_LRZ_CNTL_DIR__SHIFT) & A6XX_GRAS_LRZ_CNTL_DIR__MASK;
2975 }
2976 #define A6XX_GRAS_LRZ_CNTL_DIR_WRITE 0x00000100
2977 #define A6XX_GRAS_LRZ_CNTL_DISABLE_ON_WRONG_DIR 0x00000200
2978
2979 #define REG_A6XX_GRAS_LRZ_PS_INPUT_CNTL 0x00008101
2980 #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_SAMPLEID 0x00000001
2981 #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__MASK 0x00000006
2982 #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__SHIFT 1
A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val)2983 static inline uint32_t A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val)
2984 {
2985 return ((val) << A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__SHIFT) & A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__MASK;
2986 }
2987
2988 #define REG_A6XX_GRAS_LRZ_MRT_BUF_INFO_0 0x00008102
2989 #define A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__MASK 0x000000ff
2990 #define A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__SHIFT 0
A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT(enum a6xx_format val)2991 static inline uint32_t A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT(enum a6xx_format val)
2992 {
2993 return ((val) << A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__SHIFT) & A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__MASK;
2994 }
2995
2996 #define REG_A6XX_GRAS_LRZ_BUFFER_BASE 0x00008103
2997 #define A6XX_GRAS_LRZ_BUFFER_BASE__MASK 0xffffffff
2998 #define A6XX_GRAS_LRZ_BUFFER_BASE__SHIFT 0
A6XX_GRAS_LRZ_BUFFER_BASE(uint32_t val)2999 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_BASE(uint32_t val)
3000 {
3001 return ((val) << A6XX_GRAS_LRZ_BUFFER_BASE__SHIFT) & A6XX_GRAS_LRZ_BUFFER_BASE__MASK;
3002 }
3003
3004 #define REG_A6XX_GRAS_LRZ_BUFFER_PITCH 0x00008105
3005 #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK 0x000000ff
3006 #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT 0
A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)3007 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
3008 {
3009 return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
3010 }
3011 #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK 0x1ffffc00
3012 #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT 10
A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)3013 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
3014 {
3015 return ((val >> 4) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
3016 }
3017
3018 #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE 0x00008106
3019 #define A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__MASK 0xffffffff
3020 #define A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__SHIFT 0
A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE(uint32_t val)3021 static inline uint32_t A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE(uint32_t val)
3022 {
3023 return ((val) << A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__SHIFT) & A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__MASK;
3024 }
3025
3026 #define REG_A6XX_GRAS_SAMPLE_CNTL 0x00008109
3027 #define A6XX_GRAS_SAMPLE_CNTL_PER_SAMP_MODE 0x00000001
3028
3029 #define REG_A6XX_GRAS_LRZ_DEPTH_VIEW 0x0000810a
3030 #define A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_LAYER__MASK 0x000007ff
3031 #define A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_LAYER__SHIFT 0
A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_LAYER(uint32_t val)3032 static inline uint32_t A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_LAYER(uint32_t val)
3033 {
3034 return ((val) << A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_LAYER__SHIFT) & A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_LAYER__MASK;
3035 }
3036 #define A6XX_GRAS_LRZ_DEPTH_VIEW_LAYER_COUNT__MASK 0x07ff0000
3037 #define A6XX_GRAS_LRZ_DEPTH_VIEW_LAYER_COUNT__SHIFT 16
A6XX_GRAS_LRZ_DEPTH_VIEW_LAYER_COUNT(uint32_t val)3038 static inline uint32_t A6XX_GRAS_LRZ_DEPTH_VIEW_LAYER_COUNT(uint32_t val)
3039 {
3040 return ((val) << A6XX_GRAS_LRZ_DEPTH_VIEW_LAYER_COUNT__SHIFT) & A6XX_GRAS_LRZ_DEPTH_VIEW_LAYER_COUNT__MASK;
3041 }
3042 #define A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_MIP_LEVEL__MASK 0xf0000000
3043 #define A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_MIP_LEVEL__SHIFT 28
A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_MIP_LEVEL(uint32_t val)3044 static inline uint32_t A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_MIP_LEVEL(uint32_t val)
3045 {
3046 return ((val) << A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_MIP_LEVEL__SHIFT) & A6XX_GRAS_LRZ_DEPTH_VIEW_BASE_MIP_LEVEL__MASK;
3047 }
3048
3049 #define REG_A6XX_GRAS_UNKNOWN_8110 0x00008110
3050
3051 #define REG_A6XX_GRAS_2D_BLIT_CNTL 0x00008400
3052 #define A6XX_GRAS_2D_BLIT_CNTL_ROTATE__MASK 0x00000007
3053 #define A6XX_GRAS_2D_BLIT_CNTL_ROTATE__SHIFT 0
A6XX_GRAS_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val)3054 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val)
3055 {
3056 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_ROTATE__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_ROTATE__MASK;
3057 }
3058 #define A6XX_GRAS_2D_BLIT_CNTL_OVERWRITEEN 0x00000008
3059 #define A6XX_GRAS_2D_BLIT_CNTL_UNK4__MASK 0x00000070
3060 #define A6XX_GRAS_2D_BLIT_CNTL_UNK4__SHIFT 4
A6XX_GRAS_2D_BLIT_CNTL_UNK4(uint32_t val)3061 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_UNK4(uint32_t val)
3062 {
3063 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_UNK4__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_UNK4__MASK;
3064 }
3065 #define A6XX_GRAS_2D_BLIT_CNTL_SOLID_COLOR 0x00000080
3066 #define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
3067 #define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val)3068 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val)
3069 {
3070 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
3071 }
3072 #define A6XX_GRAS_2D_BLIT_CNTL_SCISSOR 0x00010000
3073 #define A6XX_GRAS_2D_BLIT_CNTL_UNK17__MASK 0x00060000
3074 #define A6XX_GRAS_2D_BLIT_CNTL_UNK17__SHIFT 17
A6XX_GRAS_2D_BLIT_CNTL_UNK17(uint32_t val)3075 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_UNK17(uint32_t val)
3076 {
3077 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_UNK17__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_UNK17__MASK;
3078 }
3079 #define A6XX_GRAS_2D_BLIT_CNTL_D24S8 0x00080000
3080 #define A6XX_GRAS_2D_BLIT_CNTL_MASK__MASK 0x00f00000
3081 #define A6XX_GRAS_2D_BLIT_CNTL_MASK__SHIFT 20
A6XX_GRAS_2D_BLIT_CNTL_MASK(uint32_t val)3082 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_MASK(uint32_t val)
3083 {
3084 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_MASK__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_MASK__MASK;
3085 }
3086 #define A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK 0x1f000000
3087 #define A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT 24
A6XX_GRAS_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)3088 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
3089 {
3090 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK;
3091 }
3092 #define A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__MASK 0x20000000
3093 #define A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__SHIFT 29
A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val)3094 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
3095 {
3096 return ((val) << A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__MASK;
3097 }
3098
3099 #define REG_A6XX_GRAS_2D_SRC_TL_X 0x00008401
3100
3101 #define REG_A6XX_GRAS_2D_SRC_BR_X 0x00008402
3102
3103 #define REG_A6XX_GRAS_2D_SRC_TL_Y 0x00008403
3104
3105 #define REG_A6XX_GRAS_2D_SRC_BR_Y 0x00008404
3106
3107 #define REG_A6XX_GRAS_2D_DST_TL 0x00008405
3108 #define A6XX_GRAS_2D_DST_TL_X__MASK 0x00003fff
3109 #define A6XX_GRAS_2D_DST_TL_X__SHIFT 0
A6XX_GRAS_2D_DST_TL_X(uint32_t val)3110 static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
3111 {
3112 return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
3113 }
3114 #define A6XX_GRAS_2D_DST_TL_Y__MASK 0x3fff0000
3115 #define A6XX_GRAS_2D_DST_TL_Y__SHIFT 16
A6XX_GRAS_2D_DST_TL_Y(uint32_t val)3116 static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
3117 {
3118 return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
3119 }
3120
3121 #define REG_A6XX_GRAS_2D_DST_BR 0x00008406
3122 #define A6XX_GRAS_2D_DST_BR_X__MASK 0x00003fff
3123 #define A6XX_GRAS_2D_DST_BR_X__SHIFT 0
A6XX_GRAS_2D_DST_BR_X(uint32_t val)3124 static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
3125 {
3126 return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
3127 }
3128 #define A6XX_GRAS_2D_DST_BR_Y__MASK 0x3fff0000
3129 #define A6XX_GRAS_2D_DST_BR_Y__SHIFT 16
A6XX_GRAS_2D_DST_BR_Y(uint32_t val)3130 static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
3131 {
3132 return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
3133 }
3134
3135 #define REG_A6XX_GRAS_2D_UNKNOWN_8407 0x00008407
3136
3137 #define REG_A6XX_GRAS_2D_UNKNOWN_8408 0x00008408
3138
3139 #define REG_A6XX_GRAS_2D_UNKNOWN_8409 0x00008409
3140
3141 #define REG_A6XX_GRAS_2D_RESOLVE_CNTL_1 0x0000840a
3142 #define A6XX_GRAS_2D_RESOLVE_CNTL_1_X__MASK 0x00003fff
3143 #define A6XX_GRAS_2D_RESOLVE_CNTL_1_X__SHIFT 0
A6XX_GRAS_2D_RESOLVE_CNTL_1_X(uint32_t val)3144 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_1_X(uint32_t val)
3145 {
3146 return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_1_X__MASK;
3147 }
3148 #define A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__MASK 0x3fff0000
3149 #define A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__SHIFT 16
A6XX_GRAS_2D_RESOLVE_CNTL_1_Y(uint32_t val)3150 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_1_Y(uint32_t val)
3151 {
3152 return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__MASK;
3153 }
3154
3155 #define REG_A6XX_GRAS_2D_RESOLVE_CNTL_2 0x0000840b
3156 #define A6XX_GRAS_2D_RESOLVE_CNTL_2_X__MASK 0x00003fff
3157 #define A6XX_GRAS_2D_RESOLVE_CNTL_2_X__SHIFT 0
A6XX_GRAS_2D_RESOLVE_CNTL_2_X(uint32_t val)3158 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_2_X(uint32_t val)
3159 {
3160 return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_2_X__MASK;
3161 }
3162 #define A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__MASK 0x3fff0000
3163 #define A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__SHIFT 16
A6XX_GRAS_2D_RESOLVE_CNTL_2_Y(uint32_t val)3164 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_2_Y(uint32_t val)
3165 {
3166 return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__MASK;
3167 }
3168
3169 #define REG_A6XX_GRAS_DBG_ECO_CNTL 0x00008600
3170 #define A6XX_GRAS_DBG_ECO_CNTL_UNK7 0x00000080
3171 #define A6XX_GRAS_DBG_ECO_CNTL_LRZCACHELOCKDIS 0x00000800
3172
3173 #define REG_A6XX_GRAS_ADDR_MODE_CNTL 0x00008601
3174
3175 #define REG_A7XX_GRAS_NC_MODE_CNTL 0x00008602
3176
REG_A6XX_GRAS_PERFCTR_TSE_SEL(uint32_t i0)3177 static inline uint32_t REG_A6XX_GRAS_PERFCTR_TSE_SEL(uint32_t i0) { return 0x00008610 + 0x1*i0; }
3178
REG_A6XX_GRAS_PERFCTR_RAS_SEL(uint32_t i0)3179 static inline uint32_t REG_A6XX_GRAS_PERFCTR_RAS_SEL(uint32_t i0) { return 0x00008614 + 0x1*i0; }
3180
REG_A6XX_GRAS_PERFCTR_LRZ_SEL(uint32_t i0)3181 static inline uint32_t REG_A6XX_GRAS_PERFCTR_LRZ_SEL(uint32_t i0) { return 0x00008618 + 0x1*i0; }
3182
3183 #define REG_A6XX_RB_BIN_CONTROL 0x00008800
3184 #define A6XX_RB_BIN_CONTROL_BINW__MASK 0x0000003f
3185 #define A6XX_RB_BIN_CONTROL_BINW__SHIFT 0
A6XX_RB_BIN_CONTROL_BINW(uint32_t val)3186 static inline uint32_t A6XX_RB_BIN_CONTROL_BINW(uint32_t val)
3187 {
3188 return ((val >> 5) << A6XX_RB_BIN_CONTROL_BINW__SHIFT) & A6XX_RB_BIN_CONTROL_BINW__MASK;
3189 }
3190 #define A6XX_RB_BIN_CONTROL_BINH__MASK 0x00007f00
3191 #define A6XX_RB_BIN_CONTROL_BINH__SHIFT 8
A6XX_RB_BIN_CONTROL_BINH(uint32_t val)3192 static inline uint32_t A6XX_RB_BIN_CONTROL_BINH(uint32_t val)
3193 {
3194 return ((val >> 4) << A6XX_RB_BIN_CONTROL_BINH__SHIFT) & A6XX_RB_BIN_CONTROL_BINH__MASK;
3195 }
3196 #define A6XX_RB_BIN_CONTROL_RENDER_MODE__MASK 0x001c0000
3197 #define A6XX_RB_BIN_CONTROL_RENDER_MODE__SHIFT 18
A6XX_RB_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val)3198 static inline uint32_t A6XX_RB_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val)
3199 {
3200 return ((val) << A6XX_RB_BIN_CONTROL_RENDER_MODE__SHIFT) & A6XX_RB_BIN_CONTROL_RENDER_MODE__MASK;
3201 }
3202 #define A6XX_RB_BIN_CONTROL_FORCE_LRZ_WRITE_DIS 0x00200000
3203 #define A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__MASK 0x00c00000
3204 #define A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__SHIFT 22
A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val)3205 static inline uint32_t A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val)
3206 {
3207 return ((val) << A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__SHIFT) & A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__MASK;
3208 }
3209 #define A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK 0x07000000
3210 #define A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT 24
A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val)3211 static inline uint32_t A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val)
3212 {
3213 return ((val) << A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT) & A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK;
3214 }
3215
3216 #define REG_A6XX_RB_RENDER_CNTL 0x00008801
3217 #define A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__MASK 0x00000038
3218 #define A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__SHIFT 3
A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE(uint32_t val)3219 static inline uint32_t A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE(uint32_t val)
3220 {
3221 return ((val) << A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__SHIFT) & A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__MASK;
3222 }
3223 #define A6XX_RB_RENDER_CNTL_EARLYVIZOUTEN 0x00000040
3224 #define A6XX_RB_RENDER_CNTL_BINNING 0x00000080
3225 #define A6XX_RB_RENDER_CNTL_UNK8__MASK 0x00000700
3226 #define A6XX_RB_RENDER_CNTL_UNK8__SHIFT 8
A6XX_RB_RENDER_CNTL_UNK8(uint32_t val)3227 static inline uint32_t A6XX_RB_RENDER_CNTL_UNK8(uint32_t val)
3228 {
3229 return ((val) << A6XX_RB_RENDER_CNTL_UNK8__SHIFT) & A6XX_RB_RENDER_CNTL_UNK8__MASK;
3230 }
3231 #define A6XX_RB_RENDER_CNTL_RASTER_MODE__MASK 0x00000100
3232 #define A6XX_RB_RENDER_CNTL_RASTER_MODE__SHIFT 8
A6XX_RB_RENDER_CNTL_RASTER_MODE(enum a6xx_raster_mode val)3233 static inline uint32_t A6XX_RB_RENDER_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
3234 {
3235 return ((val) << A6XX_RB_RENDER_CNTL_RASTER_MODE__SHIFT) & A6XX_RB_RENDER_CNTL_RASTER_MODE__MASK;
3236 }
3237 #define A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__MASK 0x00000600
3238 #define A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__SHIFT 9
A6XX_RB_RENDER_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val)3239 static inline uint32_t A6XX_RB_RENDER_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val)
3240 {
3241 return ((val) << A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__SHIFT) & A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__MASK;
3242 }
3243 #define A6XX_RB_RENDER_CNTL_CONSERVATIVERASEN 0x00000800
3244 #define A6XX_RB_RENDER_CNTL_INNERCONSERVATIVERASEN 0x00001000
3245 #define A6XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
3246 #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
3247 #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)3248 static inline uint32_t A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
3249 {
3250 return ((val) << A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
3251 }
3252
3253 #define REG_A6XX_RB_RAS_MSAA_CNTL 0x00008802
3254 #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
3255 #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)3256 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
3257 {
3258 return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
3259 }
3260 #define A6XX_RB_RAS_MSAA_CNTL_UNK2__MASK 0x00000004
3261 #define A6XX_RB_RAS_MSAA_CNTL_UNK2__SHIFT 2
A6XX_RB_RAS_MSAA_CNTL_UNK2(uint32_t val)3262 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_UNK2(uint32_t val)
3263 {
3264 return ((val) << A6XX_RB_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_UNK2__MASK;
3265 }
3266 #define A6XX_RB_RAS_MSAA_CNTL_UNK3__MASK 0x00000008
3267 #define A6XX_RB_RAS_MSAA_CNTL_UNK3__SHIFT 3
A6XX_RB_RAS_MSAA_CNTL_UNK3(uint32_t val)3268 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_UNK3(uint32_t val)
3269 {
3270 return ((val) << A6XX_RB_RAS_MSAA_CNTL_UNK3__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_UNK3__MASK;
3271 }
3272
3273 #define REG_A6XX_RB_DEST_MSAA_CNTL 0x00008803
3274 #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
3275 #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)3276 static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
3277 {
3278 return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
3279 }
3280 #define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
3281
3282 #define REG_A6XX_RB_SAMPLE_CONFIG 0x00008804
3283 #define A6XX_RB_SAMPLE_CONFIG_UNK0 0x00000001
3284 #define A6XX_RB_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002
3285
3286 #define REG_A6XX_RB_SAMPLE_LOCATION_0 0x00008805
3287 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f
3288 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)3289 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)
3290 {
3291 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK;
3292 }
3293 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0
3294 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)3295 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)
3296 {
3297 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK;
3298 }
3299 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00
3300 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)3301 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)
3302 {
3303 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK;
3304 }
3305 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000
3306 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)3307 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)
3308 {
3309 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK;
3310 }
3311 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000
3312 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)3313 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)
3314 {
3315 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK;
3316 }
3317 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000
3318 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)3319 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)
3320 {
3321 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK;
3322 }
3323 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000
3324 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)3325 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)
3326 {
3327 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK;
3328 }
3329 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000
3330 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28
A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)3331 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)
3332 {
3333 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK;
3334 }
3335
3336 #define REG_A6XX_RB_SAMPLE_LOCATION_1 0x00008806
3337 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f
3338 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)3339 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)
3340 {
3341 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK;
3342 }
3343 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0
3344 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)3345 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)
3346 {
3347 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK;
3348 }
3349 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00
3350 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)3351 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)
3352 {
3353 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK;
3354 }
3355 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000
3356 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)3357 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)
3358 {
3359 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK;
3360 }
3361 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000
3362 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)3363 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)
3364 {
3365 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK;
3366 }
3367 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000
3368 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)3369 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)
3370 {
3371 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK;
3372 }
3373 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000
3374 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)3375 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)
3376 {
3377 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK;
3378 }
3379 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000
3380 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28
A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)3381 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)
3382 {
3383 return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK;
3384 }
3385
3386 #define REG_A6XX_RB_RENDER_CONTROL0 0x00008809
3387 #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_PIXEL 0x00000001
3388 #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_CENTROID 0x00000002
3389 #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_SAMPLE 0x00000004
3390 #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_PIXEL 0x00000008
3391 #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_CENTROID 0x00000010
3392 #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_SAMPLE 0x00000020
3393 #define A6XX_RB_RENDER_CONTROL0_COORD_MASK__MASK 0x000003c0
3394 #define A6XX_RB_RENDER_CONTROL0_COORD_MASK__SHIFT 6
A6XX_RB_RENDER_CONTROL0_COORD_MASK(uint32_t val)3395 static inline uint32_t A6XX_RB_RENDER_CONTROL0_COORD_MASK(uint32_t val)
3396 {
3397 return ((val) << A6XX_RB_RENDER_CONTROL0_COORD_MASK__SHIFT) & A6XX_RB_RENDER_CONTROL0_COORD_MASK__MASK;
3398 }
3399 #define A6XX_RB_RENDER_CONTROL0_UNK10 0x00000400
3400
3401 #define REG_A6XX_RB_RENDER_CONTROL1 0x0000880a
3402 #define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001
3403 #define A6XX_RB_RENDER_CONTROL1_POSTDEPTHCOVERAGE 0x00000002
3404 #define A6XX_RB_RENDER_CONTROL1_FACENESS 0x00000004
3405 #define A6XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000008
3406 #define A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__MASK 0x00000030
3407 #define A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__SHIFT 4
A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val)3408 static inline uint32_t A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val)
3409 {
3410 return ((val) << A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__SHIFT) & A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__MASK;
3411 }
3412 #define A6XX_RB_RENDER_CONTROL1_CENTERRHW 0x00000040
3413 #define A6XX_RB_RENDER_CONTROL1_LINELENGTHEN 0x00000080
3414 #define A6XX_RB_RENDER_CONTROL1_FOVEATION 0x00000100
3415
3416 #define REG_A6XX_RB_FS_OUTPUT_CNTL0 0x0000880b
3417 #define A6XX_RB_FS_OUTPUT_CNTL0_DUAL_COLOR_IN_ENABLE 0x00000001
3418 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z 0x00000002
3419 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_SAMPMASK 0x00000004
3420 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_STENCILREF 0x00000008
3421
3422 #define REG_A6XX_RB_FS_OUTPUT_CNTL1 0x0000880c
3423 #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
3424 #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT 0
A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)3425 static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
3426 {
3427 return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
3428 }
3429
3430 #define REG_A6XX_RB_RENDER_COMPONENTS 0x0000880d
3431 #define A6XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
3432 #define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)3433 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
3434 {
3435 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
3436 }
3437 #define A6XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
3438 #define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)3439 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
3440 {
3441 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
3442 }
3443 #define A6XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
3444 #define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)3445 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
3446 {
3447 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
3448 }
3449 #define A6XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
3450 #define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)3451 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
3452 {
3453 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
3454 }
3455 #define A6XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
3456 #define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)3457 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
3458 {
3459 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
3460 }
3461 #define A6XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
3462 #define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)3463 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
3464 {
3465 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
3466 }
3467 #define A6XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
3468 #define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)3469 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
3470 {
3471 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
3472 }
3473 #define A6XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
3474 #define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)3475 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
3476 {
3477 return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
3478 }
3479
3480 #define REG_A6XX_RB_DITHER_CNTL 0x0000880e
3481 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK 0x00000003
3482 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT 0
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)3483 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
3484 {
3485 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
3486 }
3487 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK 0x0000000c
3488 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT 2
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)3489 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
3490 {
3491 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
3492 }
3493 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK 0x00000030
3494 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT 4
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)3495 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
3496 {
3497 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
3498 }
3499 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK 0x000000c0
3500 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT 6
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)3501 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
3502 {
3503 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
3504 }
3505 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK 0x00000300
3506 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT 8
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)3507 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
3508 {
3509 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
3510 }
3511 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK 0x00000c00
3512 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT 10
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)3513 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
3514 {
3515 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
3516 }
3517 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK 0x00001000
3518 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT 12
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)3519 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
3520 {
3521 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
3522 }
3523 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK 0x0000c000
3524 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT 14
A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)3525 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
3526 {
3527 return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
3528 }
3529
3530 #define REG_A6XX_RB_SRGB_CNTL 0x0000880f
3531 #define A6XX_RB_SRGB_CNTL_SRGB_MRT0 0x00000001
3532 #define A6XX_RB_SRGB_CNTL_SRGB_MRT1 0x00000002
3533 #define A6XX_RB_SRGB_CNTL_SRGB_MRT2 0x00000004
3534 #define A6XX_RB_SRGB_CNTL_SRGB_MRT3 0x00000008
3535 #define A6XX_RB_SRGB_CNTL_SRGB_MRT4 0x00000010
3536 #define A6XX_RB_SRGB_CNTL_SRGB_MRT5 0x00000020
3537 #define A6XX_RB_SRGB_CNTL_SRGB_MRT6 0x00000040
3538 #define A6XX_RB_SRGB_CNTL_SRGB_MRT7 0x00000080
3539
3540 #define REG_A6XX_RB_SAMPLE_CNTL 0x00008810
3541 #define A6XX_RB_SAMPLE_CNTL_PER_SAMP_MODE 0x00000001
3542
3543 #define REG_A6XX_RB_UNKNOWN_8811 0x00008811
3544
3545 #define REG_A6XX_RB_UNKNOWN_8818 0x00008818
3546
3547 #define REG_A6XX_RB_UNKNOWN_8819 0x00008819
3548
3549 #define REG_A6XX_RB_UNKNOWN_881A 0x0000881a
3550
3551 #define REG_A6XX_RB_UNKNOWN_881B 0x0000881b
3552
3553 #define REG_A6XX_RB_UNKNOWN_881C 0x0000881c
3554
3555 #define REG_A6XX_RB_UNKNOWN_881D 0x0000881d
3556
3557 #define REG_A6XX_RB_UNKNOWN_881E 0x0000881e
3558
REG_A6XX_RB_MRT(uint32_t i0)3559 static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
3560
REG_A6XX_RB_MRT_CONTROL(uint32_t i0)3561 static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
3562 #define A6XX_RB_MRT_CONTROL_BLEND 0x00000001
3563 #define A6XX_RB_MRT_CONTROL_BLEND2 0x00000002
3564 #define A6XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004
3565 #define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078
3566 #define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3
A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)3567 static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
3568 {
3569 return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
3570 }
3571 #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
3572 #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)3573 static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
3574 {
3575 return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
3576 }
3577
REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0)3578 static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
3579 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
3580 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)3581 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
3582 {
3583 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
3584 }
3585 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
3586 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)3587 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
3588 {
3589 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
3590 }
3591 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
3592 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)3593 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
3594 {
3595 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
3596 }
3597 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
3598 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)3599 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
3600 {
3601 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
3602 }
3603 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
3604 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)3605 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
3606 {
3607 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
3608 }
3609 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
3610 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)3611 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
3612 {
3613 return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
3614 }
3615
REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0)3616 static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
3617 #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
3618 #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_format val)3619 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_format val)
3620 {
3621 return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
3622 }
3623 #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
3624 #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)3625 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
3626 {
3627 return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
3628 }
3629 #define A6XX_RB_MRT_BUF_INFO_UNK10__MASK 0x00000400
3630 #define A6XX_RB_MRT_BUF_INFO_UNK10__SHIFT 10
A6XX_RB_MRT_BUF_INFO_UNK10(uint32_t val)3631 static inline uint32_t A6XX_RB_MRT_BUF_INFO_UNK10(uint32_t val)
3632 {
3633 return ((val) << A6XX_RB_MRT_BUF_INFO_UNK10__SHIFT) & A6XX_RB_MRT_BUF_INFO_UNK10__MASK;
3634 }
3635 #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
3636 #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)3637 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
3638 {
3639 return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
3640 }
3641
REG_A6XX_RB_MRT_PITCH(uint32_t i0)3642 static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
3643 #define A6XX_RB_MRT_PITCH__MASK 0x0000ffff
3644 #define A6XX_RB_MRT_PITCH__SHIFT 0
A6XX_RB_MRT_PITCH(uint32_t val)3645 static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
3646 {
3647 return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
3648 }
3649
REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0)3650 static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
3651 #define A6XX_RB_MRT_ARRAY_PITCH__MASK 0x1fffffff
3652 #define A6XX_RB_MRT_ARRAY_PITCH__SHIFT 0
A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)3653 static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
3654 {
3655 return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
3656 }
3657
REG_A6XX_RB_MRT_BASE(uint32_t i0)3658 static inline uint32_t REG_A6XX_RB_MRT_BASE(uint32_t i0) { return 0x00008825 + 0x8*i0; }
3659 #define A6XX_RB_MRT_BASE__MASK 0xffffffff
3660 #define A6XX_RB_MRT_BASE__SHIFT 0
A6XX_RB_MRT_BASE(uint32_t val)3661 static inline uint32_t A6XX_RB_MRT_BASE(uint32_t val)
3662 {
3663 return ((val) << A6XX_RB_MRT_BASE__SHIFT) & A6XX_RB_MRT_BASE__MASK;
3664 }
3665
REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0)3666 static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
3667 #define A6XX_RB_MRT_BASE_GMEM__MASK 0xfffff000
3668 #define A6XX_RB_MRT_BASE_GMEM__SHIFT 12
A6XX_RB_MRT_BASE_GMEM(uint32_t val)3669 static inline uint32_t A6XX_RB_MRT_BASE_GMEM(uint32_t val)
3670 {
3671 return ((val >> 12) << A6XX_RB_MRT_BASE_GMEM__SHIFT) & A6XX_RB_MRT_BASE_GMEM__MASK;
3672 }
3673
3674 #define REG_A6XX_RB_BLEND_RED_F32 0x00008860
3675 #define A6XX_RB_BLEND_RED_F32__MASK 0xffffffff
3676 #define A6XX_RB_BLEND_RED_F32__SHIFT 0
A6XX_RB_BLEND_RED_F32(float val)3677 static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
3678 {
3679 return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
3680 }
3681
3682 #define REG_A6XX_RB_BLEND_GREEN_F32 0x00008861
3683 #define A6XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
3684 #define A6XX_RB_BLEND_GREEN_F32__SHIFT 0
A6XX_RB_BLEND_GREEN_F32(float val)3685 static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
3686 {
3687 return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
3688 }
3689
3690 #define REG_A6XX_RB_BLEND_BLUE_F32 0x00008862
3691 #define A6XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
3692 #define A6XX_RB_BLEND_BLUE_F32__SHIFT 0
A6XX_RB_BLEND_BLUE_F32(float val)3693 static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
3694 {
3695 return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
3696 }
3697
3698 #define REG_A6XX_RB_BLEND_ALPHA_F32 0x00008863
3699 #define A6XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
3700 #define A6XX_RB_BLEND_ALPHA_F32__SHIFT 0
A6XX_RB_BLEND_ALPHA_F32(float val)3701 static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
3702 {
3703 return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
3704 }
3705
3706 #define REG_A6XX_RB_ALPHA_CONTROL 0x00008864
3707 #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
3708 #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)3709 static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
3710 {
3711 return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
3712 }
3713 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
3714 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
3715 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)3716 static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
3717 {
3718 return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
3719 }
3720
3721 #define REG_A6XX_RB_BLEND_CNTL 0x00008865
3722 #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
3723 #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)3724 static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
3725 {
3726 return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
3727 }
3728 #define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
3729 #define A6XX_RB_BLEND_CNTL_DUAL_COLOR_IN_ENABLE 0x00000200
3730 #define A6XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400
3731 #define A6XX_RB_BLEND_CNTL_ALPHA_TO_ONE 0x00000800
3732 #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
3733 #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)3734 static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
3735 {
3736 return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
3737 }
3738
3739 #define REG_A6XX_RB_DEPTH_PLANE_CNTL 0x00008870
3740 #define A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__MASK 0x00000003
3741 #define A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__SHIFT 0
A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val)3742 static inline uint32_t A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val)
3743 {
3744 return ((val) << A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__SHIFT) & A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__MASK;
3745 }
3746
3747 #define REG_A6XX_RB_DEPTH_CNTL 0x00008871
3748 #define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000001
3749 #define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
3750 #define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
3751 #define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)3752 static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
3753 {
3754 return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
3755 }
3756 #define A6XX_RB_DEPTH_CNTL_Z_CLAMP_ENABLE 0x00000020
3757 #define A6XX_RB_DEPTH_CNTL_Z_READ_ENABLE 0x00000040
3758 #define A6XX_RB_DEPTH_CNTL_Z_BOUNDS_ENABLE 0x00000080
3759
3760 #define REG_A6XX_RB_DEPTH_BUFFER_INFO 0x00008872
3761 #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
3762 #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)3763 static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
3764 {
3765 return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
3766 }
3767 #define A6XX_RB_DEPTH_BUFFER_INFO_UNK3__MASK 0x00000018
3768 #define A6XX_RB_DEPTH_BUFFER_INFO_UNK3__SHIFT 3
A6XX_RB_DEPTH_BUFFER_INFO_UNK3(uint32_t val)3769 static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_UNK3(uint32_t val)
3770 {
3771 return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_UNK3__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_UNK3__MASK;
3772 }
3773
3774 #define REG_A6XX_RB_DEPTH_BUFFER_PITCH 0x00008873
3775 #define A6XX_RB_DEPTH_BUFFER_PITCH__MASK 0x00003fff
3776 #define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)3777 static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
3778 {
3779 return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
3780 }
3781
3782 #define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x00008874
3783 #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0x0fffffff
3784 #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)3785 static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
3786 {
3787 return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
3788 }
3789
3790 #define REG_A6XX_RB_DEPTH_BUFFER_BASE 0x00008875
3791 #define A6XX_RB_DEPTH_BUFFER_BASE__MASK 0xffffffff
3792 #define A6XX_RB_DEPTH_BUFFER_BASE__SHIFT 0
A6XX_RB_DEPTH_BUFFER_BASE(uint32_t val)3793 static inline uint32_t A6XX_RB_DEPTH_BUFFER_BASE(uint32_t val)
3794 {
3795 return ((val) << A6XX_RB_DEPTH_BUFFER_BASE__SHIFT) & A6XX_RB_DEPTH_BUFFER_BASE__MASK;
3796 }
3797
3798 #define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM 0x00008877
3799 #define A6XX_RB_DEPTH_BUFFER_BASE_GMEM__MASK 0xfffff000
3800 #define A6XX_RB_DEPTH_BUFFER_BASE_GMEM__SHIFT 12
A6XX_RB_DEPTH_BUFFER_BASE_GMEM(uint32_t val)3801 static inline uint32_t A6XX_RB_DEPTH_BUFFER_BASE_GMEM(uint32_t val)
3802 {
3803 return ((val >> 12) << A6XX_RB_DEPTH_BUFFER_BASE_GMEM__SHIFT) & A6XX_RB_DEPTH_BUFFER_BASE_GMEM__MASK;
3804 }
3805
3806 #define REG_A6XX_RB_Z_BOUNDS_MIN 0x00008878
3807 #define A6XX_RB_Z_BOUNDS_MIN__MASK 0xffffffff
3808 #define A6XX_RB_Z_BOUNDS_MIN__SHIFT 0
A6XX_RB_Z_BOUNDS_MIN(float val)3809 static inline uint32_t A6XX_RB_Z_BOUNDS_MIN(float val)
3810 {
3811 return ((fui(val)) << A6XX_RB_Z_BOUNDS_MIN__SHIFT) & A6XX_RB_Z_BOUNDS_MIN__MASK;
3812 }
3813
3814 #define REG_A6XX_RB_Z_BOUNDS_MAX 0x00008879
3815 #define A6XX_RB_Z_BOUNDS_MAX__MASK 0xffffffff
3816 #define A6XX_RB_Z_BOUNDS_MAX__SHIFT 0
A6XX_RB_Z_BOUNDS_MAX(float val)3817 static inline uint32_t A6XX_RB_Z_BOUNDS_MAX(float val)
3818 {
3819 return ((fui(val)) << A6XX_RB_Z_BOUNDS_MAX__SHIFT) & A6XX_RB_Z_BOUNDS_MAX__MASK;
3820 }
3821
3822 #define REG_A6XX_RB_STENCIL_CONTROL 0x00008880
3823 #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
3824 #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
3825 #define A6XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
3826 #define A6XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
3827 #define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)3828 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
3829 {
3830 return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
3831 }
3832 #define A6XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
3833 #define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)3834 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
3835 {
3836 return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
3837 }
3838 #define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
3839 #define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)3840 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
3841 {
3842 return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
3843 }
3844 #define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
3845 #define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)3846 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
3847 {
3848 return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
3849 }
3850 #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
3851 #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)3852 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
3853 {
3854 return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
3855 }
3856 #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
3857 #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)3858 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
3859 {
3860 return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
3861 }
3862 #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
3863 #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)3864 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
3865 {
3866 return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
3867 }
3868 #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
3869 #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)3870 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
3871 {
3872 return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
3873 }
3874
3875 #define REG_A6XX_RB_STENCIL_INFO 0x00008881
3876 #define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
3877 #define A6XX_RB_STENCIL_INFO_UNK1 0x00000002
3878
3879 #define REG_A6XX_RB_STENCIL_BUFFER_PITCH 0x00008882
3880 #define A6XX_RB_STENCIL_BUFFER_PITCH__MASK 0x00000fff
3881 #define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT 0
A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)3882 static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
3883 {
3884 return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
3885 }
3886
3887 #define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH 0x00008883
3888 #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK 0x00ffffff
3889 #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT 0
A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)3890 static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
3891 {
3892 return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
3893 }
3894
3895 #define REG_A6XX_RB_STENCIL_BUFFER_BASE 0x00008884
3896 #define A6XX_RB_STENCIL_BUFFER_BASE__MASK 0xffffffff
3897 #define A6XX_RB_STENCIL_BUFFER_BASE__SHIFT 0
A6XX_RB_STENCIL_BUFFER_BASE(uint32_t val)3898 static inline uint32_t A6XX_RB_STENCIL_BUFFER_BASE(uint32_t val)
3899 {
3900 return ((val) << A6XX_RB_STENCIL_BUFFER_BASE__SHIFT) & A6XX_RB_STENCIL_BUFFER_BASE__MASK;
3901 }
3902
3903 #define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM 0x00008886
3904 #define A6XX_RB_STENCIL_BUFFER_BASE_GMEM__MASK 0xfffff000
3905 #define A6XX_RB_STENCIL_BUFFER_BASE_GMEM__SHIFT 12
A6XX_RB_STENCIL_BUFFER_BASE_GMEM(uint32_t val)3906 static inline uint32_t A6XX_RB_STENCIL_BUFFER_BASE_GMEM(uint32_t val)
3907 {
3908 return ((val >> 12) << A6XX_RB_STENCIL_BUFFER_BASE_GMEM__SHIFT) & A6XX_RB_STENCIL_BUFFER_BASE_GMEM__MASK;
3909 }
3910
3911 #define REG_A6XX_RB_STENCILREF 0x00008887
3912 #define A6XX_RB_STENCILREF_REF__MASK 0x000000ff
3913 #define A6XX_RB_STENCILREF_REF__SHIFT 0
A6XX_RB_STENCILREF_REF(uint32_t val)3914 static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
3915 {
3916 return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
3917 }
3918 #define A6XX_RB_STENCILREF_BFREF__MASK 0x0000ff00
3919 #define A6XX_RB_STENCILREF_BFREF__SHIFT 8
A6XX_RB_STENCILREF_BFREF(uint32_t val)3920 static inline uint32_t A6XX_RB_STENCILREF_BFREF(uint32_t val)
3921 {
3922 return ((val) << A6XX_RB_STENCILREF_BFREF__SHIFT) & A6XX_RB_STENCILREF_BFREF__MASK;
3923 }
3924
3925 #define REG_A6XX_RB_STENCILMASK 0x00008888
3926 #define A6XX_RB_STENCILMASK_MASK__MASK 0x000000ff
3927 #define A6XX_RB_STENCILMASK_MASK__SHIFT 0
A6XX_RB_STENCILMASK_MASK(uint32_t val)3928 static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
3929 {
3930 return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
3931 }
3932 #define A6XX_RB_STENCILMASK_BFMASK__MASK 0x0000ff00
3933 #define A6XX_RB_STENCILMASK_BFMASK__SHIFT 8
A6XX_RB_STENCILMASK_BFMASK(uint32_t val)3934 static inline uint32_t A6XX_RB_STENCILMASK_BFMASK(uint32_t val)
3935 {
3936 return ((val) << A6XX_RB_STENCILMASK_BFMASK__SHIFT) & A6XX_RB_STENCILMASK_BFMASK__MASK;
3937 }
3938
3939 #define REG_A6XX_RB_STENCILWRMASK 0x00008889
3940 #define A6XX_RB_STENCILWRMASK_WRMASK__MASK 0x000000ff
3941 #define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT 0
A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)3942 static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
3943 {
3944 return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
3945 }
3946 #define A6XX_RB_STENCILWRMASK_BFWRMASK__MASK 0x0000ff00
3947 #define A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT 8
A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val)3948 static inline uint32_t A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val)
3949 {
3950 return ((val) << A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_BFWRMASK__MASK;
3951 }
3952
3953 #define REG_A6XX_RB_WINDOW_OFFSET 0x00008890
3954 #define A6XX_RB_WINDOW_OFFSET_X__MASK 0x00003fff
3955 #define A6XX_RB_WINDOW_OFFSET_X__SHIFT 0
A6XX_RB_WINDOW_OFFSET_X(uint32_t val)3956 static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
3957 {
3958 return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
3959 }
3960 #define A6XX_RB_WINDOW_OFFSET_Y__MASK 0x3fff0000
3961 #define A6XX_RB_WINDOW_OFFSET_Y__SHIFT 16
A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)3962 static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
3963 {
3964 return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
3965 }
3966
3967 #define REG_A6XX_RB_SAMPLE_COUNT_CONTROL 0x00008891
3968 #define A6XX_RB_SAMPLE_COUNT_CONTROL_DISABLE 0x00000001
3969 #define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
3970
3971 #define REG_A6XX_RB_LRZ_CNTL 0x00008898
3972 #define A6XX_RB_LRZ_CNTL_ENABLE 0x00000001
3973
3974 #define REG_A6XX_RB_Z_CLAMP_MIN 0x000088c0
3975 #define A6XX_RB_Z_CLAMP_MIN__MASK 0xffffffff
3976 #define A6XX_RB_Z_CLAMP_MIN__SHIFT 0
A6XX_RB_Z_CLAMP_MIN(float val)3977 static inline uint32_t A6XX_RB_Z_CLAMP_MIN(float val)
3978 {
3979 return ((fui(val)) << A6XX_RB_Z_CLAMP_MIN__SHIFT) & A6XX_RB_Z_CLAMP_MIN__MASK;
3980 }
3981
3982 #define REG_A6XX_RB_Z_CLAMP_MAX 0x000088c1
3983 #define A6XX_RB_Z_CLAMP_MAX__MASK 0xffffffff
3984 #define A6XX_RB_Z_CLAMP_MAX__SHIFT 0
A6XX_RB_Z_CLAMP_MAX(float val)3985 static inline uint32_t A6XX_RB_Z_CLAMP_MAX(float val)
3986 {
3987 return ((fui(val)) << A6XX_RB_Z_CLAMP_MAX__SHIFT) & A6XX_RB_Z_CLAMP_MAX__MASK;
3988 }
3989
3990 #define REG_A6XX_RB_UNKNOWN_88D0 0x000088d0
3991 #define A6XX_RB_UNKNOWN_88D0_UNK0__MASK 0x00001fff
3992 #define A6XX_RB_UNKNOWN_88D0_UNK0__SHIFT 0
A6XX_RB_UNKNOWN_88D0_UNK0(uint32_t val)3993 static inline uint32_t A6XX_RB_UNKNOWN_88D0_UNK0(uint32_t val)
3994 {
3995 return ((val) << A6XX_RB_UNKNOWN_88D0_UNK0__SHIFT) & A6XX_RB_UNKNOWN_88D0_UNK0__MASK;
3996 }
3997 #define A6XX_RB_UNKNOWN_88D0_UNK16__MASK 0x07ff0000
3998 #define A6XX_RB_UNKNOWN_88D0_UNK16__SHIFT 16
A6XX_RB_UNKNOWN_88D0_UNK16(uint32_t val)3999 static inline uint32_t A6XX_RB_UNKNOWN_88D0_UNK16(uint32_t val)
4000 {
4001 return ((val) << A6XX_RB_UNKNOWN_88D0_UNK16__SHIFT) & A6XX_RB_UNKNOWN_88D0_UNK16__MASK;
4002 }
4003
4004 #define REG_A6XX_RB_BLIT_SCISSOR_TL 0x000088d1
4005 #define A6XX_RB_BLIT_SCISSOR_TL_X__MASK 0x00003fff
4006 #define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT 0
A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)4007 static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
4008 {
4009 return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
4010 }
4011 #define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK 0x3fff0000
4012 #define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT 16
A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)4013 static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
4014 {
4015 return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
4016 }
4017
4018 #define REG_A6XX_RB_BLIT_SCISSOR_BR 0x000088d2
4019 #define A6XX_RB_BLIT_SCISSOR_BR_X__MASK 0x00003fff
4020 #define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT 0
A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)4021 static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
4022 {
4023 return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
4024 }
4025 #define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK 0x3fff0000
4026 #define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT 16
A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)4027 static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
4028 {
4029 return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
4030 }
4031
4032 #define REG_A6XX_RB_BIN_CONTROL2 0x000088d3
4033 #define A6XX_RB_BIN_CONTROL2_BINW__MASK 0x0000003f
4034 #define A6XX_RB_BIN_CONTROL2_BINW__SHIFT 0
A6XX_RB_BIN_CONTROL2_BINW(uint32_t val)4035 static inline uint32_t A6XX_RB_BIN_CONTROL2_BINW(uint32_t val)
4036 {
4037 return ((val >> 5) << A6XX_RB_BIN_CONTROL2_BINW__SHIFT) & A6XX_RB_BIN_CONTROL2_BINW__MASK;
4038 }
4039 #define A6XX_RB_BIN_CONTROL2_BINH__MASK 0x00007f00
4040 #define A6XX_RB_BIN_CONTROL2_BINH__SHIFT 8
A6XX_RB_BIN_CONTROL2_BINH(uint32_t val)4041 static inline uint32_t A6XX_RB_BIN_CONTROL2_BINH(uint32_t val)
4042 {
4043 return ((val >> 4) << A6XX_RB_BIN_CONTROL2_BINH__SHIFT) & A6XX_RB_BIN_CONTROL2_BINH__MASK;
4044 }
4045
4046 #define REG_A6XX_RB_WINDOW_OFFSET2 0x000088d4
4047 #define A6XX_RB_WINDOW_OFFSET2_X__MASK 0x00003fff
4048 #define A6XX_RB_WINDOW_OFFSET2_X__SHIFT 0
A6XX_RB_WINDOW_OFFSET2_X(uint32_t val)4049 static inline uint32_t A6XX_RB_WINDOW_OFFSET2_X(uint32_t val)
4050 {
4051 return ((val) << A6XX_RB_WINDOW_OFFSET2_X__SHIFT) & A6XX_RB_WINDOW_OFFSET2_X__MASK;
4052 }
4053 #define A6XX_RB_WINDOW_OFFSET2_Y__MASK 0x3fff0000
4054 #define A6XX_RB_WINDOW_OFFSET2_Y__SHIFT 16
A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val)4055 static inline uint32_t A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val)
4056 {
4057 return ((val) << A6XX_RB_WINDOW_OFFSET2_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET2_Y__MASK;
4058 }
4059
4060 #define REG_A6XX_RB_BLIT_GMEM_MSAA_CNTL 0x000088d5
4061 #define A6XX_RB_BLIT_GMEM_MSAA_CNTL_SAMPLES__MASK 0x00000018
4062 #define A6XX_RB_BLIT_GMEM_MSAA_CNTL_SAMPLES__SHIFT 3
A6XX_RB_BLIT_GMEM_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)4063 static inline uint32_t A6XX_RB_BLIT_GMEM_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
4064 {
4065 return ((val) << A6XX_RB_BLIT_GMEM_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_BLIT_GMEM_MSAA_CNTL_SAMPLES__MASK;
4066 }
4067
4068 #define REG_A6XX_RB_BLIT_BASE_GMEM 0x000088d6
4069 #define A6XX_RB_BLIT_BASE_GMEM__MASK 0xfffff000
4070 #define A6XX_RB_BLIT_BASE_GMEM__SHIFT 12
A6XX_RB_BLIT_BASE_GMEM(uint32_t val)4071 static inline uint32_t A6XX_RB_BLIT_BASE_GMEM(uint32_t val)
4072 {
4073 return ((val >> 12) << A6XX_RB_BLIT_BASE_GMEM__SHIFT) & A6XX_RB_BLIT_BASE_GMEM__MASK;
4074 }
4075
4076 #define REG_A6XX_RB_BLIT_DST_INFO 0x000088d7
4077 #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK 0x00000003
4078 #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT 0
A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)4079 static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
4080 {
4081 return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
4082 }
4083 #define A6XX_RB_BLIT_DST_INFO_FLAGS 0x00000004
4084 #define A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK 0x00000018
4085 #define A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT 3
A6XX_RB_BLIT_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)4086 static inline uint32_t A6XX_RB_BLIT_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)
4087 {
4088 return ((val) << A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK;
4089 }
4090 #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK 0x00000060
4091 #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT 5
A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)4092 static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4093 {
4094 return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
4095 }
4096 #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK 0x00007f80
4097 #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT 7
A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_format val)4098 static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_format val)
4099 {
4100 return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
4101 }
4102 #define A6XX_RB_BLIT_DST_INFO_UNK15 0x00008000
4103
4104 #define REG_A6XX_RB_BLIT_DST 0x000088d8
4105 #define A6XX_RB_BLIT_DST__MASK 0xffffffff
4106 #define A6XX_RB_BLIT_DST__SHIFT 0
A6XX_RB_BLIT_DST(uint32_t val)4107 static inline uint32_t A6XX_RB_BLIT_DST(uint32_t val)
4108 {
4109 return ((val) << A6XX_RB_BLIT_DST__SHIFT) & A6XX_RB_BLIT_DST__MASK;
4110 }
4111
4112 #define REG_A6XX_RB_BLIT_DST_PITCH 0x000088da
4113 #define A6XX_RB_BLIT_DST_PITCH__MASK 0x0000ffff
4114 #define A6XX_RB_BLIT_DST_PITCH__SHIFT 0
A6XX_RB_BLIT_DST_PITCH(uint32_t val)4115 static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
4116 {
4117 return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
4118 }
4119
4120 #define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH 0x000088db
4121 #define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0x1fffffff
4122 #define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)4123 static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
4124 {
4125 return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
4126 }
4127
4128 #define REG_A6XX_RB_BLIT_FLAG_DST 0x000088dc
4129 #define A6XX_RB_BLIT_FLAG_DST__MASK 0xffffffff
4130 #define A6XX_RB_BLIT_FLAG_DST__SHIFT 0
A6XX_RB_BLIT_FLAG_DST(uint32_t val)4131 static inline uint32_t A6XX_RB_BLIT_FLAG_DST(uint32_t val)
4132 {
4133 return ((val) << A6XX_RB_BLIT_FLAG_DST__SHIFT) & A6XX_RB_BLIT_FLAG_DST__MASK;
4134 }
4135
4136 #define REG_A6XX_RB_BLIT_FLAG_DST_PITCH 0x000088de
4137 #define A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__MASK 0x000007ff
4138 #define A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__SHIFT 0
A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH(uint32_t val)4139 static inline uint32_t A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH(uint32_t val)
4140 {
4141 return ((val >> 6) << A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__SHIFT) & A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__MASK;
4142 }
4143 #define A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__MASK 0x0ffff800
4144 #define A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__SHIFT 11
A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH(uint32_t val)4145 static inline uint32_t A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH(uint32_t val)
4146 {
4147 return ((val >> 7) << A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__MASK;
4148 }
4149
4150 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0 0x000088df
4151
4152 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1 0x000088e0
4153
4154 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2 0x000088e1
4155
4156 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3 0x000088e2
4157
4158 #define REG_A6XX_RB_BLIT_INFO 0x000088e3
4159 #define A6XX_RB_BLIT_INFO_UNK0 0x00000001
4160 #define A6XX_RB_BLIT_INFO_GMEM 0x00000002
4161 #define A6XX_RB_BLIT_INFO_SAMPLE_0 0x00000004
4162 #define A6XX_RB_BLIT_INFO_DEPTH 0x00000008
4163 #define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK 0x000000f0
4164 #define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT 4
A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)4165 static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)
4166 {
4167 return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK;
4168 }
4169 #define A6XX_RB_BLIT_INFO_LAST__MASK 0x00000300
4170 #define A6XX_RB_BLIT_INFO_LAST__SHIFT 8
A6XX_RB_BLIT_INFO_LAST(uint32_t val)4171 static inline uint32_t A6XX_RB_BLIT_INFO_LAST(uint32_t val)
4172 {
4173 return ((val) << A6XX_RB_BLIT_INFO_LAST__SHIFT) & A6XX_RB_BLIT_INFO_LAST__MASK;
4174 }
4175 #define A6XX_RB_BLIT_INFO_BUFFER_ID__MASK 0x0000f000
4176 #define A6XX_RB_BLIT_INFO_BUFFER_ID__SHIFT 12
A6XX_RB_BLIT_INFO_BUFFER_ID(uint32_t val)4177 static inline uint32_t A6XX_RB_BLIT_INFO_BUFFER_ID(uint32_t val)
4178 {
4179 return ((val) << A6XX_RB_BLIT_INFO_BUFFER_ID__SHIFT) & A6XX_RB_BLIT_INFO_BUFFER_ID__MASK;
4180 }
4181
4182 #define REG_A6XX_RB_UNKNOWN_88F0 0x000088f0
4183
4184 #define REG_A6XX_RB_UNK_FLAG_BUFFER_BASE 0x000088f1
4185 #define A6XX_RB_UNK_FLAG_BUFFER_BASE__MASK 0xffffffff
4186 #define A6XX_RB_UNK_FLAG_BUFFER_BASE__SHIFT 0
A6XX_RB_UNK_FLAG_BUFFER_BASE(uint32_t val)4187 static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_BASE(uint32_t val)
4188 {
4189 return ((val) << A6XX_RB_UNK_FLAG_BUFFER_BASE__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_BASE__MASK;
4190 }
4191
4192 #define REG_A6XX_RB_UNK_FLAG_BUFFER_PITCH 0x000088f3
4193 #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
4194 #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH(uint32_t val)4195 static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
4196 {
4197 return ((val >> 6) << A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__MASK;
4198 }
4199 #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x00fff800
4200 #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)4201 static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
4202 {
4203 return ((val >> 7) << A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
4204 }
4205
4206 #define REG_A6XX_RB_UNKNOWN_88F4 0x000088f4
4207
4208 #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE 0x00008900
4209 #define A6XX_RB_DEPTH_FLAG_BUFFER_BASE__MASK 0xffffffff
4210 #define A6XX_RB_DEPTH_FLAG_BUFFER_BASE__SHIFT 0
A6XX_RB_DEPTH_FLAG_BUFFER_BASE(uint32_t val)4211 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_BASE(uint32_t val)
4212 {
4213 return ((val) << A6XX_RB_DEPTH_FLAG_BUFFER_BASE__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_BASE__MASK;
4214 }
4215
4216 #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x00008902
4217 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__MASK 0x0000007f
4218 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH(uint32_t val)4219 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
4220 {
4221 return ((val >> 6) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__MASK;
4222 }
4223 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__MASK 0x00000700
4224 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__SHIFT 8
A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8(uint32_t val)4225 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8(uint32_t val)
4226 {
4227 return ((val) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__MASK;
4228 }
4229 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x0ffff800
4230 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)4231 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
4232 {
4233 return ((val >> 7) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
4234 }
4235
REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0)4236 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
4237
REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t i0)4238 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t i0) { return 0x00008903 + 0x3*i0; }
4239 #define A6XX_RB_MRT_FLAG_BUFFER_ADDR__MASK 0xffffffff
4240 #define A6XX_RB_MRT_FLAG_BUFFER_ADDR__SHIFT 0
A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t val)4241 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t val)
4242 {
4243 return ((val) << A6XX_RB_MRT_FLAG_BUFFER_ADDR__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_ADDR__MASK;
4244 }
4245
REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0)4246 static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
4247 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
4248 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)4249 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
4250 {
4251 return ((val >> 6) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
4252 }
4253 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x1ffff800
4254 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)4255 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
4256 {
4257 return ((val >> 7) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
4258 }
4259
4260 #define REG_A6XX_RB_SAMPLE_COUNT_ADDR 0x00008927
4261 #define A6XX_RB_SAMPLE_COUNT_ADDR__MASK 0xffffffff
4262 #define A6XX_RB_SAMPLE_COUNT_ADDR__SHIFT 0
A6XX_RB_SAMPLE_COUNT_ADDR(uint32_t val)4263 static inline uint32_t A6XX_RB_SAMPLE_COUNT_ADDR(uint32_t val)
4264 {
4265 return ((val) << A6XX_RB_SAMPLE_COUNT_ADDR__SHIFT) & A6XX_RB_SAMPLE_COUNT_ADDR__MASK;
4266 }
4267
4268 #define REG_A6XX_RB_UNKNOWN_8A00 0x00008a00
4269
4270 #define REG_A6XX_RB_UNKNOWN_8A10 0x00008a10
4271
4272 #define REG_A6XX_RB_UNKNOWN_8A20 0x00008a20
4273
4274 #define REG_A6XX_RB_UNKNOWN_8A30 0x00008a30
4275
4276 #define REG_A6XX_RB_2D_BLIT_CNTL 0x00008c00
4277 #define A6XX_RB_2D_BLIT_CNTL_ROTATE__MASK 0x00000007
4278 #define A6XX_RB_2D_BLIT_CNTL_ROTATE__SHIFT 0
A6XX_RB_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val)4279 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val)
4280 {
4281 return ((val) << A6XX_RB_2D_BLIT_CNTL_ROTATE__SHIFT) & A6XX_RB_2D_BLIT_CNTL_ROTATE__MASK;
4282 }
4283 #define A6XX_RB_2D_BLIT_CNTL_OVERWRITEEN 0x00000008
4284 #define A6XX_RB_2D_BLIT_CNTL_UNK4__MASK 0x00000070
4285 #define A6XX_RB_2D_BLIT_CNTL_UNK4__SHIFT 4
A6XX_RB_2D_BLIT_CNTL_UNK4(uint32_t val)4286 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_UNK4(uint32_t val)
4287 {
4288 return ((val) << A6XX_RB_2D_BLIT_CNTL_UNK4__SHIFT) & A6XX_RB_2D_BLIT_CNTL_UNK4__MASK;
4289 }
4290 #define A6XX_RB_2D_BLIT_CNTL_SOLID_COLOR 0x00000080
4291 #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
4292 #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val)4293 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val)
4294 {
4295 return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
4296 }
4297 #define A6XX_RB_2D_BLIT_CNTL_SCISSOR 0x00010000
4298 #define A6XX_RB_2D_BLIT_CNTL_UNK17__MASK 0x00060000
4299 #define A6XX_RB_2D_BLIT_CNTL_UNK17__SHIFT 17
A6XX_RB_2D_BLIT_CNTL_UNK17(uint32_t val)4300 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_UNK17(uint32_t val)
4301 {
4302 return ((val) << A6XX_RB_2D_BLIT_CNTL_UNK17__SHIFT) & A6XX_RB_2D_BLIT_CNTL_UNK17__MASK;
4303 }
4304 #define A6XX_RB_2D_BLIT_CNTL_D24S8 0x00080000
4305 #define A6XX_RB_2D_BLIT_CNTL_MASK__MASK 0x00f00000
4306 #define A6XX_RB_2D_BLIT_CNTL_MASK__SHIFT 20
A6XX_RB_2D_BLIT_CNTL_MASK(uint32_t val)4307 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_MASK(uint32_t val)
4308 {
4309 return ((val) << A6XX_RB_2D_BLIT_CNTL_MASK__SHIFT) & A6XX_RB_2D_BLIT_CNTL_MASK__MASK;
4310 }
4311 #define A6XX_RB_2D_BLIT_CNTL_IFMT__MASK 0x1f000000
4312 #define A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT 24
A6XX_RB_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)4313 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
4314 {
4315 return ((val) << A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_IFMT__MASK;
4316 }
4317 #define A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__MASK 0x20000000
4318 #define A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__SHIFT 29
A6XX_RB_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val)4319 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
4320 {
4321 return ((val) << A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__SHIFT) & A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__MASK;
4322 }
4323
4324 #define REG_A6XX_RB_2D_UNKNOWN_8C01 0x00008c01
4325
4326 #define REG_A6XX_RB_2D_DST_INFO 0x00008c17
4327 #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
4328 #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_format val)4329 static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_format val)
4330 {
4331 return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
4332 }
4333 #define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300
4334 #define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8
A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)4335 static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
4336 {
4337 return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
4338 }
4339 #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
4340 #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)4341 static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
4342 {
4343 return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
4344 }
4345 #define A6XX_RB_2D_DST_INFO_FLAGS 0x00001000
4346 #define A6XX_RB_2D_DST_INFO_SRGB 0x00002000
4347 #define A6XX_RB_2D_DST_INFO_SAMPLES__MASK 0x0000c000
4348 #define A6XX_RB_2D_DST_INFO_SAMPLES__SHIFT 14
A6XX_RB_2D_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)4349 static inline uint32_t A6XX_RB_2D_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)
4350 {
4351 return ((val) << A6XX_RB_2D_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_2D_DST_INFO_SAMPLES__MASK;
4352 }
4353 #define A6XX_RB_2D_DST_INFO_FILTER 0x00010000
4354 #define A6XX_RB_2D_DST_INFO_UNK17 0x00020000
4355 #define A6XX_RB_2D_DST_INFO_SAMPLES_AVERAGE 0x00040000
4356 #define A6XX_RB_2D_DST_INFO_UNK19 0x00080000
4357 #define A6XX_RB_2D_DST_INFO_UNK20 0x00100000
4358 #define A6XX_RB_2D_DST_INFO_UNK21 0x00200000
4359 #define A6XX_RB_2D_DST_INFO_UNK22 0x00400000
4360 #define A6XX_RB_2D_DST_INFO_UNK23__MASK 0x07800000
4361 #define A6XX_RB_2D_DST_INFO_UNK23__SHIFT 23
A6XX_RB_2D_DST_INFO_UNK23(uint32_t val)4362 static inline uint32_t A6XX_RB_2D_DST_INFO_UNK23(uint32_t val)
4363 {
4364 return ((val) << A6XX_RB_2D_DST_INFO_UNK23__SHIFT) & A6XX_RB_2D_DST_INFO_UNK23__MASK;
4365 }
4366 #define A6XX_RB_2D_DST_INFO_UNK28 0x10000000
4367
4368 #define REG_A6XX_RB_2D_DST 0x00008c18
4369 #define A6XX_RB_2D_DST__MASK 0xffffffff
4370 #define A6XX_RB_2D_DST__SHIFT 0
A6XX_RB_2D_DST(uint32_t val)4371 static inline uint32_t A6XX_RB_2D_DST(uint32_t val)
4372 {
4373 return ((val) << A6XX_RB_2D_DST__SHIFT) & A6XX_RB_2D_DST__MASK;
4374 }
4375
4376 #define REG_A6XX_RB_2D_DST_PITCH 0x00008c1a
4377 #define A6XX_RB_2D_DST_PITCH__MASK 0x0000ffff
4378 #define A6XX_RB_2D_DST_PITCH__SHIFT 0
A6XX_RB_2D_DST_PITCH(uint32_t val)4379 static inline uint32_t A6XX_RB_2D_DST_PITCH(uint32_t val)
4380 {
4381 return ((val >> 6) << A6XX_RB_2D_DST_PITCH__SHIFT) & A6XX_RB_2D_DST_PITCH__MASK;
4382 }
4383
4384 #define REG_A6XX_RB_2D_DST_PLANE1 0x00008c1b
4385 #define A6XX_RB_2D_DST_PLANE1__MASK 0xffffffff
4386 #define A6XX_RB_2D_DST_PLANE1__SHIFT 0
A6XX_RB_2D_DST_PLANE1(uint32_t val)4387 static inline uint32_t A6XX_RB_2D_DST_PLANE1(uint32_t val)
4388 {
4389 return ((val) << A6XX_RB_2D_DST_PLANE1__SHIFT) & A6XX_RB_2D_DST_PLANE1__MASK;
4390 }
4391
4392 #define REG_A6XX_RB_2D_DST_PLANE_PITCH 0x00008c1d
4393 #define A6XX_RB_2D_DST_PLANE_PITCH__MASK 0x0000ffff
4394 #define A6XX_RB_2D_DST_PLANE_PITCH__SHIFT 0
A6XX_RB_2D_DST_PLANE_PITCH(uint32_t val)4395 static inline uint32_t A6XX_RB_2D_DST_PLANE_PITCH(uint32_t val)
4396 {
4397 return ((val >> 6) << A6XX_RB_2D_DST_PLANE_PITCH__SHIFT) & A6XX_RB_2D_DST_PLANE_PITCH__MASK;
4398 }
4399
4400 #define REG_A6XX_RB_2D_DST_PLANE2 0x00008c1e
4401 #define A6XX_RB_2D_DST_PLANE2__MASK 0xffffffff
4402 #define A6XX_RB_2D_DST_PLANE2__SHIFT 0
A6XX_RB_2D_DST_PLANE2(uint32_t val)4403 static inline uint32_t A6XX_RB_2D_DST_PLANE2(uint32_t val)
4404 {
4405 return ((val) << A6XX_RB_2D_DST_PLANE2__SHIFT) & A6XX_RB_2D_DST_PLANE2__MASK;
4406 }
4407
4408 #define REG_A6XX_RB_2D_DST_FLAGS 0x00008c20
4409 #define A6XX_RB_2D_DST_FLAGS__MASK 0xffffffff
4410 #define A6XX_RB_2D_DST_FLAGS__SHIFT 0
A6XX_RB_2D_DST_FLAGS(uint32_t val)4411 static inline uint32_t A6XX_RB_2D_DST_FLAGS(uint32_t val)
4412 {
4413 return ((val) << A6XX_RB_2D_DST_FLAGS__SHIFT) & A6XX_RB_2D_DST_FLAGS__MASK;
4414 }
4415
4416 #define REG_A6XX_RB_2D_DST_FLAGS_PITCH 0x00008c22
4417 #define A6XX_RB_2D_DST_FLAGS_PITCH__MASK 0x000000ff
4418 #define A6XX_RB_2D_DST_FLAGS_PITCH__SHIFT 0
A6XX_RB_2D_DST_FLAGS_PITCH(uint32_t val)4419 static inline uint32_t A6XX_RB_2D_DST_FLAGS_PITCH(uint32_t val)
4420 {
4421 return ((val >> 6) << A6XX_RB_2D_DST_FLAGS_PITCH__SHIFT) & A6XX_RB_2D_DST_FLAGS_PITCH__MASK;
4422 }
4423
4424 #define REG_A6XX_RB_2D_DST_FLAGS_PLANE 0x00008c23
4425 #define A6XX_RB_2D_DST_FLAGS_PLANE__MASK 0xffffffff
4426 #define A6XX_RB_2D_DST_FLAGS_PLANE__SHIFT 0
A6XX_RB_2D_DST_FLAGS_PLANE(uint32_t val)4427 static inline uint32_t A6XX_RB_2D_DST_FLAGS_PLANE(uint32_t val)
4428 {
4429 return ((val) << A6XX_RB_2D_DST_FLAGS_PLANE__SHIFT) & A6XX_RB_2D_DST_FLAGS_PLANE__MASK;
4430 }
4431
4432 #define REG_A6XX_RB_2D_DST_FLAGS_PLANE_PITCH 0x00008c25
4433 #define A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__MASK 0x000000ff
4434 #define A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__SHIFT 0
A6XX_RB_2D_DST_FLAGS_PLANE_PITCH(uint32_t val)4435 static inline uint32_t A6XX_RB_2D_DST_FLAGS_PLANE_PITCH(uint32_t val)
4436 {
4437 return ((val >> 6) << A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__SHIFT) & A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__MASK;
4438 }
4439
4440 #define REG_A6XX_RB_2D_SRC_SOLID_C0 0x00008c2c
4441
4442 #define REG_A6XX_RB_2D_SRC_SOLID_C1 0x00008c2d
4443
4444 #define REG_A6XX_RB_2D_SRC_SOLID_C2 0x00008c2e
4445
4446 #define REG_A6XX_RB_2D_SRC_SOLID_C3 0x00008c2f
4447
4448 #define REG_A6XX_RB_UNKNOWN_8E01 0x00008e01
4449
4450 #define REG_A6XX_RB_DBG_ECO_CNTL 0x00008e04
4451
4452 #define REG_A6XX_RB_ADDR_MODE_CNTL 0x00008e05
4453
4454 #define REG_A6XX_RB_CCU_CNTL 0x00008e07
4455 #define A6XX_RB_CCU_CNTL_CONCURRENT_RESOLVE 0x00000004
4456 #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET_HI__MASK 0x00000080
4457 #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET_HI__SHIFT 7
A6XX_RB_CCU_CNTL_DEPTH_OFFSET_HI(uint32_t val)4458 static inline uint32_t A6XX_RB_CCU_CNTL_DEPTH_OFFSET_HI(uint32_t val)
4459 {
4460 return ((val) << A6XX_RB_CCU_CNTL_DEPTH_OFFSET_HI__SHIFT) & A6XX_RB_CCU_CNTL_DEPTH_OFFSET_HI__MASK;
4461 }
4462 #define A6XX_RB_CCU_CNTL_COLOR_OFFSET_HI__MASK 0x00000200
4463 #define A6XX_RB_CCU_CNTL_COLOR_OFFSET_HI__SHIFT 9
A6XX_RB_CCU_CNTL_COLOR_OFFSET_HI(uint32_t val)4464 static inline uint32_t A6XX_RB_CCU_CNTL_COLOR_OFFSET_HI(uint32_t val)
4465 {
4466 return ((val) << A6XX_RB_CCU_CNTL_COLOR_OFFSET_HI__SHIFT) & A6XX_RB_CCU_CNTL_COLOR_OFFSET_HI__MASK;
4467 }
4468 #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET__MASK 0x001ff000
4469 #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET__SHIFT 12
A6XX_RB_CCU_CNTL_DEPTH_OFFSET(uint32_t val)4470 static inline uint32_t A6XX_RB_CCU_CNTL_DEPTH_OFFSET(uint32_t val)
4471 {
4472 return ((val >> 12) << A6XX_RB_CCU_CNTL_DEPTH_OFFSET__SHIFT) & A6XX_RB_CCU_CNTL_DEPTH_OFFSET__MASK;
4473 }
4474 #define A6XX_RB_CCU_CNTL_GMEM 0x00400000
4475 #define A6XX_RB_CCU_CNTL_COLOR_OFFSET__MASK 0xff800000
4476 #define A6XX_RB_CCU_CNTL_COLOR_OFFSET__SHIFT 23
A6XX_RB_CCU_CNTL_COLOR_OFFSET(uint32_t val)4477 static inline uint32_t A6XX_RB_CCU_CNTL_COLOR_OFFSET(uint32_t val)
4478 {
4479 return ((val >> 12) << A6XX_RB_CCU_CNTL_COLOR_OFFSET__SHIFT) & A6XX_RB_CCU_CNTL_COLOR_OFFSET__MASK;
4480 }
4481
4482 #define REG_A6XX_RB_NC_MODE_CNTL 0x00008e08
4483 #define A6XX_RB_NC_MODE_CNTL_MODE 0x00000001
4484 #define A6XX_RB_NC_MODE_CNTL_LOWER_BIT__MASK 0x00000006
4485 #define A6XX_RB_NC_MODE_CNTL_LOWER_BIT__SHIFT 1
A6XX_RB_NC_MODE_CNTL_LOWER_BIT(uint32_t val)4486 static inline uint32_t A6XX_RB_NC_MODE_CNTL_LOWER_BIT(uint32_t val)
4487 {
4488 return ((val) << A6XX_RB_NC_MODE_CNTL_LOWER_BIT__SHIFT) & A6XX_RB_NC_MODE_CNTL_LOWER_BIT__MASK;
4489 }
4490 #define A6XX_RB_NC_MODE_CNTL_MIN_ACCESS_LENGTH 0x00000008
4491 #define A6XX_RB_NC_MODE_CNTL_AMSBC 0x00000010
4492 #define A6XX_RB_NC_MODE_CNTL_UPPER_BIT__MASK 0x00000400
4493 #define A6XX_RB_NC_MODE_CNTL_UPPER_BIT__SHIFT 10
A6XX_RB_NC_MODE_CNTL_UPPER_BIT(uint32_t val)4494 static inline uint32_t A6XX_RB_NC_MODE_CNTL_UPPER_BIT(uint32_t val)
4495 {
4496 return ((val) << A6XX_RB_NC_MODE_CNTL_UPPER_BIT__SHIFT) & A6XX_RB_NC_MODE_CNTL_UPPER_BIT__MASK;
4497 }
4498 #define A6XX_RB_NC_MODE_CNTL_RGB565_PREDICATOR 0x00000800
4499 #define A6XX_RB_NC_MODE_CNTL_UNK12__MASK 0x00003000
4500 #define A6XX_RB_NC_MODE_CNTL_UNK12__SHIFT 12
A6XX_RB_NC_MODE_CNTL_UNK12(uint32_t val)4501 static inline uint32_t A6XX_RB_NC_MODE_CNTL_UNK12(uint32_t val)
4502 {
4503 return ((val) << A6XX_RB_NC_MODE_CNTL_UNK12__SHIFT) & A6XX_RB_NC_MODE_CNTL_UNK12__MASK;
4504 }
4505
REG_A6XX_RB_PERFCTR_RB_SEL(uint32_t i0)4506 static inline uint32_t REG_A6XX_RB_PERFCTR_RB_SEL(uint32_t i0) { return 0x00008e10 + 0x1*i0; }
4507
REG_A6XX_RB_PERFCTR_CCU_SEL(uint32_t i0)4508 static inline uint32_t REG_A6XX_RB_PERFCTR_CCU_SEL(uint32_t i0) { return 0x00008e18 + 0x1*i0; }
4509
4510 #define REG_A6XX_RB_UNKNOWN_8E28 0x00008e28
4511
REG_A6XX_RB_PERFCTR_CMP_SEL(uint32_t i0)4512 static inline uint32_t REG_A6XX_RB_PERFCTR_CMP_SEL(uint32_t i0) { return 0x00008e2c + 0x1*i0; }
4513
REG_A7XX_RB_PERFCTR_UFC_SEL(uint32_t i0)4514 static inline uint32_t REG_A7XX_RB_PERFCTR_UFC_SEL(uint32_t i0) { return 0x00008e30 + 0x1*i0; }
4515
4516 #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_HOST 0x00008e3b
4517
4518 #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD 0x00008e3d
4519
4520 #define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE 0x00008e50
4521
4522 #define REG_A6XX_RB_UNKNOWN_8E51 0x00008e51
4523 #define A6XX_RB_UNKNOWN_8E51__MASK 0xffffffff
4524 #define A6XX_RB_UNKNOWN_8E51__SHIFT 0
A6XX_RB_UNKNOWN_8E51(uint32_t val)4525 static inline uint32_t A6XX_RB_UNKNOWN_8E51(uint32_t val)
4526 {
4527 return ((val) << A6XX_RB_UNKNOWN_8E51__SHIFT) & A6XX_RB_UNKNOWN_8E51__MASK;
4528 }
4529
4530 #define REG_A6XX_VPC_GS_PARAM 0x00009100
4531 #define A6XX_VPC_GS_PARAM_LINELENGTHLOC__MASK 0x000000ff
4532 #define A6XX_VPC_GS_PARAM_LINELENGTHLOC__SHIFT 0
A6XX_VPC_GS_PARAM_LINELENGTHLOC(uint32_t val)4533 static inline uint32_t A6XX_VPC_GS_PARAM_LINELENGTHLOC(uint32_t val)
4534 {
4535 return ((val) << A6XX_VPC_GS_PARAM_LINELENGTHLOC__SHIFT) & A6XX_VPC_GS_PARAM_LINELENGTHLOC__MASK;
4536 }
4537
4538 #define REG_A6XX_VPC_VS_CLIP_CNTL 0x00009101
4539 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff
4540 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__SHIFT 0
A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK(uint32_t val)4541 static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK(uint32_t val)
4542 {
4543 return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__MASK;
4544 }
4545 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00
4546 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8
A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)4547 static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)
4548 {
4549 return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK;
4550 }
4551 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000
4552 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16
A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)4553 static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)
4554 {
4555 return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK;
4556 }
4557
4558 #define REG_A6XX_VPC_GS_CLIP_CNTL 0x00009102
4559 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff
4560 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__SHIFT 0
A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK(uint32_t val)4561 static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK(uint32_t val)
4562 {
4563 return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__MASK;
4564 }
4565 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00
4566 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8
A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)4567 static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)
4568 {
4569 return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK;
4570 }
4571 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000
4572 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16
A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)4573 static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)
4574 {
4575 return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK;
4576 }
4577
4578 #define REG_A6XX_VPC_DS_CLIP_CNTL 0x00009103
4579 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff
4580 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__SHIFT 0
A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK(uint32_t val)4581 static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK(uint32_t val)
4582 {
4583 return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__MASK;
4584 }
4585 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00
4586 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8
A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)4587 static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)
4588 {
4589 return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK;
4590 }
4591 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000
4592 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16
A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)4593 static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)
4594 {
4595 return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK;
4596 }
4597
4598 #define REG_A6XX_VPC_VS_LAYER_CNTL 0x00009104
4599 #define A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff
4600 #define A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__SHIFT 0
A6XX_VPC_VS_LAYER_CNTL_LAYERLOC(uint32_t val)4601 static inline uint32_t A6XX_VPC_VS_LAYER_CNTL_LAYERLOC(uint32_t val)
4602 {
4603 return ((val) << A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__MASK;
4604 }
4605 #define A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00
4606 #define A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__SHIFT 8
A6XX_VPC_VS_LAYER_CNTL_VIEWLOC(uint32_t val)4607 static inline uint32_t A6XX_VPC_VS_LAYER_CNTL_VIEWLOC(uint32_t val)
4608 {
4609 return ((val) << A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__MASK;
4610 }
4611
4612 #define REG_A6XX_VPC_GS_LAYER_CNTL 0x00009105
4613 #define A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff
4614 #define A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__SHIFT 0
A6XX_VPC_GS_LAYER_CNTL_LAYERLOC(uint32_t val)4615 static inline uint32_t A6XX_VPC_GS_LAYER_CNTL_LAYERLOC(uint32_t val)
4616 {
4617 return ((val) << A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__MASK;
4618 }
4619 #define A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00
4620 #define A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__SHIFT 8
A6XX_VPC_GS_LAYER_CNTL_VIEWLOC(uint32_t val)4621 static inline uint32_t A6XX_VPC_GS_LAYER_CNTL_VIEWLOC(uint32_t val)
4622 {
4623 return ((val) << A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__MASK;
4624 }
4625
4626 #define REG_A6XX_VPC_DS_LAYER_CNTL 0x00009106
4627 #define A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff
4628 #define A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__SHIFT 0
A6XX_VPC_DS_LAYER_CNTL_LAYERLOC(uint32_t val)4629 static inline uint32_t A6XX_VPC_DS_LAYER_CNTL_LAYERLOC(uint32_t val)
4630 {
4631 return ((val) << A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__MASK;
4632 }
4633 #define A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00
4634 #define A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__SHIFT 8
A6XX_VPC_DS_LAYER_CNTL_VIEWLOC(uint32_t val)4635 static inline uint32_t A6XX_VPC_DS_LAYER_CNTL_VIEWLOC(uint32_t val)
4636 {
4637 return ((val) << A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__MASK;
4638 }
4639
4640 #define REG_A6XX_VPC_UNKNOWN_9107 0x00009107
4641 #define A6XX_VPC_UNKNOWN_9107_RASTER_DISCARD 0x00000001
4642 #define A6XX_VPC_UNKNOWN_9107_UNK2 0x00000004
4643
4644 #define REG_A6XX_VPC_POLYGON_MODE 0x00009108
4645 #define A6XX_VPC_POLYGON_MODE_MODE__MASK 0x00000003
4646 #define A6XX_VPC_POLYGON_MODE_MODE__SHIFT 0
A6XX_VPC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val)4647 static inline uint32_t A6XX_VPC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val)
4648 {
4649 return ((val) << A6XX_VPC_POLYGON_MODE_MODE__SHIFT) & A6XX_VPC_POLYGON_MODE_MODE__MASK;
4650 }
4651
REG_A6XX_VPC_VARYING_INTERP(uint32_t i0)4652 static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
4653
REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0)4654 static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
4655
REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0)4656 static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
4657
REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0)4658 static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
4659
4660 #define REG_A6XX_VPC_UNKNOWN_9210 0x00009210
4661
4662 #define REG_A6XX_VPC_UNKNOWN_9211 0x00009211
4663
REG_A6XX_VPC_VAR(uint32_t i0)4664 static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
4665
REG_A6XX_VPC_VAR_DISABLE(uint32_t i0)4666 static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
4667
4668 #define REG_A6XX_VPC_SO_CNTL 0x00009216
4669 #define A6XX_VPC_SO_CNTL_ADDR__MASK 0x000000ff
4670 #define A6XX_VPC_SO_CNTL_ADDR__SHIFT 0
A6XX_VPC_SO_CNTL_ADDR(uint32_t val)4671 static inline uint32_t A6XX_VPC_SO_CNTL_ADDR(uint32_t val)
4672 {
4673 return ((val) << A6XX_VPC_SO_CNTL_ADDR__SHIFT) & A6XX_VPC_SO_CNTL_ADDR__MASK;
4674 }
4675 #define A6XX_VPC_SO_CNTL_RESET 0x00010000
4676
4677 #define REG_A6XX_VPC_SO_PROG 0x00009217
4678 #define A6XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
4679 #define A6XX_VPC_SO_PROG_A_BUF__SHIFT 0
A6XX_VPC_SO_PROG_A_BUF(uint32_t val)4680 static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
4681 {
4682 return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
4683 }
4684 #define A6XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
4685 #define A6XX_VPC_SO_PROG_A_OFF__SHIFT 2
A6XX_VPC_SO_PROG_A_OFF(uint32_t val)4686 static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
4687 {
4688 return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
4689 }
4690 #define A6XX_VPC_SO_PROG_A_EN 0x00000800
4691 #define A6XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
4692 #define A6XX_VPC_SO_PROG_B_BUF__SHIFT 12
A6XX_VPC_SO_PROG_B_BUF(uint32_t val)4693 static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
4694 {
4695 return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
4696 }
4697 #define A6XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
4698 #define A6XX_VPC_SO_PROG_B_OFF__SHIFT 14
A6XX_VPC_SO_PROG_B_OFF(uint32_t val)4699 static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
4700 {
4701 return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
4702 }
4703 #define A6XX_VPC_SO_PROG_B_EN 0x00800000
4704
4705 #define REG_A6XX_VPC_SO_STREAM_COUNTS 0x00009218
4706 #define A6XX_VPC_SO_STREAM_COUNTS__MASK 0xffffffff
4707 #define A6XX_VPC_SO_STREAM_COUNTS__SHIFT 0
A6XX_VPC_SO_STREAM_COUNTS(uint32_t val)4708 static inline uint32_t A6XX_VPC_SO_STREAM_COUNTS(uint32_t val)
4709 {
4710 return ((val) << A6XX_VPC_SO_STREAM_COUNTS__SHIFT) & A6XX_VPC_SO_STREAM_COUNTS__MASK;
4711 }
4712
REG_A6XX_VPC_SO(uint32_t i0)4713 static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
4714
REG_A6XX_VPC_SO_BUFFER_BASE(uint32_t i0)4715 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE(uint32_t i0) { return 0x0000921a + 0x7*i0; }
4716 #define A6XX_VPC_SO_BUFFER_BASE__MASK 0xffffffff
4717 #define A6XX_VPC_SO_BUFFER_BASE__SHIFT 0
A6XX_VPC_SO_BUFFER_BASE(uint32_t val)4718 static inline uint32_t A6XX_VPC_SO_BUFFER_BASE(uint32_t val)
4719 {
4720 return ((val) << A6XX_VPC_SO_BUFFER_BASE__SHIFT) & A6XX_VPC_SO_BUFFER_BASE__MASK;
4721 }
4722
REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0)4723 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
4724 #define A6XX_VPC_SO_BUFFER_SIZE__MASK 0xfffffffc
4725 #define A6XX_VPC_SO_BUFFER_SIZE__SHIFT 2
A6XX_VPC_SO_BUFFER_SIZE(uint32_t val)4726 static inline uint32_t A6XX_VPC_SO_BUFFER_SIZE(uint32_t val)
4727 {
4728 return ((val >> 2) << A6XX_VPC_SO_BUFFER_SIZE__SHIFT) & A6XX_VPC_SO_BUFFER_SIZE__MASK;
4729 }
4730
REG_A6XX_VPC_SO_BUFFER_STRIDE(uint32_t i0)4731 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_STRIDE(uint32_t i0) { return 0x0000921d + 0x7*i0; }
4732 #define A6XX_VPC_SO_BUFFER_STRIDE__MASK 0x000003ff
4733 #define A6XX_VPC_SO_BUFFER_STRIDE__SHIFT 0
A6XX_VPC_SO_BUFFER_STRIDE(uint32_t val)4734 static inline uint32_t A6XX_VPC_SO_BUFFER_STRIDE(uint32_t val)
4735 {
4736 return ((val >> 2) << A6XX_VPC_SO_BUFFER_STRIDE__SHIFT) & A6XX_VPC_SO_BUFFER_STRIDE__MASK;
4737 }
4738
REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0)4739 static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
4740 #define A6XX_VPC_SO_BUFFER_OFFSET__MASK 0xfffffffc
4741 #define A6XX_VPC_SO_BUFFER_OFFSET__SHIFT 2
A6XX_VPC_SO_BUFFER_OFFSET(uint32_t val)4742 static inline uint32_t A6XX_VPC_SO_BUFFER_OFFSET(uint32_t val)
4743 {
4744 return ((val >> 2) << A6XX_VPC_SO_BUFFER_OFFSET__SHIFT) & A6XX_VPC_SO_BUFFER_OFFSET__MASK;
4745 }
4746
REG_A6XX_VPC_SO_FLUSH_BASE(uint32_t i0)4747 static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE(uint32_t i0) { return 0x0000921f + 0x7*i0; }
4748 #define A6XX_VPC_SO_FLUSH_BASE__MASK 0xffffffff
4749 #define A6XX_VPC_SO_FLUSH_BASE__SHIFT 0
A6XX_VPC_SO_FLUSH_BASE(uint32_t val)4750 static inline uint32_t A6XX_VPC_SO_FLUSH_BASE(uint32_t val)
4751 {
4752 return ((val) << A6XX_VPC_SO_FLUSH_BASE__SHIFT) & A6XX_VPC_SO_FLUSH_BASE__MASK;
4753 }
4754
4755 #define REG_A6XX_VPC_POINT_COORD_INVERT 0x00009236
4756 #define A6XX_VPC_POINT_COORD_INVERT_INVERT 0x00000001
4757
4758 #define REG_A6XX_VPC_UNKNOWN_9300 0x00009300
4759
4760 #define REG_A6XX_VPC_VS_PACK 0x00009301
4761 #define A6XX_VPC_VS_PACK_STRIDE_IN_VPC__MASK 0x000000ff
4762 #define A6XX_VPC_VS_PACK_STRIDE_IN_VPC__SHIFT 0
A6XX_VPC_VS_PACK_STRIDE_IN_VPC(uint32_t val)4763 static inline uint32_t A6XX_VPC_VS_PACK_STRIDE_IN_VPC(uint32_t val)
4764 {
4765 return ((val) << A6XX_VPC_VS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_VS_PACK_STRIDE_IN_VPC__MASK;
4766 }
4767 #define A6XX_VPC_VS_PACK_POSITIONLOC__MASK 0x0000ff00
4768 #define A6XX_VPC_VS_PACK_POSITIONLOC__SHIFT 8
A6XX_VPC_VS_PACK_POSITIONLOC(uint32_t val)4769 static inline uint32_t A6XX_VPC_VS_PACK_POSITIONLOC(uint32_t val)
4770 {
4771 return ((val) << A6XX_VPC_VS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_VS_PACK_POSITIONLOC__MASK;
4772 }
4773 #define A6XX_VPC_VS_PACK_PSIZELOC__MASK 0x00ff0000
4774 #define A6XX_VPC_VS_PACK_PSIZELOC__SHIFT 16
A6XX_VPC_VS_PACK_PSIZELOC(uint32_t val)4775 static inline uint32_t A6XX_VPC_VS_PACK_PSIZELOC(uint32_t val)
4776 {
4777 return ((val) << A6XX_VPC_VS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_VS_PACK_PSIZELOC__MASK;
4778 }
4779 #define A6XX_VPC_VS_PACK_EXTRAPOS__MASK 0x0f000000
4780 #define A6XX_VPC_VS_PACK_EXTRAPOS__SHIFT 24
A6XX_VPC_VS_PACK_EXTRAPOS(uint32_t val)4781 static inline uint32_t A6XX_VPC_VS_PACK_EXTRAPOS(uint32_t val)
4782 {
4783 return ((val) << A6XX_VPC_VS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_VS_PACK_EXTRAPOS__MASK;
4784 }
4785
4786 #define REG_A6XX_VPC_GS_PACK 0x00009302
4787 #define A6XX_VPC_GS_PACK_STRIDE_IN_VPC__MASK 0x000000ff
4788 #define A6XX_VPC_GS_PACK_STRIDE_IN_VPC__SHIFT 0
A6XX_VPC_GS_PACK_STRIDE_IN_VPC(uint32_t val)4789 static inline uint32_t A6XX_VPC_GS_PACK_STRIDE_IN_VPC(uint32_t val)
4790 {
4791 return ((val) << A6XX_VPC_GS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_GS_PACK_STRIDE_IN_VPC__MASK;
4792 }
4793 #define A6XX_VPC_GS_PACK_POSITIONLOC__MASK 0x0000ff00
4794 #define A6XX_VPC_GS_PACK_POSITIONLOC__SHIFT 8
A6XX_VPC_GS_PACK_POSITIONLOC(uint32_t val)4795 static inline uint32_t A6XX_VPC_GS_PACK_POSITIONLOC(uint32_t val)
4796 {
4797 return ((val) << A6XX_VPC_GS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_GS_PACK_POSITIONLOC__MASK;
4798 }
4799 #define A6XX_VPC_GS_PACK_PSIZELOC__MASK 0x00ff0000
4800 #define A6XX_VPC_GS_PACK_PSIZELOC__SHIFT 16
A6XX_VPC_GS_PACK_PSIZELOC(uint32_t val)4801 static inline uint32_t A6XX_VPC_GS_PACK_PSIZELOC(uint32_t val)
4802 {
4803 return ((val) << A6XX_VPC_GS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_GS_PACK_PSIZELOC__MASK;
4804 }
4805 #define A6XX_VPC_GS_PACK_EXTRAPOS__MASK 0x0f000000
4806 #define A6XX_VPC_GS_PACK_EXTRAPOS__SHIFT 24
A6XX_VPC_GS_PACK_EXTRAPOS(uint32_t val)4807 static inline uint32_t A6XX_VPC_GS_PACK_EXTRAPOS(uint32_t val)
4808 {
4809 return ((val) << A6XX_VPC_GS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_GS_PACK_EXTRAPOS__MASK;
4810 }
4811
4812 #define REG_A6XX_VPC_DS_PACK 0x00009303
4813 #define A6XX_VPC_DS_PACK_STRIDE_IN_VPC__MASK 0x000000ff
4814 #define A6XX_VPC_DS_PACK_STRIDE_IN_VPC__SHIFT 0
A6XX_VPC_DS_PACK_STRIDE_IN_VPC(uint32_t val)4815 static inline uint32_t A6XX_VPC_DS_PACK_STRIDE_IN_VPC(uint32_t val)
4816 {
4817 return ((val) << A6XX_VPC_DS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_DS_PACK_STRIDE_IN_VPC__MASK;
4818 }
4819 #define A6XX_VPC_DS_PACK_POSITIONLOC__MASK 0x0000ff00
4820 #define A6XX_VPC_DS_PACK_POSITIONLOC__SHIFT 8
A6XX_VPC_DS_PACK_POSITIONLOC(uint32_t val)4821 static inline uint32_t A6XX_VPC_DS_PACK_POSITIONLOC(uint32_t val)
4822 {
4823 return ((val) << A6XX_VPC_DS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_DS_PACK_POSITIONLOC__MASK;
4824 }
4825 #define A6XX_VPC_DS_PACK_PSIZELOC__MASK 0x00ff0000
4826 #define A6XX_VPC_DS_PACK_PSIZELOC__SHIFT 16
A6XX_VPC_DS_PACK_PSIZELOC(uint32_t val)4827 static inline uint32_t A6XX_VPC_DS_PACK_PSIZELOC(uint32_t val)
4828 {
4829 return ((val) << A6XX_VPC_DS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_DS_PACK_PSIZELOC__MASK;
4830 }
4831 #define A6XX_VPC_DS_PACK_EXTRAPOS__MASK 0x0f000000
4832 #define A6XX_VPC_DS_PACK_EXTRAPOS__SHIFT 24
A6XX_VPC_DS_PACK_EXTRAPOS(uint32_t val)4833 static inline uint32_t A6XX_VPC_DS_PACK_EXTRAPOS(uint32_t val)
4834 {
4835 return ((val) << A6XX_VPC_DS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_DS_PACK_EXTRAPOS__MASK;
4836 }
4837
4838 #define REG_A6XX_VPC_CNTL_0 0x00009304
4839 #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK 0x000000ff
4840 #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT 0
A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)4841 static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
4842 {
4843 return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
4844 }
4845 #define A6XX_VPC_CNTL_0_PRIMIDLOC__MASK 0x0000ff00
4846 #define A6XX_VPC_CNTL_0_PRIMIDLOC__SHIFT 8
A6XX_VPC_CNTL_0_PRIMIDLOC(uint32_t val)4847 static inline uint32_t A6XX_VPC_CNTL_0_PRIMIDLOC(uint32_t val)
4848 {
4849 return ((val) << A6XX_VPC_CNTL_0_PRIMIDLOC__SHIFT) & A6XX_VPC_CNTL_0_PRIMIDLOC__MASK;
4850 }
4851 #define A6XX_VPC_CNTL_0_VARYING 0x00010000
4852 #define A6XX_VPC_CNTL_0_VIEWIDLOC__MASK 0xff000000
4853 #define A6XX_VPC_CNTL_0_VIEWIDLOC__SHIFT 24
A6XX_VPC_CNTL_0_VIEWIDLOC(uint32_t val)4854 static inline uint32_t A6XX_VPC_CNTL_0_VIEWIDLOC(uint32_t val)
4855 {
4856 return ((val) << A6XX_VPC_CNTL_0_VIEWIDLOC__SHIFT) & A6XX_VPC_CNTL_0_VIEWIDLOC__MASK;
4857 }
4858
4859 #define REG_A6XX_VPC_SO_STREAM_CNTL 0x00009305
4860 #define A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__MASK 0x00000007
4861 #define A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__SHIFT 0
A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM(uint32_t val)4862 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM(uint32_t val)
4863 {
4864 return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__MASK;
4865 }
4866 #define A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__MASK 0x00000038
4867 #define A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__SHIFT 3
A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM(uint32_t val)4868 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM(uint32_t val)
4869 {
4870 return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__MASK;
4871 }
4872 #define A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__MASK 0x000001c0
4873 #define A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__SHIFT 6
A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM(uint32_t val)4874 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM(uint32_t val)
4875 {
4876 return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__MASK;
4877 }
4878 #define A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__MASK 0x00000e00
4879 #define A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__SHIFT 9
A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM(uint32_t val)4880 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM(uint32_t val)
4881 {
4882 return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__MASK;
4883 }
4884 #define A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__MASK 0x00078000
4885 #define A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT 15
A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE(uint32_t val)4886 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE(uint32_t val)
4887 {
4888 return ((val) << A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__MASK;
4889 }
4890
4891 #define REG_A6XX_VPC_SO_DISABLE 0x00009306
4892 #define A6XX_VPC_SO_DISABLE_DISABLE 0x00000001
4893
4894 #define REG_A6XX_VPC_DBG_ECO_CNTL 0x00009600
4895
4896 #define REG_A6XX_VPC_ADDR_MODE_CNTL 0x00009601
4897
4898 #define REG_A6XX_VPC_UNKNOWN_9602 0x00009602
4899
4900 #define REG_A6XX_VPC_UNKNOWN_9603 0x00009603
4901
REG_A6XX_VPC_PERFCTR_VPC_SEL(uint32_t i0)4902 static inline uint32_t REG_A6XX_VPC_PERFCTR_VPC_SEL(uint32_t i0) { return 0x00009604 + 0x1*i0; }
4903
REG_A7XX_VPC_PERFCTR_VPC_SEL(uint32_t i0)4904 static inline uint32_t REG_A7XX_VPC_PERFCTR_VPC_SEL(uint32_t i0) { return 0x0000960b + 0x1*i0; }
4905
4906 #define REG_A6XX_PC_TESS_NUM_VERTEX 0x00009800
4907
4908 #define REG_A6XX_PC_HS_INPUT_SIZE 0x00009801
4909 #define A6XX_PC_HS_INPUT_SIZE_SIZE__MASK 0x000007ff
4910 #define A6XX_PC_HS_INPUT_SIZE_SIZE__SHIFT 0
A6XX_PC_HS_INPUT_SIZE_SIZE(uint32_t val)4911 static inline uint32_t A6XX_PC_HS_INPUT_SIZE_SIZE(uint32_t val)
4912 {
4913 return ((val) << A6XX_PC_HS_INPUT_SIZE_SIZE__SHIFT) & A6XX_PC_HS_INPUT_SIZE_SIZE__MASK;
4914 }
4915 #define A6XX_PC_HS_INPUT_SIZE_UNK13__MASK 0x00002000
4916 #define A6XX_PC_HS_INPUT_SIZE_UNK13__SHIFT 13
A6XX_PC_HS_INPUT_SIZE_UNK13(uint32_t val)4917 static inline uint32_t A6XX_PC_HS_INPUT_SIZE_UNK13(uint32_t val)
4918 {
4919 return ((val) << A6XX_PC_HS_INPUT_SIZE_UNK13__SHIFT) & A6XX_PC_HS_INPUT_SIZE_UNK13__MASK;
4920 }
4921
4922 #define REG_A6XX_PC_TESS_CNTL 0x00009802
4923 #define A6XX_PC_TESS_CNTL_SPACING__MASK 0x00000003
4924 #define A6XX_PC_TESS_CNTL_SPACING__SHIFT 0
A6XX_PC_TESS_CNTL_SPACING(enum a6xx_tess_spacing val)4925 static inline uint32_t A6XX_PC_TESS_CNTL_SPACING(enum a6xx_tess_spacing val)
4926 {
4927 return ((val) << A6XX_PC_TESS_CNTL_SPACING__SHIFT) & A6XX_PC_TESS_CNTL_SPACING__MASK;
4928 }
4929 #define A6XX_PC_TESS_CNTL_OUTPUT__MASK 0x0000000c
4930 #define A6XX_PC_TESS_CNTL_OUTPUT__SHIFT 2
A6XX_PC_TESS_CNTL_OUTPUT(enum a6xx_tess_output val)4931 static inline uint32_t A6XX_PC_TESS_CNTL_OUTPUT(enum a6xx_tess_output val)
4932 {
4933 return ((val) << A6XX_PC_TESS_CNTL_OUTPUT__SHIFT) & A6XX_PC_TESS_CNTL_OUTPUT__MASK;
4934 }
4935
4936 #define REG_A6XX_PC_RESTART_INDEX 0x00009803
4937
4938 #define REG_A6XX_PC_MODE_CNTL 0x00009804
4939
4940 #define REG_A6XX_PC_POWER_CNTL 0x00009805
4941
4942 #define REG_A6XX_PC_PRIMID_PASSTHRU 0x00009806
4943
4944 #define REG_A6XX_PC_SO_STREAM_CNTL 0x00009808
4945 #define A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE__MASK 0x00078000
4946 #define A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT 15
A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE(uint32_t val)4947 static inline uint32_t A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE(uint32_t val)
4948 {
4949 return ((val) << A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT) & A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE__MASK;
4950 }
4951
4952 #define REG_A6XX_PC_DGEN_SU_CONSERVATIVE_RAS_CNTL 0x0000980a
4953 #define A6XX_PC_DGEN_SU_CONSERVATIVE_RAS_CNTL_CONSERVATIVERASEN 0x00000001
4954
4955 #define REG_A6XX_PC_DRAW_CMD 0x00009840
4956 #define A6XX_PC_DRAW_CMD_STATE_ID__MASK 0x000000ff
4957 #define A6XX_PC_DRAW_CMD_STATE_ID__SHIFT 0
A6XX_PC_DRAW_CMD_STATE_ID(uint32_t val)4958 static inline uint32_t A6XX_PC_DRAW_CMD_STATE_ID(uint32_t val)
4959 {
4960 return ((val) << A6XX_PC_DRAW_CMD_STATE_ID__SHIFT) & A6XX_PC_DRAW_CMD_STATE_ID__MASK;
4961 }
4962
4963 #define REG_A6XX_PC_DISPATCH_CMD 0x00009841
4964 #define A6XX_PC_DISPATCH_CMD_STATE_ID__MASK 0x000000ff
4965 #define A6XX_PC_DISPATCH_CMD_STATE_ID__SHIFT 0
A6XX_PC_DISPATCH_CMD_STATE_ID(uint32_t val)4966 static inline uint32_t A6XX_PC_DISPATCH_CMD_STATE_ID(uint32_t val)
4967 {
4968 return ((val) << A6XX_PC_DISPATCH_CMD_STATE_ID__SHIFT) & A6XX_PC_DISPATCH_CMD_STATE_ID__MASK;
4969 }
4970
4971 #define REG_A6XX_PC_EVENT_CMD 0x00009842
4972 #define A6XX_PC_EVENT_CMD_STATE_ID__MASK 0x00ff0000
4973 #define A6XX_PC_EVENT_CMD_STATE_ID__SHIFT 16
A6XX_PC_EVENT_CMD_STATE_ID(uint32_t val)4974 static inline uint32_t A6XX_PC_EVENT_CMD_STATE_ID(uint32_t val)
4975 {
4976 return ((val) << A6XX_PC_EVENT_CMD_STATE_ID__SHIFT) & A6XX_PC_EVENT_CMD_STATE_ID__MASK;
4977 }
4978 #define A6XX_PC_EVENT_CMD_EVENT__MASK 0x0000007f
4979 #define A6XX_PC_EVENT_CMD_EVENT__SHIFT 0
A6XX_PC_EVENT_CMD_EVENT(enum vgt_event_type val)4980 static inline uint32_t A6XX_PC_EVENT_CMD_EVENT(enum vgt_event_type val)
4981 {
4982 return ((val) << A6XX_PC_EVENT_CMD_EVENT__SHIFT) & A6XX_PC_EVENT_CMD_EVENT__MASK;
4983 }
4984
4985 #define REG_A6XX_PC_MARKER 0x00009880
4986
4987 #define REG_A6XX_PC_POLYGON_MODE 0x00009981
4988 #define A6XX_PC_POLYGON_MODE_MODE__MASK 0x00000003
4989 #define A6XX_PC_POLYGON_MODE_MODE__SHIFT 0
A6XX_PC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val)4990 static inline uint32_t A6XX_PC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val)
4991 {
4992 return ((val) << A6XX_PC_POLYGON_MODE_MODE__SHIFT) & A6XX_PC_POLYGON_MODE_MODE__MASK;
4993 }
4994
4995 #define REG_A6XX_PC_RASTER_CNTL 0x00009980
4996 #define A6XX_PC_RASTER_CNTL_STREAM__MASK 0x00000003
4997 #define A6XX_PC_RASTER_CNTL_STREAM__SHIFT 0
A6XX_PC_RASTER_CNTL_STREAM(uint32_t val)4998 static inline uint32_t A6XX_PC_RASTER_CNTL_STREAM(uint32_t val)
4999 {
5000 return ((val) << A6XX_PC_RASTER_CNTL_STREAM__SHIFT) & A6XX_PC_RASTER_CNTL_STREAM__MASK;
5001 }
5002 #define A6XX_PC_RASTER_CNTL_DISCARD 0x00000004
5003
5004 #define REG_A6XX_PC_PRIMITIVE_CNTL_0 0x00009b00
5005 #define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART 0x00000001
5006 #define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST 0x00000002
5007 #define A6XX_PC_PRIMITIVE_CNTL_0_TESS_UPPER_LEFT_DOMAIN_ORIGIN 0x00000004
5008 #define A6XX_PC_PRIMITIVE_CNTL_0_UNK3 0x00000008
5009
5010 #define REG_A6XX_PC_VS_OUT_CNTL 0x00009b01
5011 #define A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
5012 #define A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)5013 static inline uint32_t A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
5014 {
5015 return ((val) << A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__MASK;
5016 }
5017 #define A6XX_PC_VS_OUT_CNTL_PSIZE 0x00000100
5018 #define A6XX_PC_VS_OUT_CNTL_LAYER 0x00000200
5019 #define A6XX_PC_VS_OUT_CNTL_VIEW 0x00000400
5020 #define A6XX_PC_VS_OUT_CNTL_PRIMITIVE_ID 0x00000800
5021 #define A6XX_PC_VS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
5022 #define A6XX_PC_VS_OUT_CNTL_CLIP_MASK__SHIFT 16
A6XX_PC_VS_OUT_CNTL_CLIP_MASK(uint32_t val)5023 static inline uint32_t A6XX_PC_VS_OUT_CNTL_CLIP_MASK(uint32_t val)
5024 {
5025 return ((val) << A6XX_PC_VS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_VS_OUT_CNTL_CLIP_MASK__MASK;
5026 }
5027
5028 #define REG_A6XX_PC_GS_OUT_CNTL 0x00009b02
5029 #define A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
5030 #define A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)5031 static inline uint32_t A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
5032 {
5033 return ((val) << A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__MASK;
5034 }
5035 #define A6XX_PC_GS_OUT_CNTL_PSIZE 0x00000100
5036 #define A6XX_PC_GS_OUT_CNTL_LAYER 0x00000200
5037 #define A6XX_PC_GS_OUT_CNTL_VIEW 0x00000400
5038 #define A6XX_PC_GS_OUT_CNTL_PRIMITIVE_ID 0x00000800
5039 #define A6XX_PC_GS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
5040 #define A6XX_PC_GS_OUT_CNTL_CLIP_MASK__SHIFT 16
A6XX_PC_GS_OUT_CNTL_CLIP_MASK(uint32_t val)5041 static inline uint32_t A6XX_PC_GS_OUT_CNTL_CLIP_MASK(uint32_t val)
5042 {
5043 return ((val) << A6XX_PC_GS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_GS_OUT_CNTL_CLIP_MASK__MASK;
5044 }
5045
5046 #define REG_A6XX_PC_HS_OUT_CNTL 0x00009b03
5047 #define A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
5048 #define A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)5049 static inline uint32_t A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
5050 {
5051 return ((val) << A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__MASK;
5052 }
5053 #define A6XX_PC_HS_OUT_CNTL_PSIZE 0x00000100
5054 #define A6XX_PC_HS_OUT_CNTL_LAYER 0x00000200
5055 #define A6XX_PC_HS_OUT_CNTL_VIEW 0x00000400
5056 #define A6XX_PC_HS_OUT_CNTL_PRIMITIVE_ID 0x00000800
5057 #define A6XX_PC_HS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
5058 #define A6XX_PC_HS_OUT_CNTL_CLIP_MASK__SHIFT 16
A6XX_PC_HS_OUT_CNTL_CLIP_MASK(uint32_t val)5059 static inline uint32_t A6XX_PC_HS_OUT_CNTL_CLIP_MASK(uint32_t val)
5060 {
5061 return ((val) << A6XX_PC_HS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_HS_OUT_CNTL_CLIP_MASK__MASK;
5062 }
5063
5064 #define REG_A6XX_PC_DS_OUT_CNTL 0x00009b04
5065 #define A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
5066 #define A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)5067 static inline uint32_t A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
5068 {
5069 return ((val) << A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__MASK;
5070 }
5071 #define A6XX_PC_DS_OUT_CNTL_PSIZE 0x00000100
5072 #define A6XX_PC_DS_OUT_CNTL_LAYER 0x00000200
5073 #define A6XX_PC_DS_OUT_CNTL_VIEW 0x00000400
5074 #define A6XX_PC_DS_OUT_CNTL_PRIMITIVE_ID 0x00000800
5075 #define A6XX_PC_DS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
5076 #define A6XX_PC_DS_OUT_CNTL_CLIP_MASK__SHIFT 16
A6XX_PC_DS_OUT_CNTL_CLIP_MASK(uint32_t val)5077 static inline uint32_t A6XX_PC_DS_OUT_CNTL_CLIP_MASK(uint32_t val)
5078 {
5079 return ((val) << A6XX_PC_DS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_DS_OUT_CNTL_CLIP_MASK__MASK;
5080 }
5081
5082 #define REG_A6XX_PC_PRIMITIVE_CNTL_5 0x00009b05
5083 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__MASK 0x000000ff
5084 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__SHIFT 0
A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT(uint32_t val)5085 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT(uint32_t val)
5086 {
5087 return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__MASK;
5088 }
5089 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__MASK 0x00007c00
5090 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__SHIFT 10
A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS(uint32_t val)5091 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS(uint32_t val)
5092 {
5093 return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__MASK;
5094 }
5095 #define A6XX_PC_PRIMITIVE_CNTL_5_LINELENGTHEN 0x00008000
5096 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__MASK 0x00030000
5097 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__SHIFT 16
A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT(enum a6xx_tess_output val)5098 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT(enum a6xx_tess_output val)
5099 {
5100 return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__MASK;
5101 }
5102 #define A6XX_PC_PRIMITIVE_CNTL_5_UNK18__MASK 0x00040000
5103 #define A6XX_PC_PRIMITIVE_CNTL_5_UNK18__SHIFT 18
A6XX_PC_PRIMITIVE_CNTL_5_UNK18(uint32_t val)5104 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_UNK18(uint32_t val)
5105 {
5106 return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_UNK18__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_UNK18__MASK;
5107 }
5108
5109 #define REG_A6XX_PC_PRIMITIVE_CNTL_6 0x00009b06
5110 #define A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__MASK 0x000007ff
5111 #define A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__SHIFT 0
A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC(uint32_t val)5112 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC(uint32_t val)
5113 {
5114 return ((val) << A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__MASK;
5115 }
5116
5117 #define REG_A6XX_PC_MULTIVIEW_CNTL 0x00009b07
5118 #define A6XX_PC_MULTIVIEW_CNTL_ENABLE 0x00000001
5119 #define A6XX_PC_MULTIVIEW_CNTL_DISABLEMULTIPOS 0x00000002
5120 #define A6XX_PC_MULTIVIEW_CNTL_VIEWS__MASK 0x0000007c
5121 #define A6XX_PC_MULTIVIEW_CNTL_VIEWS__SHIFT 2
A6XX_PC_MULTIVIEW_CNTL_VIEWS(uint32_t val)5122 static inline uint32_t A6XX_PC_MULTIVIEW_CNTL_VIEWS(uint32_t val)
5123 {
5124 return ((val) << A6XX_PC_MULTIVIEW_CNTL_VIEWS__SHIFT) & A6XX_PC_MULTIVIEW_CNTL_VIEWS__MASK;
5125 }
5126
5127 #define REG_A6XX_PC_MULTIVIEW_MASK 0x00009b08
5128
5129 #define REG_A6XX_PC_2D_EVENT_CMD 0x00009c00
5130 #define A6XX_PC_2D_EVENT_CMD_EVENT__MASK 0x0000007f
5131 #define A6XX_PC_2D_EVENT_CMD_EVENT__SHIFT 0
A6XX_PC_2D_EVENT_CMD_EVENT(enum vgt_event_type val)5132 static inline uint32_t A6XX_PC_2D_EVENT_CMD_EVENT(enum vgt_event_type val)
5133 {
5134 return ((val) << A6XX_PC_2D_EVENT_CMD_EVENT__SHIFT) & A6XX_PC_2D_EVENT_CMD_EVENT__MASK;
5135 }
5136 #define A6XX_PC_2D_EVENT_CMD_STATE_ID__MASK 0x0000ff00
5137 #define A6XX_PC_2D_EVENT_CMD_STATE_ID__SHIFT 8
A6XX_PC_2D_EVENT_CMD_STATE_ID(uint32_t val)5138 static inline uint32_t A6XX_PC_2D_EVENT_CMD_STATE_ID(uint32_t val)
5139 {
5140 return ((val) << A6XX_PC_2D_EVENT_CMD_STATE_ID__SHIFT) & A6XX_PC_2D_EVENT_CMD_STATE_ID__MASK;
5141 }
5142
5143 #define REG_A6XX_PC_DBG_ECO_CNTL 0x00009e00
5144
5145 #define REG_A6XX_PC_ADDR_MODE_CNTL 0x00009e01
5146
5147 #define REG_A6XX_PC_DRAW_INDX_BASE 0x00009e04
5148
5149 #define REG_A6XX_PC_DRAW_FIRST_INDX 0x00009e06
5150
5151 #define REG_A6XX_PC_DRAW_MAX_INDICES 0x00009e07
5152
5153 #define REG_A6XX_PC_TESSFACTOR_ADDR 0x00009e08
5154 #define A6XX_PC_TESSFACTOR_ADDR__MASK 0xffffffff
5155 #define A6XX_PC_TESSFACTOR_ADDR__SHIFT 0
A6XX_PC_TESSFACTOR_ADDR(uint32_t val)5156 static inline uint32_t A6XX_PC_TESSFACTOR_ADDR(uint32_t val)
5157 {
5158 return ((val) << A6XX_PC_TESSFACTOR_ADDR__SHIFT) & A6XX_PC_TESSFACTOR_ADDR__MASK;
5159 }
5160
5161 #define REG_A6XX_PC_DRAW_INITIATOR 0x00009e0b
5162 #define A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
5163 #define A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
A6XX_PC_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)5164 static inline uint32_t A6XX_PC_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
5165 {
5166 return ((val) << A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__MASK;
5167 }
5168 #define A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
5169 #define A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)5170 static inline uint32_t A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
5171 {
5172 return ((val) << A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__MASK;
5173 }
5174 #define A6XX_PC_DRAW_INITIATOR_VIS_CULL__MASK 0x00000300
5175 #define A6XX_PC_DRAW_INITIATOR_VIS_CULL__SHIFT 8
A6XX_PC_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)5176 static inline uint32_t A6XX_PC_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
5177 {
5178 return ((val) << A6XX_PC_DRAW_INITIATOR_VIS_CULL__SHIFT) & A6XX_PC_DRAW_INITIATOR_VIS_CULL__MASK;
5179 }
5180 #define A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000c00
5181 #define A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__SHIFT 10
A6XX_PC_DRAW_INITIATOR_INDEX_SIZE(enum a4xx_index_size val)5182 static inline uint32_t A6XX_PC_DRAW_INITIATOR_INDEX_SIZE(enum a4xx_index_size val)
5183 {
5184 return ((val) << A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__MASK;
5185 }
5186 #define A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__MASK 0x00003000
5187 #define A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__SHIFT 12
A6XX_PC_DRAW_INITIATOR_PATCH_TYPE(enum a6xx_patch_type val)5188 static inline uint32_t A6XX_PC_DRAW_INITIATOR_PATCH_TYPE(enum a6xx_patch_type val)
5189 {
5190 return ((val) << A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__SHIFT) & A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__MASK;
5191 }
5192 #define A6XX_PC_DRAW_INITIATOR_GS_ENABLE 0x00010000
5193 #define A6XX_PC_DRAW_INITIATOR_TESS_ENABLE 0x00020000
5194
5195 #define REG_A6XX_PC_DRAW_NUM_INSTANCES 0x00009e0c
5196
5197 #define REG_A6XX_PC_DRAW_NUM_INDICES 0x00009e0d
5198
5199 #define REG_A6XX_PC_VSTREAM_CONTROL 0x00009e11
5200 #define A6XX_PC_VSTREAM_CONTROL_UNK0__MASK 0x0000ffff
5201 #define A6XX_PC_VSTREAM_CONTROL_UNK0__SHIFT 0
A6XX_PC_VSTREAM_CONTROL_UNK0(uint32_t val)5202 static inline uint32_t A6XX_PC_VSTREAM_CONTROL_UNK0(uint32_t val)
5203 {
5204 return ((val) << A6XX_PC_VSTREAM_CONTROL_UNK0__SHIFT) & A6XX_PC_VSTREAM_CONTROL_UNK0__MASK;
5205 }
5206 #define A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__MASK 0x003f0000
5207 #define A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__SHIFT 16
A6XX_PC_VSTREAM_CONTROL_VSC_SIZE(uint32_t val)5208 static inline uint32_t A6XX_PC_VSTREAM_CONTROL_VSC_SIZE(uint32_t val)
5209 {
5210 return ((val) << A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__SHIFT) & A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__MASK;
5211 }
5212 #define A6XX_PC_VSTREAM_CONTROL_VSC_N__MASK 0x07c00000
5213 #define A6XX_PC_VSTREAM_CONTROL_VSC_N__SHIFT 22
A6XX_PC_VSTREAM_CONTROL_VSC_N(uint32_t val)5214 static inline uint32_t A6XX_PC_VSTREAM_CONTROL_VSC_N(uint32_t val)
5215 {
5216 return ((val) << A6XX_PC_VSTREAM_CONTROL_VSC_N__SHIFT) & A6XX_PC_VSTREAM_CONTROL_VSC_N__MASK;
5217 }
5218
5219 #define REG_A6XX_PC_BIN_PRIM_STRM 0x00009e12
5220 #define A6XX_PC_BIN_PRIM_STRM__MASK 0xffffffff
5221 #define A6XX_PC_BIN_PRIM_STRM__SHIFT 0
A6XX_PC_BIN_PRIM_STRM(uint32_t val)5222 static inline uint32_t A6XX_PC_BIN_PRIM_STRM(uint32_t val)
5223 {
5224 return ((val) << A6XX_PC_BIN_PRIM_STRM__SHIFT) & A6XX_PC_BIN_PRIM_STRM__MASK;
5225 }
5226
5227 #define REG_A6XX_PC_BIN_DRAW_STRM 0x00009e14
5228 #define A6XX_PC_BIN_DRAW_STRM__MASK 0xffffffff
5229 #define A6XX_PC_BIN_DRAW_STRM__SHIFT 0
A6XX_PC_BIN_DRAW_STRM(uint32_t val)5230 static inline uint32_t A6XX_PC_BIN_DRAW_STRM(uint32_t val)
5231 {
5232 return ((val) << A6XX_PC_BIN_DRAW_STRM__SHIFT) & A6XX_PC_BIN_DRAW_STRM__MASK;
5233 }
5234
5235 #define REG_A6XX_PC_VISIBILITY_OVERRIDE 0x00009e1c
5236 #define A6XX_PC_VISIBILITY_OVERRIDE_OVERRIDE 0x00000001
5237
REG_A6XX_PC_PERFCTR_PC_SEL(uint32_t i0)5238 static inline uint32_t REG_A6XX_PC_PERFCTR_PC_SEL(uint32_t i0) { return 0x00009e34 + 0x1*i0; }
5239
REG_A7XX_PC_PERFCTR_PC_SEL(uint32_t i0)5240 static inline uint32_t REG_A7XX_PC_PERFCTR_PC_SEL(uint32_t i0) { return 0x00009e42 + 0x1*i0; }
5241
5242 #define REG_A6XX_PC_UNKNOWN_9E72 0x00009e72
5243
5244 #define REG_A6XX_VFD_CONTROL_0 0x0000a000
5245 #define A6XX_VFD_CONTROL_0_FETCH_CNT__MASK 0x0000003f
5246 #define A6XX_VFD_CONTROL_0_FETCH_CNT__SHIFT 0
A6XX_VFD_CONTROL_0_FETCH_CNT(uint32_t val)5247 static inline uint32_t A6XX_VFD_CONTROL_0_FETCH_CNT(uint32_t val)
5248 {
5249 return ((val) << A6XX_VFD_CONTROL_0_FETCH_CNT__SHIFT) & A6XX_VFD_CONTROL_0_FETCH_CNT__MASK;
5250 }
5251 #define A6XX_VFD_CONTROL_0_DECODE_CNT__MASK 0x00003f00
5252 #define A6XX_VFD_CONTROL_0_DECODE_CNT__SHIFT 8
A6XX_VFD_CONTROL_0_DECODE_CNT(uint32_t val)5253 static inline uint32_t A6XX_VFD_CONTROL_0_DECODE_CNT(uint32_t val)
5254 {
5255 return ((val) << A6XX_VFD_CONTROL_0_DECODE_CNT__SHIFT) & A6XX_VFD_CONTROL_0_DECODE_CNT__MASK;
5256 }
5257
5258 #define REG_A6XX_VFD_CONTROL_1 0x0000a001
5259 #define A6XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
5260 #define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)5261 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
5262 {
5263 return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
5264 }
5265 #define A6XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
5266 #define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)5267 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
5268 {
5269 return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
5270 }
5271 #define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000
5272 #define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16
A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)5273 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
5274 {
5275 return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
5276 }
5277 #define A6XX_VFD_CONTROL_1_REGID4VIEWID__MASK 0xff000000
5278 #define A6XX_VFD_CONTROL_1_REGID4VIEWID__SHIFT 24
A6XX_VFD_CONTROL_1_REGID4VIEWID(uint32_t val)5279 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VIEWID(uint32_t val)
5280 {
5281 return ((val) << A6XX_VFD_CONTROL_1_REGID4VIEWID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VIEWID__MASK;
5282 }
5283
5284 #define REG_A6XX_VFD_CONTROL_2 0x0000a002
5285 #define A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__MASK 0x000000ff
5286 #define A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__SHIFT 0
A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID(uint32_t val)5287 static inline uint32_t A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID(uint32_t val)
5288 {
5289 return ((val) << A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__MASK;
5290 }
5291 #define A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__MASK 0x0000ff00
5292 #define A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__SHIFT 8
A6XX_VFD_CONTROL_2_REGID_INVOCATIONID(uint32_t val)5293 static inline uint32_t A6XX_VFD_CONTROL_2_REGID_INVOCATIONID(uint32_t val)
5294 {
5295 return ((val) << A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__MASK;
5296 }
5297
5298 #define REG_A6XX_VFD_CONTROL_3 0x0000a003
5299 #define A6XX_VFD_CONTROL_3_REGID_DSPRIMID__MASK 0x000000ff
5300 #define A6XX_VFD_CONTROL_3_REGID_DSPRIMID__SHIFT 0
A6XX_VFD_CONTROL_3_REGID_DSPRIMID(uint32_t val)5301 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_DSPRIMID(uint32_t val)
5302 {
5303 return ((val) << A6XX_VFD_CONTROL_3_REGID_DSPRIMID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_DSPRIMID__MASK;
5304 }
5305 #define A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__MASK 0x0000ff00
5306 #define A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__SHIFT 8
A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID(uint32_t val)5307 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID(uint32_t val)
5308 {
5309 return ((val) << A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__MASK;
5310 }
5311 #define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
5312 #define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)5313 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
5314 {
5315 return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
5316 }
5317 #define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
5318 #define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)5319 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
5320 {
5321 return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
5322 }
5323
5324 #define REG_A6XX_VFD_CONTROL_4 0x0000a004
5325 #define A6XX_VFD_CONTROL_4_UNK0__MASK 0x000000ff
5326 #define A6XX_VFD_CONTROL_4_UNK0__SHIFT 0
A6XX_VFD_CONTROL_4_UNK0(uint32_t val)5327 static inline uint32_t A6XX_VFD_CONTROL_4_UNK0(uint32_t val)
5328 {
5329 return ((val) << A6XX_VFD_CONTROL_4_UNK0__SHIFT) & A6XX_VFD_CONTROL_4_UNK0__MASK;
5330 }
5331
5332 #define REG_A6XX_VFD_CONTROL_5 0x0000a005
5333 #define A6XX_VFD_CONTROL_5_REGID_GSHEADER__MASK 0x000000ff
5334 #define A6XX_VFD_CONTROL_5_REGID_GSHEADER__SHIFT 0
A6XX_VFD_CONTROL_5_REGID_GSHEADER(uint32_t val)5335 static inline uint32_t A6XX_VFD_CONTROL_5_REGID_GSHEADER(uint32_t val)
5336 {
5337 return ((val) << A6XX_VFD_CONTROL_5_REGID_GSHEADER__SHIFT) & A6XX_VFD_CONTROL_5_REGID_GSHEADER__MASK;
5338 }
5339 #define A6XX_VFD_CONTROL_5_UNK8__MASK 0x0000ff00
5340 #define A6XX_VFD_CONTROL_5_UNK8__SHIFT 8
A6XX_VFD_CONTROL_5_UNK8(uint32_t val)5341 static inline uint32_t A6XX_VFD_CONTROL_5_UNK8(uint32_t val)
5342 {
5343 return ((val) << A6XX_VFD_CONTROL_5_UNK8__SHIFT) & A6XX_VFD_CONTROL_5_UNK8__MASK;
5344 }
5345
5346 #define REG_A6XX_VFD_CONTROL_6 0x0000a006
5347 #define A6XX_VFD_CONTROL_6_PRIMID_PASSTHRU 0x00000001
5348
5349 #define REG_A6XX_VFD_MODE_CNTL 0x0000a007
5350 #define A6XX_VFD_MODE_CNTL_RENDER_MODE__MASK 0x00000007
5351 #define A6XX_VFD_MODE_CNTL_RENDER_MODE__SHIFT 0
A6XX_VFD_MODE_CNTL_RENDER_MODE(enum a6xx_render_mode val)5352 static inline uint32_t A6XX_VFD_MODE_CNTL_RENDER_MODE(enum a6xx_render_mode val)
5353 {
5354 return ((val) << A6XX_VFD_MODE_CNTL_RENDER_MODE__SHIFT) & A6XX_VFD_MODE_CNTL_RENDER_MODE__MASK;
5355 }
5356
5357 #define REG_A6XX_VFD_MULTIVIEW_CNTL 0x0000a008
5358 #define A6XX_VFD_MULTIVIEW_CNTL_ENABLE 0x00000001
5359 #define A6XX_VFD_MULTIVIEW_CNTL_DISABLEMULTIPOS 0x00000002
5360 #define A6XX_VFD_MULTIVIEW_CNTL_VIEWS__MASK 0x0000007c
5361 #define A6XX_VFD_MULTIVIEW_CNTL_VIEWS__SHIFT 2
A6XX_VFD_MULTIVIEW_CNTL_VIEWS(uint32_t val)5362 static inline uint32_t A6XX_VFD_MULTIVIEW_CNTL_VIEWS(uint32_t val)
5363 {
5364 return ((val) << A6XX_VFD_MULTIVIEW_CNTL_VIEWS__SHIFT) & A6XX_VFD_MULTIVIEW_CNTL_VIEWS__MASK;
5365 }
5366
5367 #define REG_A6XX_VFD_ADD_OFFSET 0x0000a009
5368 #define A6XX_VFD_ADD_OFFSET_VERTEX 0x00000001
5369 #define A6XX_VFD_ADD_OFFSET_INSTANCE 0x00000002
5370
5371 #define REG_A6XX_VFD_INDEX_OFFSET 0x0000a00e
5372
5373 #define REG_A6XX_VFD_INSTANCE_START_OFFSET 0x0000a00f
5374
REG_A6XX_VFD_FETCH(uint32_t i0)5375 static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
5376
REG_A6XX_VFD_FETCH_BASE(uint32_t i0)5377 static inline uint32_t REG_A6XX_VFD_FETCH_BASE(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
5378 #define A6XX_VFD_FETCH_BASE__MASK 0xffffffff
5379 #define A6XX_VFD_FETCH_BASE__SHIFT 0
A6XX_VFD_FETCH_BASE(uint32_t val)5380 static inline uint32_t A6XX_VFD_FETCH_BASE(uint32_t val)
5381 {
5382 return ((val) << A6XX_VFD_FETCH_BASE__SHIFT) & A6XX_VFD_FETCH_BASE__MASK;
5383 }
5384
REG_A6XX_VFD_FETCH_SIZE(uint32_t i0)5385 static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
5386
REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0)5387 static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
5388
REG_A6XX_VFD_DECODE(uint32_t i0)5389 static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
5390
REG_A6XX_VFD_DECODE_INSTR(uint32_t i0)5391 static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
5392 #define A6XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
5393 #define A6XX_VFD_DECODE_INSTR_IDX__SHIFT 0
A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)5394 static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
5395 {
5396 return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
5397 }
5398 #define A6XX_VFD_DECODE_INSTR_OFFSET__MASK 0x0001ffe0
5399 #define A6XX_VFD_DECODE_INSTR_OFFSET__SHIFT 5
A6XX_VFD_DECODE_INSTR_OFFSET(uint32_t val)5400 static inline uint32_t A6XX_VFD_DECODE_INSTR_OFFSET(uint32_t val)
5401 {
5402 return ((val) << A6XX_VFD_DECODE_INSTR_OFFSET__SHIFT) & A6XX_VFD_DECODE_INSTR_OFFSET__MASK;
5403 }
5404 #define A6XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
5405 #define A6XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000
5406 #define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_format val)5407 static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_format val)
5408 {
5409 return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
5410 }
5411 #define A6XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000
5412 #define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT 28
A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)5413 static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
5414 {
5415 return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
5416 }
5417 #define A6XX_VFD_DECODE_INSTR_UNK30 0x40000000
5418 #define A6XX_VFD_DECODE_INSTR_FLOAT 0x80000000
5419
REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0)5420 static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
5421
REG_A6XX_VFD_DEST_CNTL(uint32_t i0)5422 static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
5423
REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0)5424 static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
5425 #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
5426 #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)5427 static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
5428 {
5429 return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
5430 }
5431 #define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
5432 #define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)5433 static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
5434 {
5435 return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
5436 }
5437
5438 #define REG_A6XX_VFD_POWER_CNTL 0x0000a0f8
5439
5440 #define REG_A6XX_VFD_ADDR_MODE_CNTL 0x0000a601
5441
REG_A6XX_VFD_PERFCTR_VFD_SEL(uint32_t i0)5442 static inline uint32_t REG_A6XX_VFD_PERFCTR_VFD_SEL(uint32_t i0) { return 0x0000a610 + 0x1*i0; }
5443
REG_A7XX_VFD_PERFCTR_VFD_SEL(uint32_t i0)5444 static inline uint32_t REG_A7XX_VFD_PERFCTR_VFD_SEL(uint32_t i0) { return 0x0000a610 + 0x1*i0; }
5445
5446 #define REG_A6XX_SP_VS_CTRL_REG0 0x0000a800
5447 #define A6XX_SP_VS_CTRL_REG0_MERGEDREGS 0x00100000
5448 #define A6XX_SP_VS_CTRL_REG0_EARLYPREAMBLE 0x00200000
5449 #define A6XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
5450 #define A6XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
A6XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)5451 static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
5452 {
5453 return ((val) << A6XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
5454 }
5455 #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
5456 #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)5457 static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
5458 {
5459 return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
5460 }
5461 #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
5462 #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)5463 static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
5464 {
5465 return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
5466 }
5467 #define A6XX_SP_VS_CTRL_REG0_UNK13 0x00002000
5468 #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
5469 #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 14
A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)5470 static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
5471 {
5472 return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
5473 }
5474
5475 #define REG_A6XX_SP_VS_BRANCH_COND 0x0000a801
5476
5477 #define REG_A6XX_SP_VS_PRIMITIVE_CNTL 0x0000a802
5478 #define A6XX_SP_VS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f
5479 #define A6XX_SP_VS_PRIMITIVE_CNTL_OUT__SHIFT 0
A6XX_SP_VS_PRIMITIVE_CNTL_OUT(uint32_t val)5480 static inline uint32_t A6XX_SP_VS_PRIMITIVE_CNTL_OUT(uint32_t val)
5481 {
5482 return ((val) << A6XX_SP_VS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_VS_PRIMITIVE_CNTL_OUT__MASK;
5483 }
5484 #define A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0
5485 #define A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6
A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)5486 static inline uint32_t A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)
5487 {
5488 return ((val) << A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__MASK;
5489 }
5490
REG_A6XX_SP_VS_OUT(uint32_t i0)5491 static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
5492
REG_A6XX_SP_VS_OUT_REG(uint32_t i0)5493 static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
5494 #define A6XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
5495 #define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)5496 static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
5497 {
5498 return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
5499 }
5500 #define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
5501 #define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)5502 static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
5503 {
5504 return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
5505 }
5506 #define A6XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
5507 #define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)5508 static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
5509 {
5510 return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
5511 }
5512 #define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
5513 #define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)5514 static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
5515 {
5516 return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
5517 }
5518
REG_A6XX_SP_VS_VPC_DST(uint32_t i0)5519 static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
5520
REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0)5521 static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
5522 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
5523 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)5524 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
5525 {
5526 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
5527 }
5528 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
5529 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)5530 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
5531 {
5532 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
5533 }
5534 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
5535 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)5536 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
5537 {
5538 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
5539 }
5540 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
5541 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)5542 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
5543 {
5544 return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
5545 }
5546
5547 #define REG_A6XX_SP_VS_OBJ_FIRST_EXEC_OFFSET 0x0000a81b
5548
5549 #define REG_A6XX_SP_VS_OBJ_START 0x0000a81c
5550 #define A6XX_SP_VS_OBJ_START__MASK 0xffffffff
5551 #define A6XX_SP_VS_OBJ_START__SHIFT 0
A6XX_SP_VS_OBJ_START(uint32_t val)5552 static inline uint32_t A6XX_SP_VS_OBJ_START(uint32_t val)
5553 {
5554 return ((val) << A6XX_SP_VS_OBJ_START__SHIFT) & A6XX_SP_VS_OBJ_START__MASK;
5555 }
5556
5557 #define REG_A6XX_SP_VS_PVT_MEM_PARAM 0x0000a81e
5558 #define A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
5559 #define A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)5560 static inline uint32_t A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
5561 {
5562 return ((val >> 9) << A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
5563 }
5564 #define A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
5565 #define A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)5566 static inline uint32_t A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
5567 {
5568 return ((val) << A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
5569 }
5570
5571 #define REG_A6XX_SP_VS_PVT_MEM_ADDR 0x0000a81f
5572 #define A6XX_SP_VS_PVT_MEM_ADDR__MASK 0xffffffff
5573 #define A6XX_SP_VS_PVT_MEM_ADDR__SHIFT 0
A6XX_SP_VS_PVT_MEM_ADDR(uint32_t val)5574 static inline uint32_t A6XX_SP_VS_PVT_MEM_ADDR(uint32_t val)
5575 {
5576 return ((val) << A6XX_SP_VS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_VS_PVT_MEM_ADDR__MASK;
5577 }
5578
5579 #define REG_A6XX_SP_VS_PVT_MEM_SIZE 0x0000a821
5580 #define A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
5581 #define A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)5582 static inline uint32_t A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
5583 {
5584 return ((val >> 12) << A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
5585 }
5586 #define A6XX_SP_VS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
5587
5588 #define REG_A6XX_SP_VS_TEX_COUNT 0x0000a822
5589
5590 #define REG_A6XX_SP_VS_CONFIG 0x0000a823
5591 #define A6XX_SP_VS_CONFIG_BINDLESS_TEX 0x00000001
5592 #define A6XX_SP_VS_CONFIG_BINDLESS_SAMP 0x00000002
5593 #define A6XX_SP_VS_CONFIG_BINDLESS_IBO 0x00000004
5594 #define A6XX_SP_VS_CONFIG_BINDLESS_UBO 0x00000008
5595 #define A6XX_SP_VS_CONFIG_ENABLED 0x00000100
5596 #define A6XX_SP_VS_CONFIG_NTEX__MASK 0x0001fe00
5597 #define A6XX_SP_VS_CONFIG_NTEX__SHIFT 9
A6XX_SP_VS_CONFIG_NTEX(uint32_t val)5598 static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
5599 {
5600 return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
5601 }
5602 #define A6XX_SP_VS_CONFIG_NSAMP__MASK 0x003e0000
5603 #define A6XX_SP_VS_CONFIG_NSAMP__SHIFT 17
A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)5604 static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
5605 {
5606 return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
5607 }
5608 #define A6XX_SP_VS_CONFIG_NIBO__MASK 0x1fc00000
5609 #define A6XX_SP_VS_CONFIG_NIBO__SHIFT 22
A6XX_SP_VS_CONFIG_NIBO(uint32_t val)5610 static inline uint32_t A6XX_SP_VS_CONFIG_NIBO(uint32_t val)
5611 {
5612 return ((val) << A6XX_SP_VS_CONFIG_NIBO__SHIFT) & A6XX_SP_VS_CONFIG_NIBO__MASK;
5613 }
5614
5615 #define REG_A6XX_SP_VS_INSTRLEN 0x0000a824
5616
5617 #define REG_A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET 0x0000a825
5618 #define A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
5619 #define A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)5620 static inline uint32_t A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
5621 {
5622 return ((val >> 11) << A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
5623 }
5624
5625 #define REG_A6XX_SP_HS_CTRL_REG0 0x0000a830
5626 #define A6XX_SP_HS_CTRL_REG0_EARLYPREAMBLE 0x00100000
5627 #define A6XX_SP_HS_CTRL_REG0_THREADMODE__MASK 0x00000001
5628 #define A6XX_SP_HS_CTRL_REG0_THREADMODE__SHIFT 0
A6XX_SP_HS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)5629 static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
5630 {
5631 return ((val) << A6XX_SP_HS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADMODE__MASK;
5632 }
5633 #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
5634 #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)5635 static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
5636 {
5637 return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
5638 }
5639 #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
5640 #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)5641 static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
5642 {
5643 return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
5644 }
5645 #define A6XX_SP_HS_CTRL_REG0_UNK13 0x00002000
5646 #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
5647 #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 14
A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)5648 static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
5649 {
5650 return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
5651 }
5652
5653 #define REG_A6XX_SP_HS_WAVE_INPUT_SIZE 0x0000a831
5654
5655 #define REG_A6XX_SP_HS_BRANCH_COND 0x0000a832
5656
5657 #define REG_A6XX_SP_HS_OBJ_FIRST_EXEC_OFFSET 0x0000a833
5658
5659 #define REG_A6XX_SP_HS_OBJ_START 0x0000a834
5660 #define A6XX_SP_HS_OBJ_START__MASK 0xffffffff
5661 #define A6XX_SP_HS_OBJ_START__SHIFT 0
A6XX_SP_HS_OBJ_START(uint32_t val)5662 static inline uint32_t A6XX_SP_HS_OBJ_START(uint32_t val)
5663 {
5664 return ((val) << A6XX_SP_HS_OBJ_START__SHIFT) & A6XX_SP_HS_OBJ_START__MASK;
5665 }
5666
5667 #define REG_A6XX_SP_HS_PVT_MEM_PARAM 0x0000a836
5668 #define A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
5669 #define A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)5670 static inline uint32_t A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
5671 {
5672 return ((val >> 9) << A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
5673 }
5674 #define A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
5675 #define A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)5676 static inline uint32_t A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
5677 {
5678 return ((val) << A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
5679 }
5680
5681 #define REG_A6XX_SP_HS_PVT_MEM_ADDR 0x0000a837
5682 #define A6XX_SP_HS_PVT_MEM_ADDR__MASK 0xffffffff
5683 #define A6XX_SP_HS_PVT_MEM_ADDR__SHIFT 0
A6XX_SP_HS_PVT_MEM_ADDR(uint32_t val)5684 static inline uint32_t A6XX_SP_HS_PVT_MEM_ADDR(uint32_t val)
5685 {
5686 return ((val) << A6XX_SP_HS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_HS_PVT_MEM_ADDR__MASK;
5687 }
5688
5689 #define REG_A6XX_SP_HS_PVT_MEM_SIZE 0x0000a839
5690 #define A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
5691 #define A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)5692 static inline uint32_t A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
5693 {
5694 return ((val >> 12) << A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
5695 }
5696 #define A6XX_SP_HS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
5697
5698 #define REG_A6XX_SP_HS_TEX_COUNT 0x0000a83a
5699
5700 #define REG_A6XX_SP_HS_CONFIG 0x0000a83b
5701 #define A6XX_SP_HS_CONFIG_BINDLESS_TEX 0x00000001
5702 #define A6XX_SP_HS_CONFIG_BINDLESS_SAMP 0x00000002
5703 #define A6XX_SP_HS_CONFIG_BINDLESS_IBO 0x00000004
5704 #define A6XX_SP_HS_CONFIG_BINDLESS_UBO 0x00000008
5705 #define A6XX_SP_HS_CONFIG_ENABLED 0x00000100
5706 #define A6XX_SP_HS_CONFIG_NTEX__MASK 0x0001fe00
5707 #define A6XX_SP_HS_CONFIG_NTEX__SHIFT 9
A6XX_SP_HS_CONFIG_NTEX(uint32_t val)5708 static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
5709 {
5710 return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
5711 }
5712 #define A6XX_SP_HS_CONFIG_NSAMP__MASK 0x003e0000
5713 #define A6XX_SP_HS_CONFIG_NSAMP__SHIFT 17
A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)5714 static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
5715 {
5716 return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
5717 }
5718 #define A6XX_SP_HS_CONFIG_NIBO__MASK 0x1fc00000
5719 #define A6XX_SP_HS_CONFIG_NIBO__SHIFT 22
A6XX_SP_HS_CONFIG_NIBO(uint32_t val)5720 static inline uint32_t A6XX_SP_HS_CONFIG_NIBO(uint32_t val)
5721 {
5722 return ((val) << A6XX_SP_HS_CONFIG_NIBO__SHIFT) & A6XX_SP_HS_CONFIG_NIBO__MASK;
5723 }
5724
5725 #define REG_A6XX_SP_HS_INSTRLEN 0x0000a83c
5726
5727 #define REG_A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET 0x0000a83d
5728 #define A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
5729 #define A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)5730 static inline uint32_t A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
5731 {
5732 return ((val >> 11) << A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
5733 }
5734
5735 #define REG_A6XX_SP_DS_CTRL_REG0 0x0000a840
5736 #define A6XX_SP_DS_CTRL_REG0_EARLYPREAMBLE 0x00100000
5737 #define A6XX_SP_DS_CTRL_REG0_THREADMODE__MASK 0x00000001
5738 #define A6XX_SP_DS_CTRL_REG0_THREADMODE__SHIFT 0
A6XX_SP_DS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)5739 static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
5740 {
5741 return ((val) << A6XX_SP_DS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADMODE__MASK;
5742 }
5743 #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
5744 #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)5745 static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
5746 {
5747 return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
5748 }
5749 #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
5750 #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)5751 static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
5752 {
5753 return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
5754 }
5755 #define A6XX_SP_DS_CTRL_REG0_UNK13 0x00002000
5756 #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
5757 #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 14
A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)5758 static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
5759 {
5760 return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
5761 }
5762
5763 #define REG_A6XX_SP_DS_BRANCH_COND 0x0000a841
5764
5765 #define REG_A6XX_SP_DS_PRIMITIVE_CNTL 0x0000a842
5766 #define A6XX_SP_DS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f
5767 #define A6XX_SP_DS_PRIMITIVE_CNTL_OUT__SHIFT 0
A6XX_SP_DS_PRIMITIVE_CNTL_OUT(uint32_t val)5768 static inline uint32_t A6XX_SP_DS_PRIMITIVE_CNTL_OUT(uint32_t val)
5769 {
5770 return ((val) << A6XX_SP_DS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_DS_PRIMITIVE_CNTL_OUT__MASK;
5771 }
5772 #define A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0
5773 #define A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6
A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)5774 static inline uint32_t A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)
5775 {
5776 return ((val) << A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__MASK;
5777 }
5778
REG_A6XX_SP_DS_OUT(uint32_t i0)5779 static inline uint32_t REG_A6XX_SP_DS_OUT(uint32_t i0) { return 0x0000a843 + 0x1*i0; }
5780
REG_A6XX_SP_DS_OUT_REG(uint32_t i0)5781 static inline uint32_t REG_A6XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000a843 + 0x1*i0; }
5782 #define A6XX_SP_DS_OUT_REG_A_REGID__MASK 0x000000ff
5783 #define A6XX_SP_DS_OUT_REG_A_REGID__SHIFT 0
A6XX_SP_DS_OUT_REG_A_REGID(uint32_t val)5784 static inline uint32_t A6XX_SP_DS_OUT_REG_A_REGID(uint32_t val)
5785 {
5786 return ((val) << A6XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_DS_OUT_REG_A_REGID__MASK;
5787 }
5788 #define A6XX_SP_DS_OUT_REG_A_COMPMASK__MASK 0x00000f00
5789 #define A6XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT 8
A6XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)5790 static inline uint32_t A6XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)
5791 {
5792 return ((val) << A6XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_DS_OUT_REG_A_COMPMASK__MASK;
5793 }
5794 #define A6XX_SP_DS_OUT_REG_B_REGID__MASK 0x00ff0000
5795 #define A6XX_SP_DS_OUT_REG_B_REGID__SHIFT 16
A6XX_SP_DS_OUT_REG_B_REGID(uint32_t val)5796 static inline uint32_t A6XX_SP_DS_OUT_REG_B_REGID(uint32_t val)
5797 {
5798 return ((val) << A6XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_DS_OUT_REG_B_REGID__MASK;
5799 }
5800 #define A6XX_SP_DS_OUT_REG_B_COMPMASK__MASK 0x0f000000
5801 #define A6XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT 24
A6XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)5802 static inline uint32_t A6XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)
5803 {
5804 return ((val) << A6XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_DS_OUT_REG_B_COMPMASK__MASK;
5805 }
5806
REG_A6XX_SP_DS_VPC_DST(uint32_t i0)5807 static inline uint32_t REG_A6XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000a853 + 0x1*i0; }
5808
REG_A6XX_SP_DS_VPC_DST_REG(uint32_t i0)5809 static inline uint32_t REG_A6XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000a853 + 0x1*i0; }
5810 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
5811 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT 0
A6XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)5812 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)
5813 {
5814 return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK;
5815 }
5816 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
5817 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT 8
A6XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)5818 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)
5819 {
5820 return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK;
5821 }
5822 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
5823 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT 16
A6XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)5824 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)
5825 {
5826 return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK;
5827 }
5828 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
5829 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT 24
A6XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)5830 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)
5831 {
5832 return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK;
5833 }
5834
5835 #define REG_A6XX_SP_DS_OBJ_FIRST_EXEC_OFFSET 0x0000a85b
5836
5837 #define REG_A6XX_SP_DS_OBJ_START 0x0000a85c
5838 #define A6XX_SP_DS_OBJ_START__MASK 0xffffffff
5839 #define A6XX_SP_DS_OBJ_START__SHIFT 0
A6XX_SP_DS_OBJ_START(uint32_t val)5840 static inline uint32_t A6XX_SP_DS_OBJ_START(uint32_t val)
5841 {
5842 return ((val) << A6XX_SP_DS_OBJ_START__SHIFT) & A6XX_SP_DS_OBJ_START__MASK;
5843 }
5844
5845 #define REG_A6XX_SP_DS_PVT_MEM_PARAM 0x0000a85e
5846 #define A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
5847 #define A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)5848 static inline uint32_t A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
5849 {
5850 return ((val >> 9) << A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
5851 }
5852 #define A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
5853 #define A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)5854 static inline uint32_t A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
5855 {
5856 return ((val) << A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
5857 }
5858
5859 #define REG_A6XX_SP_DS_PVT_MEM_ADDR 0x0000a85f
5860 #define A6XX_SP_DS_PVT_MEM_ADDR__MASK 0xffffffff
5861 #define A6XX_SP_DS_PVT_MEM_ADDR__SHIFT 0
A6XX_SP_DS_PVT_MEM_ADDR(uint32_t val)5862 static inline uint32_t A6XX_SP_DS_PVT_MEM_ADDR(uint32_t val)
5863 {
5864 return ((val) << A6XX_SP_DS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_DS_PVT_MEM_ADDR__MASK;
5865 }
5866
5867 #define REG_A6XX_SP_DS_PVT_MEM_SIZE 0x0000a861
5868 #define A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
5869 #define A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)5870 static inline uint32_t A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
5871 {
5872 return ((val >> 12) << A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
5873 }
5874 #define A6XX_SP_DS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
5875
5876 #define REG_A6XX_SP_DS_TEX_COUNT 0x0000a862
5877
5878 #define REG_A6XX_SP_DS_CONFIG 0x0000a863
5879 #define A6XX_SP_DS_CONFIG_BINDLESS_TEX 0x00000001
5880 #define A6XX_SP_DS_CONFIG_BINDLESS_SAMP 0x00000002
5881 #define A6XX_SP_DS_CONFIG_BINDLESS_IBO 0x00000004
5882 #define A6XX_SP_DS_CONFIG_BINDLESS_UBO 0x00000008
5883 #define A6XX_SP_DS_CONFIG_ENABLED 0x00000100
5884 #define A6XX_SP_DS_CONFIG_NTEX__MASK 0x0001fe00
5885 #define A6XX_SP_DS_CONFIG_NTEX__SHIFT 9
A6XX_SP_DS_CONFIG_NTEX(uint32_t val)5886 static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
5887 {
5888 return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
5889 }
5890 #define A6XX_SP_DS_CONFIG_NSAMP__MASK 0x003e0000
5891 #define A6XX_SP_DS_CONFIG_NSAMP__SHIFT 17
A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)5892 static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
5893 {
5894 return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
5895 }
5896 #define A6XX_SP_DS_CONFIG_NIBO__MASK 0x1fc00000
5897 #define A6XX_SP_DS_CONFIG_NIBO__SHIFT 22
A6XX_SP_DS_CONFIG_NIBO(uint32_t val)5898 static inline uint32_t A6XX_SP_DS_CONFIG_NIBO(uint32_t val)
5899 {
5900 return ((val) << A6XX_SP_DS_CONFIG_NIBO__SHIFT) & A6XX_SP_DS_CONFIG_NIBO__MASK;
5901 }
5902
5903 #define REG_A6XX_SP_DS_INSTRLEN 0x0000a864
5904
5905 #define REG_A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET 0x0000a865
5906 #define A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
5907 #define A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)5908 static inline uint32_t A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
5909 {
5910 return ((val >> 11) << A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
5911 }
5912
5913 #define REG_A6XX_SP_GS_CTRL_REG0 0x0000a870
5914 #define A6XX_SP_GS_CTRL_REG0_EARLYPREAMBLE 0x00100000
5915 #define A6XX_SP_GS_CTRL_REG0_THREADMODE__MASK 0x00000001
5916 #define A6XX_SP_GS_CTRL_REG0_THREADMODE__SHIFT 0
A6XX_SP_GS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)5917 static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
5918 {
5919 return ((val) << A6XX_SP_GS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADMODE__MASK;
5920 }
5921 #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
5922 #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)5923 static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
5924 {
5925 return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
5926 }
5927 #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
5928 #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)5929 static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
5930 {
5931 return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
5932 }
5933 #define A6XX_SP_GS_CTRL_REG0_UNK13 0x00002000
5934 #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
5935 #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 14
A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)5936 static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
5937 {
5938 return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
5939 }
5940
5941 #define REG_A6XX_SP_GS_PRIM_SIZE 0x0000a871
5942
5943 #define REG_A6XX_SP_GS_BRANCH_COND 0x0000a872
5944
5945 #define REG_A6XX_SP_GS_PRIMITIVE_CNTL 0x0000a873
5946 #define A6XX_SP_GS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f
5947 #define A6XX_SP_GS_PRIMITIVE_CNTL_OUT__SHIFT 0
A6XX_SP_GS_PRIMITIVE_CNTL_OUT(uint32_t val)5948 static inline uint32_t A6XX_SP_GS_PRIMITIVE_CNTL_OUT(uint32_t val)
5949 {
5950 return ((val) << A6XX_SP_GS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_GS_PRIMITIVE_CNTL_OUT__MASK;
5951 }
5952 #define A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0
5953 #define A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6
A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)5954 static inline uint32_t A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)
5955 {
5956 return ((val) << A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__MASK;
5957 }
5958
REG_A6XX_SP_GS_OUT(uint32_t i0)5959 static inline uint32_t REG_A6XX_SP_GS_OUT(uint32_t i0) { return 0x0000a874 + 0x1*i0; }
5960
REG_A6XX_SP_GS_OUT_REG(uint32_t i0)5961 static inline uint32_t REG_A6XX_SP_GS_OUT_REG(uint32_t i0) { return 0x0000a874 + 0x1*i0; }
5962 #define A6XX_SP_GS_OUT_REG_A_REGID__MASK 0x000000ff
5963 #define A6XX_SP_GS_OUT_REG_A_REGID__SHIFT 0
A6XX_SP_GS_OUT_REG_A_REGID(uint32_t val)5964 static inline uint32_t A6XX_SP_GS_OUT_REG_A_REGID(uint32_t val)
5965 {
5966 return ((val) << A6XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_GS_OUT_REG_A_REGID__MASK;
5967 }
5968 #define A6XX_SP_GS_OUT_REG_A_COMPMASK__MASK 0x00000f00
5969 #define A6XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT 8
A6XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)5970 static inline uint32_t A6XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)
5971 {
5972 return ((val) << A6XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_GS_OUT_REG_A_COMPMASK__MASK;
5973 }
5974 #define A6XX_SP_GS_OUT_REG_B_REGID__MASK 0x00ff0000
5975 #define A6XX_SP_GS_OUT_REG_B_REGID__SHIFT 16
A6XX_SP_GS_OUT_REG_B_REGID(uint32_t val)5976 static inline uint32_t A6XX_SP_GS_OUT_REG_B_REGID(uint32_t val)
5977 {
5978 return ((val) << A6XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_GS_OUT_REG_B_REGID__MASK;
5979 }
5980 #define A6XX_SP_GS_OUT_REG_B_COMPMASK__MASK 0x0f000000
5981 #define A6XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT 24
A6XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)5982 static inline uint32_t A6XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)
5983 {
5984 return ((val) << A6XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_GS_OUT_REG_B_COMPMASK__MASK;
5985 }
5986
REG_A6XX_SP_GS_VPC_DST(uint32_t i0)5987 static inline uint32_t REG_A6XX_SP_GS_VPC_DST(uint32_t i0) { return 0x0000a884 + 0x1*i0; }
5988
REG_A6XX_SP_GS_VPC_DST_REG(uint32_t i0)5989 static inline uint32_t REG_A6XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x0000a884 + 0x1*i0; }
5990 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
5991 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT 0
A6XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)5992 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)
5993 {
5994 return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK;
5995 }
5996 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
5997 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT 8
A6XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)5998 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)
5999 {
6000 return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK;
6001 }
6002 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
6003 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT 16
A6XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)6004 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)
6005 {
6006 return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK;
6007 }
6008 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
6009 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT 24
A6XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)6010 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)
6011 {
6012 return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK;
6013 }
6014
6015 #define REG_A6XX_SP_GS_OBJ_FIRST_EXEC_OFFSET 0x0000a88c
6016
6017 #define REG_A6XX_SP_GS_OBJ_START 0x0000a88d
6018 #define A6XX_SP_GS_OBJ_START__MASK 0xffffffff
6019 #define A6XX_SP_GS_OBJ_START__SHIFT 0
A6XX_SP_GS_OBJ_START(uint32_t val)6020 static inline uint32_t A6XX_SP_GS_OBJ_START(uint32_t val)
6021 {
6022 return ((val) << A6XX_SP_GS_OBJ_START__SHIFT) & A6XX_SP_GS_OBJ_START__MASK;
6023 }
6024
6025 #define REG_A6XX_SP_GS_PVT_MEM_PARAM 0x0000a88f
6026 #define A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
6027 #define A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)6028 static inline uint32_t A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
6029 {
6030 return ((val >> 9) << A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
6031 }
6032 #define A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
6033 #define A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)6034 static inline uint32_t A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
6035 {
6036 return ((val) << A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
6037 }
6038
6039 #define REG_A6XX_SP_GS_PVT_MEM_ADDR 0x0000a890
6040 #define A6XX_SP_GS_PVT_MEM_ADDR__MASK 0xffffffff
6041 #define A6XX_SP_GS_PVT_MEM_ADDR__SHIFT 0
A6XX_SP_GS_PVT_MEM_ADDR(uint32_t val)6042 static inline uint32_t A6XX_SP_GS_PVT_MEM_ADDR(uint32_t val)
6043 {
6044 return ((val) << A6XX_SP_GS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_GS_PVT_MEM_ADDR__MASK;
6045 }
6046
6047 #define REG_A6XX_SP_GS_PVT_MEM_SIZE 0x0000a892
6048 #define A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
6049 #define A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)6050 static inline uint32_t A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
6051 {
6052 return ((val >> 12) << A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
6053 }
6054 #define A6XX_SP_GS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
6055
6056 #define REG_A6XX_SP_GS_TEX_COUNT 0x0000a893
6057
6058 #define REG_A6XX_SP_GS_CONFIG 0x0000a894
6059 #define A6XX_SP_GS_CONFIG_BINDLESS_TEX 0x00000001
6060 #define A6XX_SP_GS_CONFIG_BINDLESS_SAMP 0x00000002
6061 #define A6XX_SP_GS_CONFIG_BINDLESS_IBO 0x00000004
6062 #define A6XX_SP_GS_CONFIG_BINDLESS_UBO 0x00000008
6063 #define A6XX_SP_GS_CONFIG_ENABLED 0x00000100
6064 #define A6XX_SP_GS_CONFIG_NTEX__MASK 0x0001fe00
6065 #define A6XX_SP_GS_CONFIG_NTEX__SHIFT 9
A6XX_SP_GS_CONFIG_NTEX(uint32_t val)6066 static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
6067 {
6068 return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
6069 }
6070 #define A6XX_SP_GS_CONFIG_NSAMP__MASK 0x003e0000
6071 #define A6XX_SP_GS_CONFIG_NSAMP__SHIFT 17
A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)6072 static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
6073 {
6074 return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
6075 }
6076 #define A6XX_SP_GS_CONFIG_NIBO__MASK 0x1fc00000
6077 #define A6XX_SP_GS_CONFIG_NIBO__SHIFT 22
A6XX_SP_GS_CONFIG_NIBO(uint32_t val)6078 static inline uint32_t A6XX_SP_GS_CONFIG_NIBO(uint32_t val)
6079 {
6080 return ((val) << A6XX_SP_GS_CONFIG_NIBO__SHIFT) & A6XX_SP_GS_CONFIG_NIBO__MASK;
6081 }
6082
6083 #define REG_A6XX_SP_GS_INSTRLEN 0x0000a895
6084
6085 #define REG_A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET 0x0000a896
6086 #define A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
6087 #define A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)6088 static inline uint32_t A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
6089 {
6090 return ((val >> 11) << A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
6091 }
6092
6093 #define REG_A6XX_SP_VS_TEX_SAMP 0x0000a8a0
6094 #define A6XX_SP_VS_TEX_SAMP__MASK 0xffffffff
6095 #define A6XX_SP_VS_TEX_SAMP__SHIFT 0
A6XX_SP_VS_TEX_SAMP(uint32_t val)6096 static inline uint32_t A6XX_SP_VS_TEX_SAMP(uint32_t val)
6097 {
6098 return ((val) << A6XX_SP_VS_TEX_SAMP__SHIFT) & A6XX_SP_VS_TEX_SAMP__MASK;
6099 }
6100
6101 #define REG_A6XX_SP_HS_TEX_SAMP 0x0000a8a2
6102 #define A6XX_SP_HS_TEX_SAMP__MASK 0xffffffff
6103 #define A6XX_SP_HS_TEX_SAMP__SHIFT 0
A6XX_SP_HS_TEX_SAMP(uint32_t val)6104 static inline uint32_t A6XX_SP_HS_TEX_SAMP(uint32_t val)
6105 {
6106 return ((val) << A6XX_SP_HS_TEX_SAMP__SHIFT) & A6XX_SP_HS_TEX_SAMP__MASK;
6107 }
6108
6109 #define REG_A6XX_SP_DS_TEX_SAMP 0x0000a8a4
6110 #define A6XX_SP_DS_TEX_SAMP__MASK 0xffffffff
6111 #define A6XX_SP_DS_TEX_SAMP__SHIFT 0
A6XX_SP_DS_TEX_SAMP(uint32_t val)6112 static inline uint32_t A6XX_SP_DS_TEX_SAMP(uint32_t val)
6113 {
6114 return ((val) << A6XX_SP_DS_TEX_SAMP__SHIFT) & A6XX_SP_DS_TEX_SAMP__MASK;
6115 }
6116
6117 #define REG_A6XX_SP_GS_TEX_SAMP 0x0000a8a6
6118 #define A6XX_SP_GS_TEX_SAMP__MASK 0xffffffff
6119 #define A6XX_SP_GS_TEX_SAMP__SHIFT 0
A6XX_SP_GS_TEX_SAMP(uint32_t val)6120 static inline uint32_t A6XX_SP_GS_TEX_SAMP(uint32_t val)
6121 {
6122 return ((val) << A6XX_SP_GS_TEX_SAMP__SHIFT) & A6XX_SP_GS_TEX_SAMP__MASK;
6123 }
6124
6125 #define REG_A6XX_SP_VS_TEX_CONST 0x0000a8a8
6126 #define A6XX_SP_VS_TEX_CONST__MASK 0xffffffff
6127 #define A6XX_SP_VS_TEX_CONST__SHIFT 0
A6XX_SP_VS_TEX_CONST(uint32_t val)6128 static inline uint32_t A6XX_SP_VS_TEX_CONST(uint32_t val)
6129 {
6130 return ((val) << A6XX_SP_VS_TEX_CONST__SHIFT) & A6XX_SP_VS_TEX_CONST__MASK;
6131 }
6132
6133 #define REG_A6XX_SP_HS_TEX_CONST 0x0000a8aa
6134 #define A6XX_SP_HS_TEX_CONST__MASK 0xffffffff
6135 #define A6XX_SP_HS_TEX_CONST__SHIFT 0
A6XX_SP_HS_TEX_CONST(uint32_t val)6136 static inline uint32_t A6XX_SP_HS_TEX_CONST(uint32_t val)
6137 {
6138 return ((val) << A6XX_SP_HS_TEX_CONST__SHIFT) & A6XX_SP_HS_TEX_CONST__MASK;
6139 }
6140
6141 #define REG_A6XX_SP_DS_TEX_CONST 0x0000a8ac
6142 #define A6XX_SP_DS_TEX_CONST__MASK 0xffffffff
6143 #define A6XX_SP_DS_TEX_CONST__SHIFT 0
A6XX_SP_DS_TEX_CONST(uint32_t val)6144 static inline uint32_t A6XX_SP_DS_TEX_CONST(uint32_t val)
6145 {
6146 return ((val) << A6XX_SP_DS_TEX_CONST__SHIFT) & A6XX_SP_DS_TEX_CONST__MASK;
6147 }
6148
6149 #define REG_A6XX_SP_GS_TEX_CONST 0x0000a8ae
6150 #define A6XX_SP_GS_TEX_CONST__MASK 0xffffffff
6151 #define A6XX_SP_GS_TEX_CONST__SHIFT 0
A6XX_SP_GS_TEX_CONST(uint32_t val)6152 static inline uint32_t A6XX_SP_GS_TEX_CONST(uint32_t val)
6153 {
6154 return ((val) << A6XX_SP_GS_TEX_CONST__SHIFT) & A6XX_SP_GS_TEX_CONST__MASK;
6155 }
6156
6157 #define REG_A6XX_SP_FS_CTRL_REG0 0x0000a980
6158 #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
6159 #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val)6160 static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val)
6161 {
6162 return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
6163 }
6164 #define A6XX_SP_FS_CTRL_REG0_UNK21 0x00200000
6165 #define A6XX_SP_FS_CTRL_REG0_VARYING 0x00400000
6166 #define A6XX_SP_FS_CTRL_REG0_DIFF_FINE 0x00800000
6167 #define A6XX_SP_FS_CTRL_REG0_UNK24 0x01000000
6168 #define A6XX_SP_FS_CTRL_REG0_UNK25 0x02000000
6169 #define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x04000000
6170 #define A6XX_SP_FS_CTRL_REG0_UNK27 0x08000000
6171 #define A6XX_SP_FS_CTRL_REG0_EARLYPREAMBLE 0x10000000
6172 #define A6XX_SP_FS_CTRL_REG0_MERGEDREGS 0x80000000
6173 #define A6XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
6174 #define A6XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
A6XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)6175 static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
6176 {
6177 return ((val) << A6XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
6178 }
6179 #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
6180 #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)6181 static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
6182 {
6183 return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
6184 }
6185 #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
6186 #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)6187 static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
6188 {
6189 return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
6190 }
6191 #define A6XX_SP_FS_CTRL_REG0_UNK13 0x00002000
6192 #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
6193 #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 14
A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)6194 static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
6195 {
6196 return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
6197 }
6198
6199 #define REG_A6XX_SP_FS_BRANCH_COND 0x0000a981
6200
6201 #define REG_A6XX_SP_FS_OBJ_FIRST_EXEC_OFFSET 0x0000a982
6202
6203 #define REG_A6XX_SP_FS_OBJ_START 0x0000a983
6204 #define A6XX_SP_FS_OBJ_START__MASK 0xffffffff
6205 #define A6XX_SP_FS_OBJ_START__SHIFT 0
A6XX_SP_FS_OBJ_START(uint32_t val)6206 static inline uint32_t A6XX_SP_FS_OBJ_START(uint32_t val)
6207 {
6208 return ((val) << A6XX_SP_FS_OBJ_START__SHIFT) & A6XX_SP_FS_OBJ_START__MASK;
6209 }
6210
6211 #define REG_A6XX_SP_FS_PVT_MEM_PARAM 0x0000a985
6212 #define A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
6213 #define A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)6214 static inline uint32_t A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
6215 {
6216 return ((val >> 9) << A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
6217 }
6218 #define A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
6219 #define A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)6220 static inline uint32_t A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
6221 {
6222 return ((val) << A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
6223 }
6224
6225 #define REG_A6XX_SP_FS_PVT_MEM_ADDR 0x0000a986
6226 #define A6XX_SP_FS_PVT_MEM_ADDR__MASK 0xffffffff
6227 #define A6XX_SP_FS_PVT_MEM_ADDR__SHIFT 0
A6XX_SP_FS_PVT_MEM_ADDR(uint32_t val)6228 static inline uint32_t A6XX_SP_FS_PVT_MEM_ADDR(uint32_t val)
6229 {
6230 return ((val) << A6XX_SP_FS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_FS_PVT_MEM_ADDR__MASK;
6231 }
6232
6233 #define REG_A6XX_SP_FS_PVT_MEM_SIZE 0x0000a988
6234 #define A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
6235 #define A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)6236 static inline uint32_t A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
6237 {
6238 return ((val >> 12) << A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
6239 }
6240 #define A6XX_SP_FS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
6241
6242 #define REG_A6XX_SP_BLEND_CNTL 0x0000a989
6243 #define A6XX_SP_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
6244 #define A6XX_SP_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
A6XX_SP_BLEND_CNTL_ENABLE_BLEND(uint32_t val)6245 static inline uint32_t A6XX_SP_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
6246 {
6247 return ((val) << A6XX_SP_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_SP_BLEND_CNTL_ENABLE_BLEND__MASK;
6248 }
6249 #define A6XX_SP_BLEND_CNTL_UNK8 0x00000100
6250 #define A6XX_SP_BLEND_CNTL_DUAL_COLOR_IN_ENABLE 0x00000200
6251 #define A6XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400
6252
6253 #define REG_A6XX_SP_SRGB_CNTL 0x0000a98a
6254 #define A6XX_SP_SRGB_CNTL_SRGB_MRT0 0x00000001
6255 #define A6XX_SP_SRGB_CNTL_SRGB_MRT1 0x00000002
6256 #define A6XX_SP_SRGB_CNTL_SRGB_MRT2 0x00000004
6257 #define A6XX_SP_SRGB_CNTL_SRGB_MRT3 0x00000008
6258 #define A6XX_SP_SRGB_CNTL_SRGB_MRT4 0x00000010
6259 #define A6XX_SP_SRGB_CNTL_SRGB_MRT5 0x00000020
6260 #define A6XX_SP_SRGB_CNTL_SRGB_MRT6 0x00000040
6261 #define A6XX_SP_SRGB_CNTL_SRGB_MRT7 0x00000080
6262
6263 #define REG_A6XX_SP_FS_RENDER_COMPONENTS 0x0000a98b
6264 #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK 0x0000000f
6265 #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT 0
A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)6266 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
6267 {
6268 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
6269 }
6270 #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK 0x000000f0
6271 #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT 4
A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)6272 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
6273 {
6274 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
6275 }
6276 #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK 0x00000f00
6277 #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT 8
A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)6278 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
6279 {
6280 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
6281 }
6282 #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK 0x0000f000
6283 #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT 12
A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)6284 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
6285 {
6286 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
6287 }
6288 #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK 0x000f0000
6289 #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT 16
A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)6290 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
6291 {
6292 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
6293 }
6294 #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK 0x00f00000
6295 #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT 20
A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)6296 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
6297 {
6298 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
6299 }
6300 #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK 0x0f000000
6301 #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT 24
A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)6302 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
6303 {
6304 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
6305 }
6306 #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK 0xf0000000
6307 #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT 28
A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)6308 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
6309 {
6310 return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
6311 }
6312
6313 #define REG_A6XX_SP_FS_OUTPUT_CNTL0 0x0000a98c
6314 #define A6XX_SP_FS_OUTPUT_CNTL0_DUAL_COLOR_IN_ENABLE 0x00000001
6315 #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK 0x0000ff00
6316 #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT 8
A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)6317 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
6318 {
6319 return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
6320 }
6321 #define A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__MASK 0x00ff0000
6322 #define A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__SHIFT 16
A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID(uint32_t val)6323 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID(uint32_t val)
6324 {
6325 return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__MASK;
6326 }
6327 #define A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__MASK 0xff000000
6328 #define A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__SHIFT 24
A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID(uint32_t val)6329 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID(uint32_t val)
6330 {
6331 return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__MASK;
6332 }
6333
6334 #define REG_A6XX_SP_FS_OUTPUT_CNTL1 0x0000a98d
6335 #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
6336 #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT 0
A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)6337 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
6338 {
6339 return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
6340 }
6341
REG_A6XX_SP_FS_OUTPUT(uint32_t i0)6342 static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
6343
REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0)6344 static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
6345 #define A6XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
6346 #define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)6347 static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
6348 {
6349 return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
6350 }
6351 #define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
6352
REG_A6XX_SP_FS_MRT(uint32_t i0)6353 static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
6354
REG_A6XX_SP_FS_MRT_REG(uint32_t i0)6355 static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
6356 #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
6357 #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_format val)6358 static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_format val)
6359 {
6360 return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
6361 }
6362 #define A6XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100
6363 #define A6XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200
6364 #define A6XX_SP_FS_MRT_REG_UNK10 0x00000400
6365
6366 #define REG_A6XX_SP_FS_PREFETCH_CNTL 0x0000a99e
6367 #define A6XX_SP_FS_PREFETCH_CNTL_COUNT__MASK 0x00000007
6368 #define A6XX_SP_FS_PREFETCH_CNTL_COUNT__SHIFT 0
A6XX_SP_FS_PREFETCH_CNTL_COUNT(uint32_t val)6369 static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_COUNT(uint32_t val)
6370 {
6371 return ((val) << A6XX_SP_FS_PREFETCH_CNTL_COUNT__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_COUNT__MASK;
6372 }
6373 #define A6XX_SP_FS_PREFETCH_CNTL_IJ_WRITE_DISABLE 0x00000008
6374 #define A6XX_SP_FS_PREFETCH_CNTL_UNK4 0x00000010
6375 #define A6XX_SP_FS_PREFETCH_CNTL_WRITE_COLOR_TO_OUTPUT 0x00000020
6376 #define A6XX_SP_FS_PREFETCH_CNTL_UNK6__MASK 0x00007fc0
6377 #define A6XX_SP_FS_PREFETCH_CNTL_UNK6__SHIFT 6
A6XX_SP_FS_PREFETCH_CNTL_UNK6(uint32_t val)6378 static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_UNK6(uint32_t val)
6379 {
6380 return ((val) << A6XX_SP_FS_PREFETCH_CNTL_UNK6__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_UNK6__MASK;
6381 }
6382
REG_A6XX_SP_FS_PREFETCH(uint32_t i0)6383 static inline uint32_t REG_A6XX_SP_FS_PREFETCH(uint32_t i0) { return 0x0000a99f + 0x1*i0; }
6384
REG_A6XX_SP_FS_PREFETCH_CMD(uint32_t i0)6385 static inline uint32_t REG_A6XX_SP_FS_PREFETCH_CMD(uint32_t i0) { return 0x0000a99f + 0x1*i0; }
6386 #define A6XX_SP_FS_PREFETCH_CMD_SRC__MASK 0x0000007f
6387 #define A6XX_SP_FS_PREFETCH_CMD_SRC__SHIFT 0
A6XX_SP_FS_PREFETCH_CMD_SRC(uint32_t val)6388 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_SRC(uint32_t val)
6389 {
6390 return ((val) << A6XX_SP_FS_PREFETCH_CMD_SRC__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_SRC__MASK;
6391 }
6392 #define A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__MASK 0x00000780
6393 #define A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__SHIFT 7
A6XX_SP_FS_PREFETCH_CMD_SAMP_ID(uint32_t val)6394 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_SAMP_ID(uint32_t val)
6395 {
6396 return ((val) << A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__MASK;
6397 }
6398 #define A6XX_SP_FS_PREFETCH_CMD_TEX_ID__MASK 0x0000f800
6399 #define A6XX_SP_FS_PREFETCH_CMD_TEX_ID__SHIFT 11
A6XX_SP_FS_PREFETCH_CMD_TEX_ID(uint32_t val)6400 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_TEX_ID(uint32_t val)
6401 {
6402 return ((val) << A6XX_SP_FS_PREFETCH_CMD_TEX_ID__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_TEX_ID__MASK;
6403 }
6404 #define A6XX_SP_FS_PREFETCH_CMD_DST__MASK 0x003f0000
6405 #define A6XX_SP_FS_PREFETCH_CMD_DST__SHIFT 16
A6XX_SP_FS_PREFETCH_CMD_DST(uint32_t val)6406 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_DST(uint32_t val)
6407 {
6408 return ((val) << A6XX_SP_FS_PREFETCH_CMD_DST__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_DST__MASK;
6409 }
6410 #define A6XX_SP_FS_PREFETCH_CMD_WRMASK__MASK 0x03c00000
6411 #define A6XX_SP_FS_PREFETCH_CMD_WRMASK__SHIFT 22
A6XX_SP_FS_PREFETCH_CMD_WRMASK(uint32_t val)6412 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_WRMASK(uint32_t val)
6413 {
6414 return ((val) << A6XX_SP_FS_PREFETCH_CMD_WRMASK__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_WRMASK__MASK;
6415 }
6416 #define A6XX_SP_FS_PREFETCH_CMD_HALF 0x04000000
6417 #define A6XX_SP_FS_PREFETCH_CMD_UNK27 0x08000000
6418 #define A6XX_SP_FS_PREFETCH_CMD_BINDLESS 0x10000000
6419 #define A6XX_SP_FS_PREFETCH_CMD_CMD__MASK 0xe0000000
6420 #define A6XX_SP_FS_PREFETCH_CMD_CMD__SHIFT 29
A6XX_SP_FS_PREFETCH_CMD_CMD(enum a6xx_tex_prefetch_cmd val)6421 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_CMD(enum a6xx_tex_prefetch_cmd val)
6422 {
6423 return ((val) << A6XX_SP_FS_PREFETCH_CMD_CMD__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_CMD__MASK;
6424 }
6425
REG_A6XX_SP_FS_BINDLESS_PREFETCH(uint32_t i0)6426 static inline uint32_t REG_A6XX_SP_FS_BINDLESS_PREFETCH(uint32_t i0) { return 0x0000a9a3 + 0x1*i0; }
6427
REG_A6XX_SP_FS_BINDLESS_PREFETCH_CMD(uint32_t i0)6428 static inline uint32_t REG_A6XX_SP_FS_BINDLESS_PREFETCH_CMD(uint32_t i0) { return 0x0000a9a3 + 0x1*i0; }
6429 #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__MASK 0x0000ffff
6430 #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__SHIFT 0
A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID(uint32_t val)6431 static inline uint32_t A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID(uint32_t val)
6432 {
6433 return ((val) << A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__SHIFT) & A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__MASK;
6434 }
6435 #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__MASK 0xffff0000
6436 #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__SHIFT 16
A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID(uint32_t val)6437 static inline uint32_t A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID(uint32_t val)
6438 {
6439 return ((val) << A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__SHIFT) & A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__MASK;
6440 }
6441
6442 #define REG_A6XX_SP_FS_TEX_COUNT 0x0000a9a7
6443
6444 #define REG_A6XX_SP_UNKNOWN_A9A8 0x0000a9a8
6445
6446 #define REG_A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET 0x0000a9a9
6447 #define A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
6448 #define A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)6449 static inline uint32_t A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
6450 {
6451 return ((val >> 11) << A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
6452 }
6453
6454 #define REG_A6XX_SP_CS_CTRL_REG0 0x0000a9b0
6455 #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00100000
6456 #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 20
A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val)6457 static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val)
6458 {
6459 return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
6460 }
6461 #define A6XX_SP_CS_CTRL_REG0_UNK21 0x00200000
6462 #define A6XX_SP_CS_CTRL_REG0_UNK22 0x00400000
6463 #define A6XX_SP_CS_CTRL_REG0_EARLYPREAMBLE 0x00800000
6464 #define A6XX_SP_CS_CTRL_REG0_MERGEDREGS 0x80000000
6465 #define A6XX_SP_CS_CTRL_REG0_THREADMODE__MASK 0x00000001
6466 #define A6XX_SP_CS_CTRL_REG0_THREADMODE__SHIFT 0
A6XX_SP_CS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)6467 static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
6468 {
6469 return ((val) << A6XX_SP_CS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADMODE__MASK;
6470 }
6471 #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
6472 #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)6473 static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
6474 {
6475 return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
6476 }
6477 #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
6478 #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)6479 static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
6480 {
6481 return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
6482 }
6483 #define A6XX_SP_CS_CTRL_REG0_UNK13 0x00002000
6484 #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
6485 #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 14
A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)6486 static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
6487 {
6488 return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
6489 }
6490
6491 #define REG_A6XX_SP_CS_UNKNOWN_A9B1 0x0000a9b1
6492 #define A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__MASK 0x0000001f
6493 #define A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__SHIFT 0
A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE(uint32_t val)6494 static inline uint32_t A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE(uint32_t val)
6495 {
6496 return ((val) << A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__SHIFT) & A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__MASK;
6497 }
6498 #define A6XX_SP_CS_UNKNOWN_A9B1_UNK5 0x00000020
6499 #define A6XX_SP_CS_UNKNOWN_A9B1_UNK6 0x00000040
6500
6501 #define REG_A6XX_SP_CS_BRANCH_COND 0x0000a9b2
6502
6503 #define REG_A6XX_SP_CS_OBJ_FIRST_EXEC_OFFSET 0x0000a9b3
6504
6505 #define REG_A6XX_SP_CS_OBJ_START 0x0000a9b4
6506 #define A6XX_SP_CS_OBJ_START__MASK 0xffffffff
6507 #define A6XX_SP_CS_OBJ_START__SHIFT 0
A6XX_SP_CS_OBJ_START(uint32_t val)6508 static inline uint32_t A6XX_SP_CS_OBJ_START(uint32_t val)
6509 {
6510 return ((val) << A6XX_SP_CS_OBJ_START__SHIFT) & A6XX_SP_CS_OBJ_START__MASK;
6511 }
6512
6513 #define REG_A6XX_SP_CS_PVT_MEM_PARAM 0x0000a9b6
6514 #define A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
6515 #define A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)6516 static inline uint32_t A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
6517 {
6518 return ((val >> 9) << A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
6519 }
6520 #define A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
6521 #define A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)6522 static inline uint32_t A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
6523 {
6524 return ((val) << A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
6525 }
6526
6527 #define REG_A6XX_SP_CS_PVT_MEM_ADDR 0x0000a9b7
6528 #define A6XX_SP_CS_PVT_MEM_ADDR__MASK 0xffffffff
6529 #define A6XX_SP_CS_PVT_MEM_ADDR__SHIFT 0
A6XX_SP_CS_PVT_MEM_ADDR(uint32_t val)6530 static inline uint32_t A6XX_SP_CS_PVT_MEM_ADDR(uint32_t val)
6531 {
6532 return ((val) << A6XX_SP_CS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_CS_PVT_MEM_ADDR__MASK;
6533 }
6534
6535 #define REG_A6XX_SP_CS_PVT_MEM_SIZE 0x0000a9b9
6536 #define A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
6537 #define A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)6538 static inline uint32_t A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
6539 {
6540 return ((val >> 12) << A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
6541 }
6542 #define A6XX_SP_CS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
6543
6544 #define REG_A6XX_SP_CS_TEX_COUNT 0x0000a9ba
6545
6546 #define REG_A6XX_SP_CS_CONFIG 0x0000a9bb
6547 #define A6XX_SP_CS_CONFIG_BINDLESS_TEX 0x00000001
6548 #define A6XX_SP_CS_CONFIG_BINDLESS_SAMP 0x00000002
6549 #define A6XX_SP_CS_CONFIG_BINDLESS_IBO 0x00000004
6550 #define A6XX_SP_CS_CONFIG_BINDLESS_UBO 0x00000008
6551 #define A6XX_SP_CS_CONFIG_ENABLED 0x00000100
6552 #define A6XX_SP_CS_CONFIG_NTEX__MASK 0x0001fe00
6553 #define A6XX_SP_CS_CONFIG_NTEX__SHIFT 9
A6XX_SP_CS_CONFIG_NTEX(uint32_t val)6554 static inline uint32_t A6XX_SP_CS_CONFIG_NTEX(uint32_t val)
6555 {
6556 return ((val) << A6XX_SP_CS_CONFIG_NTEX__SHIFT) & A6XX_SP_CS_CONFIG_NTEX__MASK;
6557 }
6558 #define A6XX_SP_CS_CONFIG_NSAMP__MASK 0x003e0000
6559 #define A6XX_SP_CS_CONFIG_NSAMP__SHIFT 17
A6XX_SP_CS_CONFIG_NSAMP(uint32_t val)6560 static inline uint32_t A6XX_SP_CS_CONFIG_NSAMP(uint32_t val)
6561 {
6562 return ((val) << A6XX_SP_CS_CONFIG_NSAMP__SHIFT) & A6XX_SP_CS_CONFIG_NSAMP__MASK;
6563 }
6564 #define A6XX_SP_CS_CONFIG_NIBO__MASK 0x1fc00000
6565 #define A6XX_SP_CS_CONFIG_NIBO__SHIFT 22
A6XX_SP_CS_CONFIG_NIBO(uint32_t val)6566 static inline uint32_t A6XX_SP_CS_CONFIG_NIBO(uint32_t val)
6567 {
6568 return ((val) << A6XX_SP_CS_CONFIG_NIBO__SHIFT) & A6XX_SP_CS_CONFIG_NIBO__MASK;
6569 }
6570
6571 #define REG_A6XX_SP_CS_INSTRLEN 0x0000a9bc
6572
6573 #define REG_A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET 0x0000a9bd
6574 #define A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
6575 #define A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)6576 static inline uint32_t A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
6577 {
6578 return ((val >> 11) << A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
6579 }
6580
6581 #define REG_A6XX_SP_CS_CNTL_0 0x0000a9c2
6582 #define A6XX_SP_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
6583 #define A6XX_SP_CS_CNTL_0_WGIDCONSTID__SHIFT 0
A6XX_SP_CS_CNTL_0_WGIDCONSTID(uint32_t val)6584 static inline uint32_t A6XX_SP_CS_CNTL_0_WGIDCONSTID(uint32_t val)
6585 {
6586 return ((val) << A6XX_SP_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGIDCONSTID__MASK;
6587 }
6588 #define A6XX_SP_CS_CNTL_0_WGSIZECONSTID__MASK 0x0000ff00
6589 #define A6XX_SP_CS_CNTL_0_WGSIZECONSTID__SHIFT 8
A6XX_SP_CS_CNTL_0_WGSIZECONSTID(uint32_t val)6590 static inline uint32_t A6XX_SP_CS_CNTL_0_WGSIZECONSTID(uint32_t val)
6591 {
6592 return ((val) << A6XX_SP_CS_CNTL_0_WGSIZECONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGSIZECONSTID__MASK;
6593 }
6594 #define A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__MASK 0x00ff0000
6595 #define A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__SHIFT 16
A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val)6596 static inline uint32_t A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val)
6597 {
6598 return ((val) << A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__MASK;
6599 }
6600 #define A6XX_SP_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
6601 #define A6XX_SP_CS_CNTL_0_LOCALIDREGID__SHIFT 24
A6XX_SP_CS_CNTL_0_LOCALIDREGID(uint32_t val)6602 static inline uint32_t A6XX_SP_CS_CNTL_0_LOCALIDREGID(uint32_t val)
6603 {
6604 return ((val) << A6XX_SP_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_SP_CS_CNTL_0_LOCALIDREGID__MASK;
6605 }
6606
6607 #define REG_A6XX_SP_CS_CNTL_1 0x0000a9c3
6608 #define A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__MASK 0x000000ff
6609 #define A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT 0
A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val)6610 static inline uint32_t A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val)
6611 {
6612 return ((val) << A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT) & A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__MASK;
6613 }
6614 #define A6XX_SP_CS_CNTL_1_SINGLE_SP_CORE 0x00000100
6615 #define A6XX_SP_CS_CNTL_1_THREADSIZE__MASK 0x00000200
6616 #define A6XX_SP_CS_CNTL_1_THREADSIZE__SHIFT 9
A6XX_SP_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val)6617 static inline uint32_t A6XX_SP_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val)
6618 {
6619 return ((val) << A6XX_SP_CS_CNTL_1_THREADSIZE__SHIFT) & A6XX_SP_CS_CNTL_1_THREADSIZE__MASK;
6620 }
6621 #define A6XX_SP_CS_CNTL_1_THREADSIZE_SCALAR 0x00000400
6622
6623 #define REG_A6XX_SP_FS_TEX_SAMP 0x0000a9e0
6624 #define A6XX_SP_FS_TEX_SAMP__MASK 0xffffffff
6625 #define A6XX_SP_FS_TEX_SAMP__SHIFT 0
A6XX_SP_FS_TEX_SAMP(uint32_t val)6626 static inline uint32_t A6XX_SP_FS_TEX_SAMP(uint32_t val)
6627 {
6628 return ((val) << A6XX_SP_FS_TEX_SAMP__SHIFT) & A6XX_SP_FS_TEX_SAMP__MASK;
6629 }
6630
6631 #define REG_A6XX_SP_CS_TEX_SAMP 0x0000a9e2
6632 #define A6XX_SP_CS_TEX_SAMP__MASK 0xffffffff
6633 #define A6XX_SP_CS_TEX_SAMP__SHIFT 0
A6XX_SP_CS_TEX_SAMP(uint32_t val)6634 static inline uint32_t A6XX_SP_CS_TEX_SAMP(uint32_t val)
6635 {
6636 return ((val) << A6XX_SP_CS_TEX_SAMP__SHIFT) & A6XX_SP_CS_TEX_SAMP__MASK;
6637 }
6638
6639 #define REG_A6XX_SP_FS_TEX_CONST 0x0000a9e4
6640 #define A6XX_SP_FS_TEX_CONST__MASK 0xffffffff
6641 #define A6XX_SP_FS_TEX_CONST__SHIFT 0
A6XX_SP_FS_TEX_CONST(uint32_t val)6642 static inline uint32_t A6XX_SP_FS_TEX_CONST(uint32_t val)
6643 {
6644 return ((val) << A6XX_SP_FS_TEX_CONST__SHIFT) & A6XX_SP_FS_TEX_CONST__MASK;
6645 }
6646
6647 #define REG_A6XX_SP_CS_TEX_CONST 0x0000a9e6
6648 #define A6XX_SP_CS_TEX_CONST__MASK 0xffffffff
6649 #define A6XX_SP_CS_TEX_CONST__SHIFT 0
A6XX_SP_CS_TEX_CONST(uint32_t val)6650 static inline uint32_t A6XX_SP_CS_TEX_CONST(uint32_t val)
6651 {
6652 return ((val) << A6XX_SP_CS_TEX_CONST__SHIFT) & A6XX_SP_CS_TEX_CONST__MASK;
6653 }
6654
REG_A6XX_SP_CS_BINDLESS_BASE(uint32_t i0)6655 static inline uint32_t REG_A6XX_SP_CS_BINDLESS_BASE(uint32_t i0) { return 0x0000a9e8 + 0x2*i0; }
6656
REG_A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR(uint32_t i0)6657 static inline uint32_t REG_A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR(uint32_t i0) { return 0x0000a9e8 + 0x2*i0; }
6658 #define A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK 0x00000003
6659 #define A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT 0
A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)6660 static inline uint32_t A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)
6661 {
6662 return ((val) << A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT) & A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK;
6663 }
6664 #define A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK 0xfffffffc
6665 #define A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT 2
A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)6666 static inline uint32_t A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)
6667 {
6668 return ((val >> 2) << A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT) & A6XX_SP_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK;
6669 }
6670
6671 #define REG_A6XX_SP_CS_IBO 0x0000a9f2
6672 #define A6XX_SP_CS_IBO__MASK 0xffffffff
6673 #define A6XX_SP_CS_IBO__SHIFT 0
A6XX_SP_CS_IBO(uint32_t val)6674 static inline uint32_t A6XX_SP_CS_IBO(uint32_t val)
6675 {
6676 return ((val) << A6XX_SP_CS_IBO__SHIFT) & A6XX_SP_CS_IBO__MASK;
6677 }
6678
6679 #define REG_A6XX_SP_CS_IBO_COUNT 0x0000aa00
6680
6681 #define REG_A6XX_SP_MODE_CONTROL 0x0000ab00
6682 #define A6XX_SP_MODE_CONTROL_CONSTANT_DEMOTION_ENABLE 0x00000001
6683 #define A6XX_SP_MODE_CONTROL_ISAMMODE__MASK 0x00000006
6684 #define A6XX_SP_MODE_CONTROL_ISAMMODE__SHIFT 1
A6XX_SP_MODE_CONTROL_ISAMMODE(enum a6xx_isam_mode val)6685 static inline uint32_t A6XX_SP_MODE_CONTROL_ISAMMODE(enum a6xx_isam_mode val)
6686 {
6687 return ((val) << A6XX_SP_MODE_CONTROL_ISAMMODE__SHIFT) & A6XX_SP_MODE_CONTROL_ISAMMODE__MASK;
6688 }
6689 #define A6XX_SP_MODE_CONTROL_SHARED_CONSTS_ENABLE 0x00000008
6690
6691 #define REG_A6XX_SP_FS_CONFIG 0x0000ab04
6692 #define A6XX_SP_FS_CONFIG_BINDLESS_TEX 0x00000001
6693 #define A6XX_SP_FS_CONFIG_BINDLESS_SAMP 0x00000002
6694 #define A6XX_SP_FS_CONFIG_BINDLESS_IBO 0x00000004
6695 #define A6XX_SP_FS_CONFIG_BINDLESS_UBO 0x00000008
6696 #define A6XX_SP_FS_CONFIG_ENABLED 0x00000100
6697 #define A6XX_SP_FS_CONFIG_NTEX__MASK 0x0001fe00
6698 #define A6XX_SP_FS_CONFIG_NTEX__SHIFT 9
A6XX_SP_FS_CONFIG_NTEX(uint32_t val)6699 static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
6700 {
6701 return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
6702 }
6703 #define A6XX_SP_FS_CONFIG_NSAMP__MASK 0x003e0000
6704 #define A6XX_SP_FS_CONFIG_NSAMP__SHIFT 17
A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)6705 static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
6706 {
6707 return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
6708 }
6709 #define A6XX_SP_FS_CONFIG_NIBO__MASK 0x1fc00000
6710 #define A6XX_SP_FS_CONFIG_NIBO__SHIFT 22
A6XX_SP_FS_CONFIG_NIBO(uint32_t val)6711 static inline uint32_t A6XX_SP_FS_CONFIG_NIBO(uint32_t val)
6712 {
6713 return ((val) << A6XX_SP_FS_CONFIG_NIBO__SHIFT) & A6XX_SP_FS_CONFIG_NIBO__MASK;
6714 }
6715
6716 #define REG_A6XX_SP_FS_INSTRLEN 0x0000ab05
6717
REG_A6XX_SP_BINDLESS_BASE(uint32_t i0)6718 static inline uint32_t REG_A6XX_SP_BINDLESS_BASE(uint32_t i0) { return 0x0000ab10 + 0x2*i0; }
6719
REG_A6XX_SP_BINDLESS_BASE_DESCRIPTOR(uint32_t i0)6720 static inline uint32_t REG_A6XX_SP_BINDLESS_BASE_DESCRIPTOR(uint32_t i0) { return 0x0000ab10 + 0x2*i0; }
6721 #define A6XX_SP_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK 0x00000003
6722 #define A6XX_SP_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT 0
A6XX_SP_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)6723 static inline uint32_t A6XX_SP_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)
6724 {
6725 return ((val) << A6XX_SP_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT) & A6XX_SP_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK;
6726 }
6727 #define A6XX_SP_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK 0xfffffffc
6728 #define A6XX_SP_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT 2
A6XX_SP_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)6729 static inline uint32_t A6XX_SP_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)
6730 {
6731 return ((val >> 2) << A6XX_SP_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT) & A6XX_SP_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK;
6732 }
6733
6734 #define REG_A6XX_SP_IBO 0x0000ab1a
6735 #define A6XX_SP_IBO__MASK 0xffffffff
6736 #define A6XX_SP_IBO__SHIFT 0
A6XX_SP_IBO(uint32_t val)6737 static inline uint32_t A6XX_SP_IBO(uint32_t val)
6738 {
6739 return ((val) << A6XX_SP_IBO__SHIFT) & A6XX_SP_IBO__MASK;
6740 }
6741
6742 #define REG_A6XX_SP_IBO_COUNT 0x0000ab20
6743
6744 #define REG_A6XX_SP_2D_DST_FORMAT 0x0000acc0
6745 #define A6XX_SP_2D_DST_FORMAT_NORM 0x00000001
6746 #define A6XX_SP_2D_DST_FORMAT_SINT 0x00000002
6747 #define A6XX_SP_2D_DST_FORMAT_UINT 0x00000004
6748 #define A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__MASK 0x000007f8
6749 #define A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__SHIFT 3
A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT(enum a6xx_format val)6750 static inline uint32_t A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT(enum a6xx_format val)
6751 {
6752 return ((val) << A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__SHIFT) & A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__MASK;
6753 }
6754 #define A6XX_SP_2D_DST_FORMAT_SRGB 0x00000800
6755 #define A6XX_SP_2D_DST_FORMAT_MASK__MASK 0x0000f000
6756 #define A6XX_SP_2D_DST_FORMAT_MASK__SHIFT 12
A6XX_SP_2D_DST_FORMAT_MASK(uint32_t val)6757 static inline uint32_t A6XX_SP_2D_DST_FORMAT_MASK(uint32_t val)
6758 {
6759 return ((val) << A6XX_SP_2D_DST_FORMAT_MASK__SHIFT) & A6XX_SP_2D_DST_FORMAT_MASK__MASK;
6760 }
6761
6762 #define REG_A6XX_SP_DBG_ECO_CNTL 0x0000ae00
6763
6764 #define REG_A6XX_SP_ADDR_MODE_CNTL 0x0000ae01
6765
6766 #define REG_A6XX_SP_NC_MODE_CNTL 0x0000ae02
6767
6768 #define REG_A6XX_SP_CHICKEN_BITS 0x0000ae03
6769
6770 #define REG_A6XX_SP_FLOAT_CNTL 0x0000ae04
6771 #define A6XX_SP_FLOAT_CNTL_F16_NO_INF 0x00000008
6772
6773 #define REG_A6XX_SP_PERFCTR_ENABLE 0x0000ae0f
6774 #define A6XX_SP_PERFCTR_ENABLE_VS 0x00000001
6775 #define A6XX_SP_PERFCTR_ENABLE_HS 0x00000002
6776 #define A6XX_SP_PERFCTR_ENABLE_DS 0x00000004
6777 #define A6XX_SP_PERFCTR_ENABLE_GS 0x00000008
6778 #define A6XX_SP_PERFCTR_ENABLE_FS 0x00000010
6779 #define A6XX_SP_PERFCTR_ENABLE_CS 0x00000020
6780
REG_A6XX_SP_PERFCTR_SP_SEL(uint32_t i0)6781 static inline uint32_t REG_A6XX_SP_PERFCTR_SP_SEL(uint32_t i0) { return 0x0000ae10 + 0x1*i0; }
6782
REG_A7XX_SP_PERFCTR_HLSQ_SEL(uint32_t i0)6783 static inline uint32_t REG_A7XX_SP_PERFCTR_HLSQ_SEL(uint32_t i0) { return 0x0000ae60 + 0x1*i0; }
6784
6785 #define REG_A7XX_SP_READ_SEL 0x0000ae6d
6786
REG_A7XX_SP_PERFCTR_SP_SEL(uint32_t i0)6787 static inline uint32_t REG_A7XX_SP_PERFCTR_SP_SEL(uint32_t i0) { return 0x0000ae80 + 0x1*i0; }
6788
6789 #define REG_A6XX_SP_CONTEXT_SWITCH_GFX_PREEMPTION_SAFE_MODE 0x0000be22
6790
6791 #define REG_A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR 0x0000b180
6792 #define A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__MASK 0xffffffff
6793 #define A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__SHIFT 0
A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR(uint32_t val)6794 static inline uint32_t A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR(uint32_t val)
6795 {
6796 return ((val) << A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__SHIFT) & A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__MASK;
6797 }
6798
6799 #define REG_A6XX_SP_UNKNOWN_B182 0x0000b182
6800
6801 #define REG_A6XX_SP_UNKNOWN_B183 0x0000b183
6802
6803 #define REG_A6XX_SP_UNKNOWN_B190 0x0000b190
6804
6805 #define REG_A6XX_SP_UNKNOWN_B191 0x0000b191
6806
6807 #define REG_A6XX_SP_TP_RAS_MSAA_CNTL 0x0000b300
6808 #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
6809 #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)6810 static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
6811 {
6812 return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
6813 }
6814 #define A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__MASK 0x0000000c
6815 #define A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__SHIFT 2
A6XX_SP_TP_RAS_MSAA_CNTL_UNK2(uint32_t val)6816 static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_UNK2(uint32_t val)
6817 {
6818 return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__MASK;
6819 }
6820
6821 #define REG_A6XX_SP_TP_DEST_MSAA_CNTL 0x0000b301
6822 #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
6823 #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)6824 static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
6825 {
6826 return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
6827 }
6828 #define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
6829
6830 #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR 0x0000b302
6831 #define A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__MASK 0xffffffff
6832 #define A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__SHIFT 0
A6XX_SP_TP_BORDER_COLOR_BASE_ADDR(uint32_t val)6833 static inline uint32_t A6XX_SP_TP_BORDER_COLOR_BASE_ADDR(uint32_t val)
6834 {
6835 return ((val) << A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__SHIFT) & A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__MASK;
6836 }
6837
6838 #define REG_A6XX_SP_TP_SAMPLE_CONFIG 0x0000b304
6839 #define A6XX_SP_TP_SAMPLE_CONFIG_UNK0 0x00000001
6840 #define A6XX_SP_TP_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002
6841
6842 #define REG_A6XX_SP_TP_SAMPLE_LOCATION_0 0x0000b305
6843 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f
6844 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)6845 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)
6846 {
6847 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK;
6848 }
6849 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0
6850 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)6851 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)
6852 {
6853 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK;
6854 }
6855 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00
6856 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)6857 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)
6858 {
6859 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK;
6860 }
6861 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000
6862 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)6863 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)
6864 {
6865 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK;
6866 }
6867 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000
6868 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)6869 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)
6870 {
6871 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK;
6872 }
6873 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000
6874 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)6875 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)
6876 {
6877 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK;
6878 }
6879 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000
6880 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)6881 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)
6882 {
6883 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK;
6884 }
6885 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000
6886 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28
A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)6887 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)
6888 {
6889 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK;
6890 }
6891
6892 #define REG_A6XX_SP_TP_SAMPLE_LOCATION_1 0x0000b306
6893 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f
6894 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)6895 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)
6896 {
6897 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK;
6898 }
6899 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0
6900 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)6901 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)
6902 {
6903 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK;
6904 }
6905 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00
6906 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)6907 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)
6908 {
6909 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK;
6910 }
6911 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000
6912 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)6913 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)
6914 {
6915 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK;
6916 }
6917 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000
6918 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)6919 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)
6920 {
6921 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK;
6922 }
6923 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000
6924 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)6925 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)
6926 {
6927 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK;
6928 }
6929 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000
6930 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)6931 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)
6932 {
6933 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK;
6934 }
6935 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000
6936 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28
A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)6937 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)
6938 {
6939 return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK;
6940 }
6941
6942 #define REG_A6XX_SP_TP_WINDOW_OFFSET 0x0000b307
6943 #define A6XX_SP_TP_WINDOW_OFFSET_X__MASK 0x00003fff
6944 #define A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT 0
A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val)6945 static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val)
6946 {
6947 return ((val) << A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_X__MASK;
6948 }
6949 #define A6XX_SP_TP_WINDOW_OFFSET_Y__MASK 0x3fff0000
6950 #define A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT 16
A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val)6951 static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val)
6952 {
6953 return ((val) << A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_Y__MASK;
6954 }
6955
6956 #define REG_A6XX_SP_TP_MODE_CNTL 0x0000b309
6957 #define A6XX_SP_TP_MODE_CNTL_ISAMMODE__MASK 0x00000003
6958 #define A6XX_SP_TP_MODE_CNTL_ISAMMODE__SHIFT 0
A6XX_SP_TP_MODE_CNTL_ISAMMODE(enum a6xx_isam_mode val)6959 static inline uint32_t A6XX_SP_TP_MODE_CNTL_ISAMMODE(enum a6xx_isam_mode val)
6960 {
6961 return ((val) << A6XX_SP_TP_MODE_CNTL_ISAMMODE__SHIFT) & A6XX_SP_TP_MODE_CNTL_ISAMMODE__MASK;
6962 }
6963 #define A6XX_SP_TP_MODE_CNTL_UNK3__MASK 0x000000fc
6964 #define A6XX_SP_TP_MODE_CNTL_UNK3__SHIFT 2
A6XX_SP_TP_MODE_CNTL_UNK3(uint32_t val)6965 static inline uint32_t A6XX_SP_TP_MODE_CNTL_UNK3(uint32_t val)
6966 {
6967 return ((val) << A6XX_SP_TP_MODE_CNTL_UNK3__SHIFT) & A6XX_SP_TP_MODE_CNTL_UNK3__MASK;
6968 }
6969
6970 #define REG_A6XX_SP_PS_2D_SRC_INFO 0x0000b4c0
6971 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
6972 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_format val)6973 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_format val)
6974 {
6975 return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
6976 }
6977 #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300
6978 #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT 8
A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)6979 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
6980 {
6981 return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
6982 }
6983 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
6984 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)6985 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
6986 {
6987 return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
6988 }
6989 #define A6XX_SP_PS_2D_SRC_INFO_FLAGS 0x00001000
6990 #define A6XX_SP_PS_2D_SRC_INFO_SRGB 0x00002000
6991 #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES__MASK 0x0000c000
6992 #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES__SHIFT 14
A6XX_SP_PS_2D_SRC_INFO_SAMPLES(enum a3xx_msaa_samples val)6993 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_SAMPLES(enum a3xx_msaa_samples val)
6994 {
6995 return ((val) << A6XX_SP_PS_2D_SRC_INFO_SAMPLES__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_SAMPLES__MASK;
6996 }
6997 #define A6XX_SP_PS_2D_SRC_INFO_FILTER 0x00010000
6998 #define A6XX_SP_PS_2D_SRC_INFO_UNK17 0x00020000
6999 #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES_AVERAGE 0x00040000
7000 #define A6XX_SP_PS_2D_SRC_INFO_UNK19 0x00080000
7001 #define A6XX_SP_PS_2D_SRC_INFO_UNK20 0x00100000
7002 #define A6XX_SP_PS_2D_SRC_INFO_UNK21 0x00200000
7003 #define A6XX_SP_PS_2D_SRC_INFO_UNK22 0x00400000
7004 #define A6XX_SP_PS_2D_SRC_INFO_UNK23__MASK 0x07800000
7005 #define A6XX_SP_PS_2D_SRC_INFO_UNK23__SHIFT 23
A6XX_SP_PS_2D_SRC_INFO_UNK23(uint32_t val)7006 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_UNK23(uint32_t val)
7007 {
7008 return ((val) << A6XX_SP_PS_2D_SRC_INFO_UNK23__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_UNK23__MASK;
7009 }
7010 #define A6XX_SP_PS_2D_SRC_INFO_UNK28 0x10000000
7011
7012 #define REG_A6XX_SP_PS_2D_SRC_SIZE 0x0000b4c1
7013 #define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK 0x00007fff
7014 #define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT 0
A6XX_SP_PS_2D_SRC_SIZE_WIDTH(uint32_t val)7015 static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_WIDTH(uint32_t val)
7016 {
7017 return ((val) << A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK;
7018 }
7019 #define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK 0x3fff8000
7020 #define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT 15
A6XX_SP_PS_2D_SRC_SIZE_HEIGHT(uint32_t val)7021 static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_HEIGHT(uint32_t val)
7022 {
7023 return ((val) << A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK;
7024 }
7025
7026 #define REG_A6XX_SP_PS_2D_SRC 0x0000b4c2
7027 #define A6XX_SP_PS_2D_SRC__MASK 0xffffffff
7028 #define A6XX_SP_PS_2D_SRC__SHIFT 0
A6XX_SP_PS_2D_SRC(uint32_t val)7029 static inline uint32_t A6XX_SP_PS_2D_SRC(uint32_t val)
7030 {
7031 return ((val) << A6XX_SP_PS_2D_SRC__SHIFT) & A6XX_SP_PS_2D_SRC__MASK;
7032 }
7033
7034 #define REG_A6XX_SP_PS_2D_SRC_PITCH 0x0000b4c4
7035 #define A6XX_SP_PS_2D_SRC_PITCH_UNK0__MASK 0x000001ff
7036 #define A6XX_SP_PS_2D_SRC_PITCH_UNK0__SHIFT 0
A6XX_SP_PS_2D_SRC_PITCH_UNK0(uint32_t val)7037 static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_UNK0(uint32_t val)
7038 {
7039 return ((val) << A6XX_SP_PS_2D_SRC_PITCH_UNK0__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_UNK0__MASK;
7040 }
7041 #define A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK 0x00fffe00
7042 #define A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT 9
A6XX_SP_PS_2D_SRC_PITCH_PITCH(uint32_t val)7043 static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_PITCH(uint32_t val)
7044 {
7045 return ((val >> 6) << A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK;
7046 }
7047
7048 #define REG_A6XX_SP_PS_2D_SRC_PLANE1 0x0000b4c5
7049 #define A6XX_SP_PS_2D_SRC_PLANE1__MASK 0xffffffff
7050 #define A6XX_SP_PS_2D_SRC_PLANE1__SHIFT 0
A6XX_SP_PS_2D_SRC_PLANE1(uint32_t val)7051 static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE1(uint32_t val)
7052 {
7053 return ((val) << A6XX_SP_PS_2D_SRC_PLANE1__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE1__MASK;
7054 }
7055
7056 #define REG_A6XX_SP_PS_2D_SRC_PLANE_PITCH 0x0000b4c7
7057 #define A6XX_SP_PS_2D_SRC_PLANE_PITCH__MASK 0x00000fff
7058 #define A6XX_SP_PS_2D_SRC_PLANE_PITCH__SHIFT 0
A6XX_SP_PS_2D_SRC_PLANE_PITCH(uint32_t val)7059 static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE_PITCH(uint32_t val)
7060 {
7061 return ((val >> 6) << A6XX_SP_PS_2D_SRC_PLANE_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE_PITCH__MASK;
7062 }
7063
7064 #define REG_A6XX_SP_PS_2D_SRC_PLANE2 0x0000b4c8
7065 #define A6XX_SP_PS_2D_SRC_PLANE2__MASK 0xffffffff
7066 #define A6XX_SP_PS_2D_SRC_PLANE2__SHIFT 0
A6XX_SP_PS_2D_SRC_PLANE2(uint32_t val)7067 static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE2(uint32_t val)
7068 {
7069 return ((val) << A6XX_SP_PS_2D_SRC_PLANE2__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE2__MASK;
7070 }
7071
7072 #define REG_A6XX_SP_PS_2D_SRC_FLAGS 0x0000b4ca
7073 #define A6XX_SP_PS_2D_SRC_FLAGS__MASK 0xffffffff
7074 #define A6XX_SP_PS_2D_SRC_FLAGS__SHIFT 0
A6XX_SP_PS_2D_SRC_FLAGS(uint32_t val)7075 static inline uint32_t A6XX_SP_PS_2D_SRC_FLAGS(uint32_t val)
7076 {
7077 return ((val) << A6XX_SP_PS_2D_SRC_FLAGS__SHIFT) & A6XX_SP_PS_2D_SRC_FLAGS__MASK;
7078 }
7079
7080 #define REG_A6XX_SP_PS_2D_SRC_FLAGS_PITCH 0x0000b4cc
7081 #define A6XX_SP_PS_2D_SRC_FLAGS_PITCH__MASK 0x000000ff
7082 #define A6XX_SP_PS_2D_SRC_FLAGS_PITCH__SHIFT 0
A6XX_SP_PS_2D_SRC_FLAGS_PITCH(uint32_t val)7083 static inline uint32_t A6XX_SP_PS_2D_SRC_FLAGS_PITCH(uint32_t val)
7084 {
7085 return ((val >> 6) << A6XX_SP_PS_2D_SRC_FLAGS_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_FLAGS_PITCH__MASK;
7086 }
7087
7088 #define REG_A6XX_SP_PS_UNKNOWN_B4CD 0x0000b4cd
7089
7090 #define REG_A6XX_SP_PS_UNKNOWN_B4CE 0x0000b4ce
7091
7092 #define REG_A6XX_SP_PS_UNKNOWN_B4CF 0x0000b4cf
7093
7094 #define REG_A6XX_SP_PS_UNKNOWN_B4D0 0x0000b4d0
7095
7096 #define REG_A6XX_SP_WINDOW_OFFSET 0x0000b4d1
7097 #define A6XX_SP_WINDOW_OFFSET_X__MASK 0x00003fff
7098 #define A6XX_SP_WINDOW_OFFSET_X__SHIFT 0
A6XX_SP_WINDOW_OFFSET_X(uint32_t val)7099 static inline uint32_t A6XX_SP_WINDOW_OFFSET_X(uint32_t val)
7100 {
7101 return ((val) << A6XX_SP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_WINDOW_OFFSET_X__MASK;
7102 }
7103 #define A6XX_SP_WINDOW_OFFSET_Y__MASK 0x3fff0000
7104 #define A6XX_SP_WINDOW_OFFSET_Y__SHIFT 16
A6XX_SP_WINDOW_OFFSET_Y(uint32_t val)7105 static inline uint32_t A6XX_SP_WINDOW_OFFSET_Y(uint32_t val)
7106 {
7107 return ((val) << A6XX_SP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_WINDOW_OFFSET_Y__MASK;
7108 }
7109
7110 #define REG_A6XX_TPL1_DBG_ECO_CNTL 0x0000b600
7111
7112 #define REG_A6XX_TPL1_ADDR_MODE_CNTL 0x0000b601
7113
7114 #define REG_A6XX_TPL1_UNKNOWN_B602 0x0000b602
7115
7116 #define REG_A6XX_TPL1_NC_MODE_CNTL 0x0000b604
7117 #define A6XX_TPL1_NC_MODE_CNTL_MODE 0x00000001
7118 #define A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__MASK 0x00000006
7119 #define A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__SHIFT 1
A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT(uint32_t val)7120 static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT(uint32_t val)
7121 {
7122 return ((val) << A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__MASK;
7123 }
7124 #define A6XX_TPL1_NC_MODE_CNTL_MIN_ACCESS_LENGTH 0x00000008
7125 #define A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__MASK 0x00000010
7126 #define A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__SHIFT 4
A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT(uint32_t val)7127 static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT(uint32_t val)
7128 {
7129 return ((val) << A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__MASK;
7130 }
7131 #define A6XX_TPL1_NC_MODE_CNTL_UNK6__MASK 0x000000c0
7132 #define A6XX_TPL1_NC_MODE_CNTL_UNK6__SHIFT 6
A6XX_TPL1_NC_MODE_CNTL_UNK6(uint32_t val)7133 static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_UNK6(uint32_t val)
7134 {
7135 return ((val) << A6XX_TPL1_NC_MODE_CNTL_UNK6__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_UNK6__MASK;
7136 }
7137
7138 #define REG_A6XX_TPL1_UNKNOWN_B605 0x0000b605
7139
7140 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_0 0x0000b608
7141
7142 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_1 0x0000b609
7143
7144 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_2 0x0000b60a
7145
7146 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_3 0x0000b60b
7147
7148 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_4 0x0000b60c
7149
REG_A6XX_TPL1_PERFCTR_TP_SEL(uint32_t i0)7150 static inline uint32_t REG_A6XX_TPL1_PERFCTR_TP_SEL(uint32_t i0) { return 0x0000b610 + 0x1*i0; }
7151
7152 #define REG_A6XX_HLSQ_VS_CNTL 0x0000b800
7153 #define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK 0x000000ff
7154 #define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT 0
A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)7155 static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
7156 {
7157 return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
7158 }
7159 #define A6XX_HLSQ_VS_CNTL_ENABLED 0x00000100
7160
7161 #define REG_A6XX_HLSQ_HS_CNTL 0x0000b801
7162 #define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK 0x000000ff
7163 #define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT 0
A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)7164 static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
7165 {
7166 return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
7167 }
7168 #define A6XX_HLSQ_HS_CNTL_ENABLED 0x00000100
7169
7170 #define REG_A6XX_HLSQ_DS_CNTL 0x0000b802
7171 #define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK 0x000000ff
7172 #define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT 0
A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)7173 static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
7174 {
7175 return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
7176 }
7177 #define A6XX_HLSQ_DS_CNTL_ENABLED 0x00000100
7178
7179 #define REG_A6XX_HLSQ_GS_CNTL 0x0000b803
7180 #define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK 0x000000ff
7181 #define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT 0
A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)7182 static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
7183 {
7184 return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
7185 }
7186 #define A6XX_HLSQ_GS_CNTL_ENABLED 0x00000100
7187
7188 #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_CMD 0x0000b820
7189
7190 #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR 0x0000b821
7191 #define A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__MASK 0xffffffff
7192 #define A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__SHIFT 0
A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR(uint32_t val)7193 static inline uint32_t A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR(uint32_t val)
7194 {
7195 return ((val) << A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__SHIFT) & A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__MASK;
7196 }
7197
7198 #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_DATA 0x0000b823
7199
7200 #define REG_A6XX_HLSQ_FS_CNTL_0 0x0000b980
7201 #define A6XX_HLSQ_FS_CNTL_0_THREADSIZE__MASK 0x00000001
7202 #define A6XX_HLSQ_FS_CNTL_0_THREADSIZE__SHIFT 0
A6XX_HLSQ_FS_CNTL_0_THREADSIZE(enum a6xx_threadsize val)7203 static inline uint32_t A6XX_HLSQ_FS_CNTL_0_THREADSIZE(enum a6xx_threadsize val)
7204 {
7205 return ((val) << A6XX_HLSQ_FS_CNTL_0_THREADSIZE__SHIFT) & A6XX_HLSQ_FS_CNTL_0_THREADSIZE__MASK;
7206 }
7207 #define A6XX_HLSQ_FS_CNTL_0_VARYINGS 0x00000002
7208 #define A6XX_HLSQ_FS_CNTL_0_UNK2__MASK 0x00000ffc
7209 #define A6XX_HLSQ_FS_CNTL_0_UNK2__SHIFT 2
A6XX_HLSQ_FS_CNTL_0_UNK2(uint32_t val)7210 static inline uint32_t A6XX_HLSQ_FS_CNTL_0_UNK2(uint32_t val)
7211 {
7212 return ((val) << A6XX_HLSQ_FS_CNTL_0_UNK2__SHIFT) & A6XX_HLSQ_FS_CNTL_0_UNK2__MASK;
7213 }
7214
7215 #define REG_A6XX_HLSQ_UNKNOWN_B981 0x0000b981
7216
7217 #define REG_A6XX_HLSQ_CONTROL_1_REG 0x0000b982
7218
7219 #define REG_A7XX_HLSQ_CONTROL_1_REG 0x0000a9c7
7220
7221 #define REG_A6XX_HLSQ_CONTROL_2_REG 0x0000b983
7222 #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
7223 #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)7224 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
7225 {
7226 return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
7227 }
7228 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00
7229 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8
A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)7230 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
7231 {
7232 return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
7233 }
7234 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000
7235 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16
A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)7236 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
7237 {
7238 return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
7239 }
7240 #define A6XX_HLSQ_CONTROL_2_REG_CENTERRHW__MASK 0xff000000
7241 #define A6XX_HLSQ_CONTROL_2_REG_CENTERRHW__SHIFT 24
A6XX_HLSQ_CONTROL_2_REG_CENTERRHW(uint32_t val)7242 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_CENTERRHW(uint32_t val)
7243 {
7244 return ((val) << A6XX_HLSQ_CONTROL_2_REG_CENTERRHW__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_CENTERRHW__MASK;
7245 }
7246
7247 #define REG_A7XX_HLSQ_CONTROL_2_REG 0x0000a9c8
7248 #define A7XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
7249 #define A7XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
A7XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)7250 static inline uint32_t A7XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
7251 {
7252 return ((val) << A7XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A7XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
7253 }
7254 #define A7XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00
7255 #define A7XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8
A7XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)7256 static inline uint32_t A7XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
7257 {
7258 return ((val) << A7XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A7XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
7259 }
7260 #define A7XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000
7261 #define A7XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16
A7XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)7262 static inline uint32_t A7XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
7263 {
7264 return ((val) << A7XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A7XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
7265 }
7266 #define A7XX_HLSQ_CONTROL_2_REG_CENTERRHW__MASK 0xff000000
7267 #define A7XX_HLSQ_CONTROL_2_REG_CENTERRHW__SHIFT 24
A7XX_HLSQ_CONTROL_2_REG_CENTERRHW(uint32_t val)7268 static inline uint32_t A7XX_HLSQ_CONTROL_2_REG_CENTERRHW(uint32_t val)
7269 {
7270 return ((val) << A7XX_HLSQ_CONTROL_2_REG_CENTERRHW__SHIFT) & A7XX_HLSQ_CONTROL_2_REG_CENTERRHW__MASK;
7271 }
7272
7273 #define REG_A6XX_HLSQ_CONTROL_3_REG 0x0000b984
7274 #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK 0x000000ff
7275 #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT 0
A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL(uint32_t val)7276 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL(uint32_t val)
7277 {
7278 return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK;
7279 }
7280 #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK 0x0000ff00
7281 #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT 8
A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL(uint32_t val)7282 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL(uint32_t val)
7283 {
7284 return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK;
7285 }
7286 #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK 0x00ff0000
7287 #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT 16
A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID(uint32_t val)7288 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID(uint32_t val)
7289 {
7290 return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK;
7291 }
7292 #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK 0xff000000
7293 #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT 24
A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID(uint32_t val)7294 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID(uint32_t val)
7295 {
7296 return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK;
7297 }
7298
7299 #define REG_A7XX_HLSQ_CONTROL_3_REG 0x0000a9c9
7300 #define A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK 0x000000ff
7301 #define A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT 0
A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL(uint32_t val)7302 static inline uint32_t A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL(uint32_t val)
7303 {
7304 return ((val) << A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT) & A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK;
7305 }
7306 #define A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK 0x0000ff00
7307 #define A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT 8
A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL(uint32_t val)7308 static inline uint32_t A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL(uint32_t val)
7309 {
7310 return ((val) << A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT) & A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK;
7311 }
7312 #define A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK 0x00ff0000
7313 #define A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT 16
A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID(uint32_t val)7314 static inline uint32_t A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID(uint32_t val)
7315 {
7316 return ((val) << A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT) & A7XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK;
7317 }
7318 #define A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK 0xff000000
7319 #define A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT 24
A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID(uint32_t val)7320 static inline uint32_t A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID(uint32_t val)
7321 {
7322 return ((val) << A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT) & A7XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK;
7323 }
7324
7325 #define REG_A6XX_HLSQ_CONTROL_4_REG 0x0000b985
7326 #define A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK 0x000000ff
7327 #define A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT 0
A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE(uint32_t val)7328 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE(uint32_t val)
7329 {
7330 return ((val) << A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK;
7331 }
7332 #define A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK 0x0000ff00
7333 #define A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT 8
A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE(uint32_t val)7334 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE(uint32_t val)
7335 {
7336 return ((val) << A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK;
7337 }
7338 #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
7339 #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)7340 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
7341 {
7342 return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
7343 }
7344 #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
7345 #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)7346 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
7347 {
7348 return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
7349 }
7350
7351 #define REG_A7XX_HLSQ_CONTROL_4_REG 0x0000a9ca
7352 #define A7XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK 0x000000ff
7353 #define A7XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT 0
A7XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE(uint32_t val)7354 static inline uint32_t A7XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE(uint32_t val)
7355 {
7356 return ((val) << A7XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT) & A7XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK;
7357 }
7358 #define A7XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK 0x0000ff00
7359 #define A7XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT 8
A7XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE(uint32_t val)7360 static inline uint32_t A7XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE(uint32_t val)
7361 {
7362 return ((val) << A7XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT) & A7XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK;
7363 }
7364 #define A7XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
7365 #define A7XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
A7XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)7366 static inline uint32_t A7XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
7367 {
7368 return ((val) << A7XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A7XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
7369 }
7370 #define A7XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
7371 #define A7XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
A7XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)7372 static inline uint32_t A7XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
7373 {
7374 return ((val) << A7XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A7XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
7375 }
7376
7377 #define REG_A6XX_HLSQ_CONTROL_5_REG 0x0000b986
7378 #define A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK 0x000000ff
7379 #define A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT 0
A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID(uint32_t val)7380 static inline uint32_t A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID(uint32_t val)
7381 {
7382 return ((val) << A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT) & A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK;
7383 }
7384 #define A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK 0x0000ff00
7385 #define A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT 8
A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID(uint32_t val)7386 static inline uint32_t A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID(uint32_t val)
7387 {
7388 return ((val) << A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT) & A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK;
7389 }
7390
7391 #define REG_A7XX_HLSQ_CONTROL_5_REG 0x0000a9cb
7392 #define A7XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK 0x000000ff
7393 #define A7XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT 0
A7XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID(uint32_t val)7394 static inline uint32_t A7XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID(uint32_t val)
7395 {
7396 return ((val) << A7XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT) & A7XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK;
7397 }
7398 #define A7XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK 0x0000ff00
7399 #define A7XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT 8
A7XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID(uint32_t val)7400 static inline uint32_t A7XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID(uint32_t val)
7401 {
7402 return ((val) << A7XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT) & A7XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK;
7403 }
7404
7405 #define REG_A6XX_HLSQ_CS_CNTL 0x0000b987
7406 #define A6XX_HLSQ_CS_CNTL_CONSTLEN__MASK 0x000000ff
7407 #define A6XX_HLSQ_CS_CNTL_CONSTLEN__SHIFT 0
A6XX_HLSQ_CS_CNTL_CONSTLEN(uint32_t val)7408 static inline uint32_t A6XX_HLSQ_CS_CNTL_CONSTLEN(uint32_t val)
7409 {
7410 return ((val >> 2) << A6XX_HLSQ_CS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_CS_CNTL_CONSTLEN__MASK;
7411 }
7412 #define A6XX_HLSQ_CS_CNTL_ENABLED 0x00000100
7413
7414 #define REG_A6XX_HLSQ_CS_NDRANGE_0 0x0000b990
7415 #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003
7416 #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)7417 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
7418 {
7419 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
7420 }
7421 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc
7422 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2
A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)7423 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
7424 {
7425 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
7426 }
7427 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000
7428 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12
A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)7429 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
7430 {
7431 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
7432 }
7433 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000
7434 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22
A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)7435 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
7436 {
7437 return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
7438 }
7439
7440 #define REG_A6XX_HLSQ_CS_NDRANGE_1 0x0000b991
7441 #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff
7442 #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)7443 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
7444 {
7445 return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
7446 }
7447
7448 #define REG_A6XX_HLSQ_CS_NDRANGE_2 0x0000b992
7449 #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff
7450 #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)7451 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
7452 {
7453 return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
7454 }
7455
7456 #define REG_A6XX_HLSQ_CS_NDRANGE_3 0x0000b993
7457 #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff
7458 #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)7459 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
7460 {
7461 return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
7462 }
7463
7464 #define REG_A6XX_HLSQ_CS_NDRANGE_4 0x0000b994
7465 #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff
7466 #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)7467 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
7468 {
7469 return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
7470 }
7471
7472 #define REG_A6XX_HLSQ_CS_NDRANGE_5 0x0000b995
7473 #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff
7474 #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)7475 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
7476 {
7477 return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
7478 }
7479
7480 #define REG_A6XX_HLSQ_CS_NDRANGE_6 0x0000b996
7481 #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff
7482 #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0
A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)7483 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
7484 {
7485 return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
7486 }
7487
7488 #define REG_A6XX_HLSQ_CS_CNTL_0 0x0000b997
7489 #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
7490 #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0
A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)7491 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
7492 {
7493 return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
7494 }
7495 #define A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__MASK 0x0000ff00
7496 #define A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__SHIFT 8
A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID(uint32_t val)7497 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID(uint32_t val)
7498 {
7499 return ((val) << A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__MASK;
7500 }
7501 #define A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__MASK 0x00ff0000
7502 #define A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__SHIFT 16
A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val)7503 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val)
7504 {
7505 return ((val) << A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__MASK;
7506 }
7507 #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
7508 #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24
A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)7509 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
7510 {
7511 return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
7512 }
7513
7514 #define REG_A6XX_HLSQ_CS_CNTL_1 0x0000b998
7515 #define A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__MASK 0x000000ff
7516 #define A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT 0
A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val)7517 static inline uint32_t A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val)
7518 {
7519 return ((val) << A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__MASK;
7520 }
7521 #define A6XX_HLSQ_CS_CNTL_1_SINGLE_SP_CORE 0x00000100
7522 #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE__MASK 0x00000200
7523 #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE__SHIFT 9
A6XX_HLSQ_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val)7524 static inline uint32_t A6XX_HLSQ_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val)
7525 {
7526 return ((val) << A6XX_HLSQ_CS_CNTL_1_THREADSIZE__SHIFT) & A6XX_HLSQ_CS_CNTL_1_THREADSIZE__MASK;
7527 }
7528 #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE_SCALAR 0x00000400
7529
7530 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X 0x0000b999
7531
7532 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000b99a
7533
7534 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000b99b
7535
7536 #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_CMD 0x0000b9a0
7537
7538 #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR 0x0000b9a1
7539 #define A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__MASK 0xffffffff
7540 #define A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__SHIFT 0
A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR(uint32_t val)7541 static inline uint32_t A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR(uint32_t val)
7542 {
7543 return ((val) << A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__SHIFT) & A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__MASK;
7544 }
7545
7546 #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_DATA 0x0000b9a3
7547
REG_A6XX_HLSQ_CS_BINDLESS_BASE(uint32_t i0)7548 static inline uint32_t REG_A6XX_HLSQ_CS_BINDLESS_BASE(uint32_t i0) { return 0x0000b9c0 + 0x2*i0; }
7549
REG_A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR(uint32_t i0)7550 static inline uint32_t REG_A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR(uint32_t i0) { return 0x0000b9c0 + 0x2*i0; }
7551 #define A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK 0x00000003
7552 #define A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT 0
A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)7553 static inline uint32_t A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)
7554 {
7555 return ((val) << A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT) & A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK;
7556 }
7557 #define A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK 0xfffffffc
7558 #define A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT 2
A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)7559 static inline uint32_t A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)
7560 {
7561 return ((val >> 2) << A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT) & A6XX_HLSQ_CS_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK;
7562 }
7563
7564 #define REG_A6XX_HLSQ_CS_UNKNOWN_B9D0 0x0000b9d0
7565 #define A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__MASK 0x0000001f
7566 #define A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__SHIFT 0
A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE(uint32_t val)7567 static inline uint32_t A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE(uint32_t val)
7568 {
7569 return ((val) << A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__SHIFT) & A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__MASK;
7570 }
7571 #define A6XX_HLSQ_CS_UNKNOWN_B9D0_UNK5 0x00000020
7572 #define A6XX_HLSQ_CS_UNKNOWN_B9D0_UNK6 0x00000040
7573
7574 #define REG_A6XX_HLSQ_DRAW_CMD 0x0000bb00
7575 #define A6XX_HLSQ_DRAW_CMD_STATE_ID__MASK 0x000000ff
7576 #define A6XX_HLSQ_DRAW_CMD_STATE_ID__SHIFT 0
A6XX_HLSQ_DRAW_CMD_STATE_ID(uint32_t val)7577 static inline uint32_t A6XX_HLSQ_DRAW_CMD_STATE_ID(uint32_t val)
7578 {
7579 return ((val) << A6XX_HLSQ_DRAW_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_DRAW_CMD_STATE_ID__MASK;
7580 }
7581
7582 #define REG_A6XX_HLSQ_DISPATCH_CMD 0x0000bb01
7583 #define A6XX_HLSQ_DISPATCH_CMD_STATE_ID__MASK 0x000000ff
7584 #define A6XX_HLSQ_DISPATCH_CMD_STATE_ID__SHIFT 0
A6XX_HLSQ_DISPATCH_CMD_STATE_ID(uint32_t val)7585 static inline uint32_t A6XX_HLSQ_DISPATCH_CMD_STATE_ID(uint32_t val)
7586 {
7587 return ((val) << A6XX_HLSQ_DISPATCH_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_DISPATCH_CMD_STATE_ID__MASK;
7588 }
7589
7590 #define REG_A6XX_HLSQ_EVENT_CMD 0x0000bb02
7591 #define A6XX_HLSQ_EVENT_CMD_STATE_ID__MASK 0x00ff0000
7592 #define A6XX_HLSQ_EVENT_CMD_STATE_ID__SHIFT 16
A6XX_HLSQ_EVENT_CMD_STATE_ID(uint32_t val)7593 static inline uint32_t A6XX_HLSQ_EVENT_CMD_STATE_ID(uint32_t val)
7594 {
7595 return ((val) << A6XX_HLSQ_EVENT_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_EVENT_CMD_STATE_ID__MASK;
7596 }
7597 #define A6XX_HLSQ_EVENT_CMD_EVENT__MASK 0x0000007f
7598 #define A6XX_HLSQ_EVENT_CMD_EVENT__SHIFT 0
A6XX_HLSQ_EVENT_CMD_EVENT(enum vgt_event_type val)7599 static inline uint32_t A6XX_HLSQ_EVENT_CMD_EVENT(enum vgt_event_type val)
7600 {
7601 return ((val) << A6XX_HLSQ_EVENT_CMD_EVENT__SHIFT) & A6XX_HLSQ_EVENT_CMD_EVENT__MASK;
7602 }
7603
7604 #define REG_A6XX_HLSQ_INVALIDATE_CMD 0x0000bb08
7605 #define A6XX_HLSQ_INVALIDATE_CMD_VS_STATE 0x00000001
7606 #define A6XX_HLSQ_INVALIDATE_CMD_HS_STATE 0x00000002
7607 #define A6XX_HLSQ_INVALIDATE_CMD_DS_STATE 0x00000004
7608 #define A6XX_HLSQ_INVALIDATE_CMD_GS_STATE 0x00000008
7609 #define A6XX_HLSQ_INVALIDATE_CMD_FS_STATE 0x00000010
7610 #define A6XX_HLSQ_INVALIDATE_CMD_CS_STATE 0x00000020
7611 #define A6XX_HLSQ_INVALIDATE_CMD_CS_IBO 0x00000040
7612 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_IBO 0x00000080
7613 #define A6XX_HLSQ_INVALIDATE_CMD_CS_SHARED_CONST 0x00080000
7614 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_SHARED_CONST 0x00000100
7615 #define A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__MASK 0x00003e00
7616 #define A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__SHIFT 9
A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS(uint32_t val)7617 static inline uint32_t A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS(uint32_t val)
7618 {
7619 return ((val) << A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__SHIFT) & A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__MASK;
7620 }
7621 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__MASK 0x0007c000
7622 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__SHIFT 14
A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS(uint32_t val)7623 static inline uint32_t A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS(uint32_t val)
7624 {
7625 return ((val) << A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__SHIFT) & A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__MASK;
7626 }
7627
7628 #define REG_A6XX_HLSQ_FS_CNTL 0x0000bb10
7629 #define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK 0x000000ff
7630 #define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT 0
A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)7631 static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
7632 {
7633 return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
7634 }
7635 #define A6XX_HLSQ_FS_CNTL_ENABLED 0x00000100
7636
7637 #define REG_A6XX_HLSQ_SHARED_CONSTS 0x0000bb11
7638 #define A6XX_HLSQ_SHARED_CONSTS_ENABLE 0x00000001
7639
REG_A6XX_HLSQ_BINDLESS_BASE(uint32_t i0)7640 static inline uint32_t REG_A6XX_HLSQ_BINDLESS_BASE(uint32_t i0) { return 0x0000bb20 + 0x2*i0; }
7641
REG_A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR(uint32_t i0)7642 static inline uint32_t REG_A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR(uint32_t i0) { return 0x0000bb20 + 0x2*i0; }
7643 #define A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK 0x00000003
7644 #define A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT 0
A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)7645 static inline uint32_t A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE(enum a6xx_bindless_descriptor_size val)
7646 {
7647 return ((val) << A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__SHIFT) & A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_DESC_SIZE__MASK;
7648 }
7649 #define A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK 0xfffffffc
7650 #define A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT 2
A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)7651 static inline uint32_t A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_ADDR(uint32_t val)
7652 {
7653 return ((val >> 2) << A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_ADDR__SHIFT) & A6XX_HLSQ_BINDLESS_BASE_DESCRIPTOR_ADDR__MASK;
7654 }
7655
7656 #define REG_A6XX_HLSQ_2D_EVENT_CMD 0x0000bd80
7657 #define A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__MASK 0x0000ff00
7658 #define A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__SHIFT 8
A6XX_HLSQ_2D_EVENT_CMD_STATE_ID(uint32_t val)7659 static inline uint32_t A6XX_HLSQ_2D_EVENT_CMD_STATE_ID(uint32_t val)
7660 {
7661 return ((val) << A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__MASK;
7662 }
7663 #define A6XX_HLSQ_2D_EVENT_CMD_EVENT__MASK 0x0000007f
7664 #define A6XX_HLSQ_2D_EVENT_CMD_EVENT__SHIFT 0
A6XX_HLSQ_2D_EVENT_CMD_EVENT(enum vgt_event_type val)7665 static inline uint32_t A6XX_HLSQ_2D_EVENT_CMD_EVENT(enum vgt_event_type val)
7666 {
7667 return ((val) << A6XX_HLSQ_2D_EVENT_CMD_EVENT__SHIFT) & A6XX_HLSQ_2D_EVENT_CMD_EVENT__MASK;
7668 }
7669
7670 #define REG_A6XX_HLSQ_UNKNOWN_BE00 0x0000be00
7671
7672 #define REG_A6XX_HLSQ_UNKNOWN_BE01 0x0000be01
7673
7674 #define REG_A6XX_HLSQ_DBG_ECO_CNTL 0x0000be04
7675
7676 #define REG_A6XX_HLSQ_ADDR_MODE_CNTL 0x0000be05
7677
7678 #define REG_A6XX_HLSQ_UNKNOWN_BE08 0x0000be08
7679
REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL(uint32_t i0)7680 static inline uint32_t REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL(uint32_t i0) { return 0x0000be10 + 0x1*i0; }
7681
7682 #define REG_A6XX_HLSQ_CONTEXT_SWITCH_GFX_PREEMPTION_SAFE_MODE 0x0000be22
7683
7684 #define REG_A7XX_SP_AHB_READ_APERTURE 0x0000c000
7685
7686 #define REG_A6XX_CP_EVENT_START 0x0000d600
7687 #define A6XX_CP_EVENT_START_STATE_ID__MASK 0x000000ff
7688 #define A6XX_CP_EVENT_START_STATE_ID__SHIFT 0
A6XX_CP_EVENT_START_STATE_ID(uint32_t val)7689 static inline uint32_t A6XX_CP_EVENT_START_STATE_ID(uint32_t val)
7690 {
7691 return ((val) << A6XX_CP_EVENT_START_STATE_ID__SHIFT) & A6XX_CP_EVENT_START_STATE_ID__MASK;
7692 }
7693
7694 #define REG_A6XX_CP_EVENT_END 0x0000d601
7695 #define A6XX_CP_EVENT_END_STATE_ID__MASK 0x000000ff
7696 #define A6XX_CP_EVENT_END_STATE_ID__SHIFT 0
A6XX_CP_EVENT_END_STATE_ID(uint32_t val)7697 static inline uint32_t A6XX_CP_EVENT_END_STATE_ID(uint32_t val)
7698 {
7699 return ((val) << A6XX_CP_EVENT_END_STATE_ID__SHIFT) & A6XX_CP_EVENT_END_STATE_ID__MASK;
7700 }
7701
7702 #define REG_A6XX_CP_2D_EVENT_START 0x0000d700
7703 #define A6XX_CP_2D_EVENT_START_STATE_ID__MASK 0x000000ff
7704 #define A6XX_CP_2D_EVENT_START_STATE_ID__SHIFT 0
A6XX_CP_2D_EVENT_START_STATE_ID(uint32_t val)7705 static inline uint32_t A6XX_CP_2D_EVENT_START_STATE_ID(uint32_t val)
7706 {
7707 return ((val) << A6XX_CP_2D_EVENT_START_STATE_ID__SHIFT) & A6XX_CP_2D_EVENT_START_STATE_ID__MASK;
7708 }
7709
7710 #define REG_A6XX_CP_2D_EVENT_END 0x0000d701
7711 #define A6XX_CP_2D_EVENT_END_STATE_ID__MASK 0x000000ff
7712 #define A6XX_CP_2D_EVENT_END_STATE_ID__SHIFT 0
A6XX_CP_2D_EVENT_END_STATE_ID(uint32_t val)7713 static inline uint32_t A6XX_CP_2D_EVENT_END_STATE_ID(uint32_t val)
7714 {
7715 return ((val) << A6XX_CP_2D_EVENT_END_STATE_ID__SHIFT) & A6XX_CP_2D_EVENT_END_STATE_ID__MASK;
7716 }
7717
7718 #define REG_A6XX_TEX_SAMP_0 0x00000000
7719 #define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
7720 #define A6XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
7721 #define A6XX_TEX_SAMP_0_XY_MAG__SHIFT 1
A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)7722 static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
7723 {
7724 return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
7725 }
7726 #define A6XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
7727 #define A6XX_TEX_SAMP_0_XY_MIN__SHIFT 3
A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)7728 static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
7729 {
7730 return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
7731 }
7732 #define A6XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
7733 #define A6XX_TEX_SAMP_0_WRAP_S__SHIFT 5
A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)7734 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
7735 {
7736 return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
7737 }
7738 #define A6XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
7739 #define A6XX_TEX_SAMP_0_WRAP_T__SHIFT 8
A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)7740 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
7741 {
7742 return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
7743 }
7744 #define A6XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
7745 #define A6XX_TEX_SAMP_0_WRAP_R__SHIFT 11
A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)7746 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
7747 {
7748 return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
7749 }
7750 #define A6XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
7751 #define A6XX_TEX_SAMP_0_ANISO__SHIFT 14
A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)7752 static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
7753 {
7754 return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
7755 }
7756 #define A6XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
7757 #define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
A6XX_TEX_SAMP_0_LOD_BIAS(float val)7758 static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
7759 {
7760 return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
7761 }
7762
7763 #define REG_A6XX_TEX_SAMP_1 0x00000001
7764 #define A6XX_TEX_SAMP_1_CLAMPENABLE 0x00000001
7765 #define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
7766 #define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)7767 static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
7768 {
7769 return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
7770 }
7771 #define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
7772 #define A6XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
7773 #define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
7774 #define A6XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
7775 #define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
A6XX_TEX_SAMP_1_MAX_LOD(float val)7776 static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
7777 {
7778 return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
7779 }
7780 #define A6XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
7781 #define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
A6XX_TEX_SAMP_1_MIN_LOD(float val)7782 static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
7783 {
7784 return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
7785 }
7786
7787 #define REG_A6XX_TEX_SAMP_2 0x00000002
7788 #define A6XX_TEX_SAMP_2_REDUCTION_MODE__MASK 0x00000003
7789 #define A6XX_TEX_SAMP_2_REDUCTION_MODE__SHIFT 0
A6XX_TEX_SAMP_2_REDUCTION_MODE(enum a6xx_reduction_mode val)7790 static inline uint32_t A6XX_TEX_SAMP_2_REDUCTION_MODE(enum a6xx_reduction_mode val)
7791 {
7792 return ((val) << A6XX_TEX_SAMP_2_REDUCTION_MODE__SHIFT) & A6XX_TEX_SAMP_2_REDUCTION_MODE__MASK;
7793 }
7794 #define A6XX_TEX_SAMP_2_CHROMA_LINEAR 0x00000020
7795 #define A6XX_TEX_SAMP_2_BCOLOR__MASK 0xffffff80
7796 #define A6XX_TEX_SAMP_2_BCOLOR__SHIFT 7
A6XX_TEX_SAMP_2_BCOLOR(uint32_t val)7797 static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR(uint32_t val)
7798 {
7799 return ((val) << A6XX_TEX_SAMP_2_BCOLOR__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR__MASK;
7800 }
7801
7802 #define REG_A6XX_TEX_SAMP_3 0x00000003
7803
7804 #define REG_A6XX_TEX_CONST_0 0x00000000
7805 #define A6XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
7806 #define A6XX_TEX_CONST_0_TILE_MODE__SHIFT 0
A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)7807 static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
7808 {
7809 return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
7810 }
7811 #define A6XX_TEX_CONST_0_SRGB 0x00000004
7812 #define A6XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
7813 #define A6XX_TEX_CONST_0_SWIZ_X__SHIFT 4
A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)7814 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
7815 {
7816 return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
7817 }
7818 #define A6XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
7819 #define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)7820 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
7821 {
7822 return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
7823 }
7824 #define A6XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
7825 #define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)7826 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
7827 {
7828 return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
7829 }
7830 #define A6XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
7831 #define A6XX_TEX_CONST_0_SWIZ_W__SHIFT 13
A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)7832 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
7833 {
7834 return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
7835 }
7836 #define A6XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
7837 #define A6XX_TEX_CONST_0_MIPLVLS__SHIFT 16
A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)7838 static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
7839 {
7840 return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
7841 }
7842 #define A6XX_TEX_CONST_0_CHROMA_MIDPOINT_X 0x00010000
7843 #define A6XX_TEX_CONST_0_CHROMA_MIDPOINT_Y 0x00040000
7844 #define A6XX_TEX_CONST_0_SAMPLES__MASK 0x00300000
7845 #define A6XX_TEX_CONST_0_SAMPLES__SHIFT 20
A6XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)7846 static inline uint32_t A6XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
7847 {
7848 return ((val) << A6XX_TEX_CONST_0_SAMPLES__SHIFT) & A6XX_TEX_CONST_0_SAMPLES__MASK;
7849 }
7850 #define A6XX_TEX_CONST_0_FMT__MASK 0x3fc00000
7851 #define A6XX_TEX_CONST_0_FMT__SHIFT 22
A6XX_TEX_CONST_0_FMT(enum a6xx_format val)7852 static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_format val)
7853 {
7854 return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
7855 }
7856 #define A6XX_TEX_CONST_0_SWAP__MASK 0xc0000000
7857 #define A6XX_TEX_CONST_0_SWAP__SHIFT 30
A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)7858 static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
7859 {
7860 return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
7861 }
7862
7863 #define REG_A6XX_TEX_CONST_1 0x00000001
7864 #define A6XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
7865 #define A6XX_TEX_CONST_1_WIDTH__SHIFT 0
A6XX_TEX_CONST_1_WIDTH(uint32_t val)7866 static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
7867 {
7868 return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
7869 }
7870 #define A6XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
7871 #define A6XX_TEX_CONST_1_HEIGHT__SHIFT 15
A6XX_TEX_CONST_1_HEIGHT(uint32_t val)7872 static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
7873 {
7874 return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
7875 }
7876
7877 #define REG_A6XX_TEX_CONST_2 0x00000002
7878 #define A6XX_TEX_CONST_2_STRUCTSIZETEXELS__MASK 0x0000fff0
7879 #define A6XX_TEX_CONST_2_STRUCTSIZETEXELS__SHIFT 4
A6XX_TEX_CONST_2_STRUCTSIZETEXELS(uint32_t val)7880 static inline uint32_t A6XX_TEX_CONST_2_STRUCTSIZETEXELS(uint32_t val)
7881 {
7882 return ((val) << A6XX_TEX_CONST_2_STRUCTSIZETEXELS__SHIFT) & A6XX_TEX_CONST_2_STRUCTSIZETEXELS__MASK;
7883 }
7884 #define A6XX_TEX_CONST_2_STARTOFFSETTEXELS__MASK 0x003f0000
7885 #define A6XX_TEX_CONST_2_STARTOFFSETTEXELS__SHIFT 16
A6XX_TEX_CONST_2_STARTOFFSETTEXELS(uint32_t val)7886 static inline uint32_t A6XX_TEX_CONST_2_STARTOFFSETTEXELS(uint32_t val)
7887 {
7888 return ((val) << A6XX_TEX_CONST_2_STARTOFFSETTEXELS__SHIFT) & A6XX_TEX_CONST_2_STARTOFFSETTEXELS__MASK;
7889 }
7890 #define A6XX_TEX_CONST_2_PITCHALIGN__MASK 0x0000000f
7891 #define A6XX_TEX_CONST_2_PITCHALIGN__SHIFT 0
A6XX_TEX_CONST_2_PITCHALIGN(uint32_t val)7892 static inline uint32_t A6XX_TEX_CONST_2_PITCHALIGN(uint32_t val)
7893 {
7894 return ((val) << A6XX_TEX_CONST_2_PITCHALIGN__SHIFT) & A6XX_TEX_CONST_2_PITCHALIGN__MASK;
7895 }
7896 #define A6XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
7897 #define A6XX_TEX_CONST_2_PITCH__SHIFT 7
A6XX_TEX_CONST_2_PITCH(uint32_t val)7898 static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
7899 {
7900 return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
7901 }
7902 #define A6XX_TEX_CONST_2_TYPE__MASK 0xe0000000
7903 #define A6XX_TEX_CONST_2_TYPE__SHIFT 29
A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)7904 static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
7905 {
7906 return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
7907 }
7908
7909 #define REG_A6XX_TEX_CONST_3 0x00000003
7910 #define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
7911 #define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)7912 static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
7913 {
7914 return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
7915 }
7916 #define A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK 0x07800000
7917 #define A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT 23
A6XX_TEX_CONST_3_MIN_LAYERSZ(uint32_t val)7918 static inline uint32_t A6XX_TEX_CONST_3_MIN_LAYERSZ(uint32_t val)
7919 {
7920 return ((val >> 12) << A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT) & A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK;
7921 }
7922 #define A6XX_TEX_CONST_3_TILE_ALL 0x08000000
7923 #define A6XX_TEX_CONST_3_FLAG 0x10000000
7924
7925 #define REG_A6XX_TEX_CONST_4 0x00000004
7926 #define A6XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
7927 #define A6XX_TEX_CONST_4_BASE_LO__SHIFT 5
A6XX_TEX_CONST_4_BASE_LO(uint32_t val)7928 static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
7929 {
7930 return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
7931 }
7932
7933 #define REG_A6XX_TEX_CONST_5 0x00000005
7934 #define A6XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
7935 #define A6XX_TEX_CONST_5_BASE_HI__SHIFT 0
A6XX_TEX_CONST_5_BASE_HI(uint32_t val)7936 static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
7937 {
7938 return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
7939 }
7940 #define A6XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
7941 #define A6XX_TEX_CONST_5_DEPTH__SHIFT 17
A6XX_TEX_CONST_5_DEPTH(uint32_t val)7942 static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
7943 {
7944 return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
7945 }
7946
7947 #define REG_A6XX_TEX_CONST_6 0x00000006
7948 #define A6XX_TEX_CONST_6_MIN_LOD_CLAMP__MASK 0x00000fff
7949 #define A6XX_TEX_CONST_6_MIN_LOD_CLAMP__SHIFT 0
A6XX_TEX_CONST_6_MIN_LOD_CLAMP(float val)7950 static inline uint32_t A6XX_TEX_CONST_6_MIN_LOD_CLAMP(float val)
7951 {
7952 return ((((uint32_t)(val * 256.0))) << A6XX_TEX_CONST_6_MIN_LOD_CLAMP__SHIFT) & A6XX_TEX_CONST_6_MIN_LOD_CLAMP__MASK;
7953 }
7954 #define A6XX_TEX_CONST_6_PLANE_PITCH__MASK 0xffffff00
7955 #define A6XX_TEX_CONST_6_PLANE_PITCH__SHIFT 8
A6XX_TEX_CONST_6_PLANE_PITCH(uint32_t val)7956 static inline uint32_t A6XX_TEX_CONST_6_PLANE_PITCH(uint32_t val)
7957 {
7958 return ((val) << A6XX_TEX_CONST_6_PLANE_PITCH__SHIFT) & A6XX_TEX_CONST_6_PLANE_PITCH__MASK;
7959 }
7960
7961 #define REG_A6XX_TEX_CONST_7 0x00000007
7962 #define A6XX_TEX_CONST_7_FLAG_LO__MASK 0xffffffe0
7963 #define A6XX_TEX_CONST_7_FLAG_LO__SHIFT 5
A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)7964 static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
7965 {
7966 return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
7967 }
7968
7969 #define REG_A6XX_TEX_CONST_8 0x00000008
7970 #define A6XX_TEX_CONST_8_FLAG_HI__MASK 0x0001ffff
7971 #define A6XX_TEX_CONST_8_FLAG_HI__SHIFT 0
A6XX_TEX_CONST_8_FLAG_HI(uint32_t val)7972 static inline uint32_t A6XX_TEX_CONST_8_FLAG_HI(uint32_t val)
7973 {
7974 return ((val) << A6XX_TEX_CONST_8_FLAG_HI__SHIFT) & A6XX_TEX_CONST_8_FLAG_HI__MASK;
7975 }
7976
7977 #define REG_A6XX_TEX_CONST_9 0x00000009
7978 #define A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__MASK 0x0001ffff
7979 #define A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0
A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)7980 static inline uint32_t A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
7981 {
7982 return ((val >> 4) << A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__MASK;
7983 }
7984
7985 #define REG_A6XX_TEX_CONST_10 0x0000000a
7986 #define A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__MASK 0x0000007f
7987 #define A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__SHIFT 0
A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH(uint32_t val)7988 static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH(uint32_t val)
7989 {
7990 return ((val >> 6) << A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__MASK;
7991 }
7992 #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__MASK 0x00000f00
7993 #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__SHIFT 8
A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW(uint32_t val)7994 static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW(uint32_t val)
7995 {
7996 return ((val) << A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__MASK;
7997 }
7998 #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__MASK 0x0000f000
7999 #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__SHIFT 12
A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH(uint32_t val)8000 static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH(uint32_t val)
8001 {
8002 return ((val) << A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__MASK;
8003 }
8004
8005 #define REG_A6XX_TEX_CONST_11 0x0000000b
8006
8007 #define REG_A6XX_TEX_CONST_12 0x0000000c
8008
8009 #define REG_A6XX_TEX_CONST_13 0x0000000d
8010
8011 #define REG_A6XX_TEX_CONST_14 0x0000000e
8012
8013 #define REG_A6XX_TEX_CONST_15 0x0000000f
8014
8015 #define REG_A6XX_UBO_0 0x00000000
8016 #define A6XX_UBO_0_BASE_LO__MASK 0xffffffff
8017 #define A6XX_UBO_0_BASE_LO__SHIFT 0
A6XX_UBO_0_BASE_LO(uint32_t val)8018 static inline uint32_t A6XX_UBO_0_BASE_LO(uint32_t val)
8019 {
8020 return ((val) << A6XX_UBO_0_BASE_LO__SHIFT) & A6XX_UBO_0_BASE_LO__MASK;
8021 }
8022
8023 #define REG_A6XX_UBO_1 0x00000001
8024 #define A6XX_UBO_1_BASE_HI__MASK 0x0001ffff
8025 #define A6XX_UBO_1_BASE_HI__SHIFT 0
A6XX_UBO_1_BASE_HI(uint32_t val)8026 static inline uint32_t A6XX_UBO_1_BASE_HI(uint32_t val)
8027 {
8028 return ((val) << A6XX_UBO_1_BASE_HI__SHIFT) & A6XX_UBO_1_BASE_HI__MASK;
8029 }
8030 #define A6XX_UBO_1_SIZE__MASK 0xfffe0000
8031 #define A6XX_UBO_1_SIZE__SHIFT 17
A6XX_UBO_1_SIZE(uint32_t val)8032 static inline uint32_t A6XX_UBO_1_SIZE(uint32_t val)
8033 {
8034 return ((val) << A6XX_UBO_1_SIZE__SHIFT) & A6XX_UBO_1_SIZE__MASK;
8035 }
8036
8037 #define REG_A6XX_PDC_GPU_ENABLE_PDC 0x00001140
8038
8039 #define REG_A6XX_PDC_GPU_SEQ_START_ADDR 0x00001148
8040
8041 #define REG_A6XX_PDC_GPU_TCS0_CONTROL 0x00001540
8042
8043 #define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK 0x00001541
8044
8045 #define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK 0x00001542
8046
8047 #define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID 0x00001543
8048
8049 #define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR 0x00001544
8050
8051 #define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA 0x00001545
8052
8053 #define REG_A6XX_PDC_GPU_TCS1_CONTROL 0x00001572
8054
8055 #define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK 0x00001573
8056
8057 #define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK 0x00001574
8058
8059 #define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID 0x00001575
8060
8061 #define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR 0x00001576
8062
8063 #define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA 0x00001577
8064
8065 #define REG_A6XX_PDC_GPU_TCS2_CONTROL 0x000015a4
8066
8067 #define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK 0x000015a5
8068
8069 #define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK 0x000015a6
8070
8071 #define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID 0x000015a7
8072
8073 #define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR 0x000015a8
8074
8075 #define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA 0x000015a9
8076
8077 #define REG_A6XX_PDC_GPU_TCS3_CONTROL 0x000015d6
8078
8079 #define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK 0x000015d7
8080
8081 #define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK 0x000015d8
8082
8083 #define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID 0x000015d9
8084
8085 #define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR 0x000015da
8086
8087 #define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA 0x000015db
8088
8089 #define REG_A6XX_PDC_GPU_SEQ_MEM_0 0x00000000
8090
8091 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A 0x00000000
8092 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK 0x000000ff
8093 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT 0
A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val)8094 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val)
8095 {
8096 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK;
8097 }
8098 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK 0x0000ff00
8099 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT 8
A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val)8100 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val)
8101 {
8102 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK;
8103 }
8104
8105 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B 0x00000001
8106
8107 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C 0x00000002
8108
8109 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D 0x00000003
8110
8111 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT 0x00000004
8112 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
8113 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)8114 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
8115 {
8116 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
8117 }
8118 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
8119 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)8120 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
8121 {
8122 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
8123 }
8124 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
8125 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)8126 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
8127 {
8128 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
8129 }
8130
8131 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM 0x00000005
8132 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
8133 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)8134 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
8135 {
8136 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
8137 }
8138
8139 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0 0x00000008
8140
8141 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1 0x00000009
8142
8143 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2 0x0000000a
8144
8145 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3 0x0000000b
8146
8147 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0 0x0000000c
8148
8149 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1 0x0000000d
8150
8151 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2 0x0000000e
8152
8153 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3 0x0000000f
8154
8155 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000010
8156 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
8157 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)8158 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
8159 {
8160 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
8161 }
8162 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
8163 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)8164 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
8165 {
8166 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
8167 }
8168 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
8169 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)8170 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
8171 {
8172 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
8173 }
8174 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
8175 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)8176 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
8177 {
8178 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
8179 }
8180 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
8181 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)8182 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
8183 {
8184 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
8185 }
8186 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
8187 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)8188 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
8189 {
8190 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
8191 }
8192 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
8193 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)8194 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
8195 {
8196 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
8197 }
8198 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
8199 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)8200 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
8201 {
8202 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
8203 }
8204
8205 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000011
8206 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
8207 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)8208 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
8209 {
8210 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
8211 }
8212 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
8213 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)8214 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
8215 {
8216 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
8217 }
8218 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
8219 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)8220 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
8221 {
8222 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
8223 }
8224 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
8225 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)8226 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
8227 {
8228 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
8229 }
8230 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
8231 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)8232 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
8233 {
8234 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
8235 }
8236 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
8237 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)8238 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
8239 {
8240 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
8241 }
8242 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
8243 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)8244 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
8245 {
8246 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
8247 }
8248 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
8249 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)8250 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
8251 {
8252 return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
8253 }
8254
8255 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000002f
8256
8257 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000030
8258
8259 #define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_0 0x00000001
8260
8261 #define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_1 0x00000002
8262
8263 #define REG_A7XX_CX_MISC_TCM_RET_CNTL 0x00000039
8264
8265 #endif /* A6XX_XML */
8266