1 /*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24 #include <linux/component.h>
25 #include <linux/kernel.h>
26
27 #include <drm/drm_edid.h>
28 #include <drm/drm_eld.h>
29 #include <drm/drm_fixed.h>
30 #include <drm/intel/i915_component.h>
31
32 #include "i915_drv.h"
33 #include "intel_atomic.h"
34 #include "intel_audio.h"
35 #include "intel_audio_regs.h"
36 #include "intel_cdclk.h"
37 #include "intel_crtc.h"
38 #include "intel_de.h"
39 #include "intel_display_types.h"
40 #include "intel_lpe_audio.h"
41
42 /**
43 * DOC: High Definition Audio over HDMI and Display Port
44 *
45 * The graphics and audio drivers together support High Definition Audio over
46 * HDMI and Display Port. The audio programming sequences are divided into audio
47 * codec and controller enable and disable sequences. The graphics driver
48 * handles the audio codec sequences, while the audio driver handles the audio
49 * controller sequences.
50 *
51 * The disable sequences must be performed before disabling the transcoder or
52 * port. The enable sequences may only be performed after enabling the
53 * transcoder and port, and after completed link training. Therefore the audio
54 * enable/disable sequences are part of the modeset sequence.
55 *
56 * The codec and controller sequences could be done either parallel or serial,
57 * but generally the ELDV/PD change in the codec sequence indicates to the audio
58 * driver that the controller sequence should start. Indeed, most of the
59 * co-operation between the graphics and audio drivers is handled via audio
60 * related registers. (The notable exception is the power management, not
61 * covered here.)
62 *
63 * The struct &i915_audio_component is used to interact between the graphics
64 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
65 * defined in graphics driver and called in audio driver. The
66 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
67 */
68
69 struct intel_audio_funcs {
70 void (*audio_codec_enable)(struct intel_encoder *encoder,
71 const struct intel_crtc_state *crtc_state,
72 const struct drm_connector_state *conn_state);
73 void (*audio_codec_disable)(struct intel_encoder *encoder,
74 const struct intel_crtc_state *old_crtc_state,
75 const struct drm_connector_state *old_conn_state);
76 void (*audio_codec_get_config)(struct intel_encoder *encoder,
77 struct intel_crtc_state *crtc_state);
78 };
79
80 struct hdmi_aud_ncts {
81 int sample_rate;
82 int clock;
83 int n;
84 int cts;
85 };
86
87 static const struct {
88 int clock;
89 u32 config;
90 } hdmi_audio_clock[] = {
91 { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
92 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
93 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
94 { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
95 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
96 { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
97 { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
98 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
99 { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
100 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
101 { 296703, AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 },
102 { 297000, AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 },
103 { 593407, AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 },
104 { 594000, AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 },
105 };
106
107 /* HDMI N/CTS table */
108 #define TMDS_297M 297000
109 #define TMDS_296M 296703
110 #define TMDS_594M 594000
111 #define TMDS_593M 593407
112
113 static const struct hdmi_aud_ncts hdmi_aud_ncts_24bpp[] = {
114 { 32000, TMDS_296M, 5824, 421875 },
115 { 32000, TMDS_297M, 3072, 222750 },
116 { 32000, TMDS_593M, 5824, 843750 },
117 { 32000, TMDS_594M, 3072, 445500 },
118 { 44100, TMDS_296M, 4459, 234375 },
119 { 44100, TMDS_297M, 4704, 247500 },
120 { 44100, TMDS_593M, 8918, 937500 },
121 { 44100, TMDS_594M, 9408, 990000 },
122 { 88200, TMDS_296M, 8918, 234375 },
123 { 88200, TMDS_297M, 9408, 247500 },
124 { 88200, TMDS_593M, 17836, 937500 },
125 { 88200, TMDS_594M, 18816, 990000 },
126 { 176400, TMDS_296M, 17836, 234375 },
127 { 176400, TMDS_297M, 18816, 247500 },
128 { 176400, TMDS_593M, 35672, 937500 },
129 { 176400, TMDS_594M, 37632, 990000 },
130 { 48000, TMDS_296M, 5824, 281250 },
131 { 48000, TMDS_297M, 5120, 247500 },
132 { 48000, TMDS_593M, 5824, 562500 },
133 { 48000, TMDS_594M, 6144, 594000 },
134 { 96000, TMDS_296M, 11648, 281250 },
135 { 96000, TMDS_297M, 10240, 247500 },
136 { 96000, TMDS_593M, 11648, 562500 },
137 { 96000, TMDS_594M, 12288, 594000 },
138 { 192000, TMDS_296M, 23296, 281250 },
139 { 192000, TMDS_297M, 20480, 247500 },
140 { 192000, TMDS_593M, 23296, 562500 },
141 { 192000, TMDS_594M, 24576, 594000 },
142 };
143
144 /* Appendix C - N & CTS values for deep color from HDMI 2.0 spec*/
145 /* HDMI N/CTS table for 10 bit deep color(30 bpp)*/
146 #define TMDS_371M 371250
147 #define TMDS_370M 370878
148
149 static const struct hdmi_aud_ncts hdmi_aud_ncts_30bpp[] = {
150 { 32000, TMDS_370M, 5824, 527344 },
151 { 32000, TMDS_371M, 6144, 556875 },
152 { 44100, TMDS_370M, 8918, 585938 },
153 { 44100, TMDS_371M, 4704, 309375 },
154 { 88200, TMDS_370M, 17836, 585938 },
155 { 88200, TMDS_371M, 9408, 309375 },
156 { 176400, TMDS_370M, 35672, 585938 },
157 { 176400, TMDS_371M, 18816, 309375 },
158 { 48000, TMDS_370M, 11648, 703125 },
159 { 48000, TMDS_371M, 5120, 309375 },
160 { 96000, TMDS_370M, 23296, 703125 },
161 { 96000, TMDS_371M, 10240, 309375 },
162 { 192000, TMDS_370M, 46592, 703125 },
163 { 192000, TMDS_371M, 20480, 309375 },
164 };
165
166 /* HDMI N/CTS table for 12 bit deep color(36 bpp)*/
167 #define TMDS_445_5M 445500
168 #define TMDS_445M 445054
169
170 static const struct hdmi_aud_ncts hdmi_aud_ncts_36bpp[] = {
171 { 32000, TMDS_445M, 5824, 632813 },
172 { 32000, TMDS_445_5M, 4096, 445500 },
173 { 44100, TMDS_445M, 8918, 703125 },
174 { 44100, TMDS_445_5M, 4704, 371250 },
175 { 88200, TMDS_445M, 17836, 703125 },
176 { 88200, TMDS_445_5M, 9408, 371250 },
177 { 176400, TMDS_445M, 35672, 703125 },
178 { 176400, TMDS_445_5M, 18816, 371250 },
179 { 48000, TMDS_445M, 5824, 421875 },
180 { 48000, TMDS_445_5M, 5120, 371250 },
181 { 96000, TMDS_445M, 11648, 421875 },
182 { 96000, TMDS_445_5M, 10240, 371250 },
183 { 192000, TMDS_445M, 23296, 421875 },
184 { 192000, TMDS_445_5M, 20480, 371250 },
185 };
186
187 /*
188 * WA_14020863754: Implement Audio Workaround
189 * Corner case with Min Hblank Fix can cause audio hang
190 */
needs_wa_14020863754(struct intel_display * display)191 static bool needs_wa_14020863754(struct intel_display *display)
192 {
193 return DISPLAY_VERx100(display) == 3000 ||
194 DISPLAY_VERx100(display) == 2000 ||
195 DISPLAY_VERx100(display) == 1401;
196 }
197
198 /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
audio_config_hdmi_pixel_clock(const struct intel_crtc_state * crtc_state)199 static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_state)
200 {
201 struct intel_display *display = to_intel_display(crtc_state);
202 const struct drm_display_mode *adjusted_mode =
203 &crtc_state->hw.adjusted_mode;
204 int i;
205
206 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
207 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
208 break;
209 }
210
211 if (DISPLAY_VER(display) < 12 && adjusted_mode->crtc_clock > 148500)
212 i = ARRAY_SIZE(hdmi_audio_clock);
213
214 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
215 drm_dbg_kms(display->drm,
216 "HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
217 adjusted_mode->crtc_clock);
218 i = 1;
219 }
220
221 drm_dbg_kms(display->drm,
222 "Configuring HDMI audio for pixel clock %d (0x%08x)\n",
223 hdmi_audio_clock[i].clock,
224 hdmi_audio_clock[i].config);
225
226 return hdmi_audio_clock[i].config;
227 }
228
audio_config_hdmi_get_n(const struct intel_crtc_state * crtc_state,int rate)229 static int audio_config_hdmi_get_n(const struct intel_crtc_state *crtc_state,
230 int rate)
231 {
232 const struct hdmi_aud_ncts *hdmi_ncts_table;
233 int i, size;
234
235 if (crtc_state->pipe_bpp == 36) {
236 hdmi_ncts_table = hdmi_aud_ncts_36bpp;
237 size = ARRAY_SIZE(hdmi_aud_ncts_36bpp);
238 } else if (crtc_state->pipe_bpp == 30) {
239 hdmi_ncts_table = hdmi_aud_ncts_30bpp;
240 size = ARRAY_SIZE(hdmi_aud_ncts_30bpp);
241 } else {
242 hdmi_ncts_table = hdmi_aud_ncts_24bpp;
243 size = ARRAY_SIZE(hdmi_aud_ncts_24bpp);
244 }
245
246 for (i = 0; i < size; i++) {
247 if (rate == hdmi_ncts_table[i].sample_rate &&
248 crtc_state->port_clock == hdmi_ncts_table[i].clock) {
249 return hdmi_ncts_table[i].n;
250 }
251 }
252 return 0;
253 }
254
255 /* ELD buffer size in dwords */
g4x_eld_buffer_size(struct intel_display * display)256 static int g4x_eld_buffer_size(struct intel_display *display)
257 {
258 u32 tmp;
259
260 tmp = intel_de_read(display, G4X_AUD_CNTL_ST);
261
262 return REG_FIELD_GET(G4X_ELD_BUFFER_SIZE_MASK, tmp);
263 }
264
g4x_audio_codec_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)265 static void g4x_audio_codec_get_config(struct intel_encoder *encoder,
266 struct intel_crtc_state *crtc_state)
267 {
268 struct intel_display *display = to_intel_display(encoder);
269 u32 *eld = (u32 *)crtc_state->eld;
270 int eld_buffer_size, len, i;
271 u32 tmp;
272
273 tmp = intel_de_read(display, G4X_AUD_CNTL_ST);
274 if ((tmp & G4X_ELD_VALID) == 0)
275 return;
276
277 intel_de_rmw(display, G4X_AUD_CNTL_ST, G4X_ELD_ADDRESS_MASK, 0);
278
279 eld_buffer_size = g4x_eld_buffer_size(display);
280 len = min_t(int, sizeof(crtc_state->eld) / 4, eld_buffer_size);
281
282 for (i = 0; i < len; i++)
283 eld[i] = intel_de_read(display, G4X_HDMIW_HDMIEDID);
284 }
285
g4x_audio_codec_disable(struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)286 static void g4x_audio_codec_disable(struct intel_encoder *encoder,
287 const struct intel_crtc_state *old_crtc_state,
288 const struct drm_connector_state *old_conn_state)
289 {
290 struct intel_display *display = to_intel_display(encoder);
291 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
292
293 /* Invalidate ELD */
294 intel_de_rmw(display, G4X_AUD_CNTL_ST,
295 G4X_ELD_VALID, 0);
296
297 intel_crtc_wait_for_next_vblank(crtc);
298 intel_crtc_wait_for_next_vblank(crtc);
299 }
300
g4x_audio_codec_enable(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)301 static void g4x_audio_codec_enable(struct intel_encoder *encoder,
302 const struct intel_crtc_state *crtc_state,
303 const struct drm_connector_state *conn_state)
304 {
305 struct intel_display *display = to_intel_display(encoder);
306 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
307 const u32 *eld = (const u32 *)crtc_state->eld;
308 int eld_buffer_size, len, i;
309
310 intel_crtc_wait_for_next_vblank(crtc);
311
312 intel_de_rmw(display, G4X_AUD_CNTL_ST,
313 G4X_ELD_VALID | G4X_ELD_ADDRESS_MASK, 0);
314
315 eld_buffer_size = g4x_eld_buffer_size(display);
316 len = min(drm_eld_size(crtc_state->eld) / 4, eld_buffer_size);
317
318 for (i = 0; i < len; i++)
319 intel_de_write(display, G4X_HDMIW_HDMIEDID, eld[i]);
320 for (; i < eld_buffer_size; i++)
321 intel_de_write(display, G4X_HDMIW_HDMIEDID, 0);
322
323 drm_WARN_ON(display->drm,
324 (intel_de_read(display, G4X_AUD_CNTL_ST) & G4X_ELD_ADDRESS_MASK) != 0);
325
326 intel_de_rmw(display, G4X_AUD_CNTL_ST,
327 0, G4X_ELD_VALID);
328 }
329
330 static void
hsw_dp_audio_config_update(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)331 hsw_dp_audio_config_update(struct intel_encoder *encoder,
332 const struct intel_crtc_state *crtc_state)
333 {
334 struct intel_display *display = to_intel_display(encoder);
335 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
336
337 /* Enable time stamps. Let HW calculate Maud/Naud values */
338 intel_de_rmw(display, HSW_AUD_CFG(cpu_transcoder),
339 AUD_CONFIG_N_VALUE_INDEX |
340 AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK |
341 AUD_CONFIG_UPPER_N_MASK |
342 AUD_CONFIG_LOWER_N_MASK |
343 AUD_CONFIG_N_PROG_ENABLE,
344 AUD_CONFIG_N_VALUE_INDEX);
345
346 }
347
348 static void
hsw_hdmi_audio_config_update(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)349 hsw_hdmi_audio_config_update(struct intel_encoder *encoder,
350 const struct intel_crtc_state *crtc_state)
351 {
352 struct intel_display *display = to_intel_display(encoder);
353 struct i915_audio_component *acomp = display->audio.component;
354 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
355 enum port port = encoder->port;
356 int n, rate;
357 u32 tmp;
358
359 rate = acomp ? acomp->aud_sample_rate[port] : 0;
360
361 tmp = intel_de_read(display, HSW_AUD_CFG(cpu_transcoder));
362 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
363 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
364 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
365 tmp |= audio_config_hdmi_pixel_clock(crtc_state);
366
367 n = audio_config_hdmi_get_n(crtc_state, rate);
368 if (n != 0) {
369 drm_dbg_kms(display->drm, "using N %d\n", n);
370
371 tmp &= ~AUD_CONFIG_N_MASK;
372 tmp |= AUD_CONFIG_N(n);
373 tmp |= AUD_CONFIG_N_PROG_ENABLE;
374 } else {
375 drm_dbg_kms(display->drm, "using automatic N\n");
376 }
377
378 intel_de_write(display, HSW_AUD_CFG(cpu_transcoder), tmp);
379
380 /*
381 * Let's disable "Enable CTS or M Prog bit"
382 * and let HW calculate the value
383 */
384 tmp = intel_de_read(display, HSW_AUD_M_CTS_ENABLE(cpu_transcoder));
385 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
386 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
387 intel_de_write(display, HSW_AUD_M_CTS_ENABLE(cpu_transcoder), tmp);
388 }
389
390 static void
hsw_audio_config_update(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)391 hsw_audio_config_update(struct intel_encoder *encoder,
392 const struct intel_crtc_state *crtc_state)
393 {
394 if (intel_crtc_has_dp_encoder(crtc_state))
395 hsw_dp_audio_config_update(encoder, crtc_state);
396 else
397 hsw_hdmi_audio_config_update(encoder, crtc_state);
398 }
399
hsw_audio_codec_disable(struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)400 static void hsw_audio_codec_disable(struct intel_encoder *encoder,
401 const struct intel_crtc_state *old_crtc_state,
402 const struct drm_connector_state *old_conn_state)
403 {
404 struct intel_display *display = to_intel_display(encoder);
405 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
406 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
407
408 mutex_lock(&display->audio.mutex);
409
410 /* Disable timestamps */
411 intel_de_rmw(display, HSW_AUD_CFG(cpu_transcoder),
412 AUD_CONFIG_N_VALUE_INDEX |
413 AUD_CONFIG_UPPER_N_MASK |
414 AUD_CONFIG_LOWER_N_MASK,
415 AUD_CONFIG_N_PROG_ENABLE |
416 (intel_crtc_has_dp_encoder(old_crtc_state) ?
417 AUD_CONFIG_N_VALUE_INDEX : 0));
418
419 /* Invalidate ELD */
420 intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
421 AUDIO_ELD_VALID(cpu_transcoder), 0);
422
423 intel_crtc_wait_for_next_vblank(crtc);
424 intel_crtc_wait_for_next_vblank(crtc);
425
426 /* Disable audio presence detect */
427 intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
428 AUDIO_OUTPUT_ENABLE(cpu_transcoder), 0);
429
430 if (needs_wa_14020863754(display))
431 intel_de_rmw(display, AUD_CHICKENBIT_REG3, DACBE_DISABLE_MIN_HBLANK_FIX, 0);
432
433 mutex_unlock(&display->audio.mutex);
434 }
435
calc_hblank_early_prog(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)436 static unsigned int calc_hblank_early_prog(struct intel_encoder *encoder,
437 const struct intel_crtc_state *crtc_state)
438 {
439 struct intel_display *display = to_intel_display(encoder);
440 unsigned int link_clks_available, link_clks_required;
441 unsigned int tu_data, tu_line, link_clks_active;
442 unsigned int h_active, h_total, hblank_delta, pixel_clk;
443 unsigned int fec_coeff, cdclk, vdsc_bppx16;
444 unsigned int link_clk, lanes;
445 unsigned int hblank_rise;
446
447 h_active = crtc_state->hw.adjusted_mode.crtc_hdisplay;
448 h_total = crtc_state->hw.adjusted_mode.crtc_htotal;
449 pixel_clk = crtc_state->hw.adjusted_mode.crtc_clock;
450 vdsc_bppx16 = crtc_state->dsc.compressed_bpp_x16;
451 cdclk = display->cdclk.hw.cdclk;
452 /* fec= 0.972261, using rounding multiplier of 1000000 */
453 fec_coeff = 972261;
454 link_clk = crtc_state->port_clock;
455 lanes = crtc_state->lane_count;
456
457 drm_dbg_kms(display->drm,
458 "h_active = %u link_clk = %u : lanes = %u vdsc_bpp = " FXP_Q4_FMT " cdclk = %u\n",
459 h_active, link_clk, lanes, FXP_Q4_ARGS(vdsc_bppx16), cdclk);
460
461 if (WARN_ON(!link_clk || !pixel_clk || !lanes || !vdsc_bppx16 || !cdclk))
462 return 0;
463
464 link_clks_available = (h_total - h_active) * link_clk / pixel_clk - 28;
465 link_clks_required = DIV_ROUND_UP(192000 * h_total, 1000 * pixel_clk) * (48 / lanes + 2);
466
467 if (link_clks_available > link_clks_required)
468 hblank_delta = 32;
469 else
470 hblank_delta = DIV64_U64_ROUND_UP(mul_u32_u32(5 * (link_clk + cdclk), pixel_clk),
471 mul_u32_u32(link_clk, cdclk));
472
473 tu_data = div64_u64(mul_u32_u32(pixel_clk * vdsc_bppx16 * 8, 1000000),
474 mul_u32_u32(link_clk * lanes * 16, fec_coeff));
475 tu_line = div64_u64(h_active * mul_u32_u32(link_clk, fec_coeff),
476 mul_u32_u32(64 * pixel_clk, 1000000));
477 link_clks_active = (tu_line - 1) * 64 + tu_data;
478
479 hblank_rise = (link_clks_active + 6 * DIV_ROUND_UP(link_clks_active, 250) + 4) * pixel_clk / link_clk;
480
481 return h_active - hblank_rise + hblank_delta;
482 }
483
calc_samples_room(const struct intel_crtc_state * crtc_state)484 static unsigned int calc_samples_room(const struct intel_crtc_state *crtc_state)
485 {
486 unsigned int h_active, h_total, pixel_clk;
487 unsigned int link_clk, lanes;
488
489 h_active = crtc_state->hw.adjusted_mode.hdisplay;
490 h_total = crtc_state->hw.adjusted_mode.htotal;
491 pixel_clk = crtc_state->hw.adjusted_mode.clock;
492 link_clk = crtc_state->port_clock;
493 lanes = crtc_state->lane_count;
494
495 return ((h_total - h_active) * link_clk - 12 * pixel_clk) /
496 (pixel_clk * (48 / lanes + 2));
497 }
498
enable_audio_dsc_wa(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)499 static void enable_audio_dsc_wa(struct intel_encoder *encoder,
500 const struct intel_crtc_state *crtc_state)
501 {
502 struct intel_display *display = to_intel_display(encoder);
503 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
504 unsigned int hblank_early_prog, samples_room;
505 unsigned int val;
506
507 if (DISPLAY_VER(display) < 11)
508 return;
509
510 val = intel_de_read(display, AUD_CONFIG_BE);
511
512 if (DISPLAY_VER(display) == 11)
513 val |= HBLANK_EARLY_ENABLE_ICL(cpu_transcoder);
514 else if (DISPLAY_VER(display) >= 12)
515 val |= HBLANK_EARLY_ENABLE_TGL(cpu_transcoder);
516
517 if (crtc_state->dsc.compression_enable &&
518 crtc_state->hw.adjusted_mode.hdisplay >= 3840 &&
519 crtc_state->hw.adjusted_mode.vdisplay >= 2160) {
520 /* Get hblank early enable value required */
521 val &= ~HBLANK_START_COUNT_MASK(cpu_transcoder);
522 hblank_early_prog = calc_hblank_early_prog(encoder, crtc_state);
523 if (hblank_early_prog < 32)
524 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_32);
525 else if (hblank_early_prog < 64)
526 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_64);
527 else if (hblank_early_prog < 96)
528 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_96);
529 else
530 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_128);
531
532 /* Get samples room value required */
533 val &= ~NUMBER_SAMPLES_PER_LINE_MASK(cpu_transcoder);
534 samples_room = calc_samples_room(crtc_state);
535 if (samples_room < 3)
536 val |= NUMBER_SAMPLES_PER_LINE(cpu_transcoder, samples_room);
537 else /* Program 0 i.e "All Samples available in buffer" */
538 val |= NUMBER_SAMPLES_PER_LINE(cpu_transcoder, 0x0);
539 }
540
541 intel_de_write(display, AUD_CONFIG_BE, val);
542 }
543
hsw_audio_codec_enable(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)544 static void hsw_audio_codec_enable(struct intel_encoder *encoder,
545 const struct intel_crtc_state *crtc_state,
546 const struct drm_connector_state *conn_state)
547 {
548 struct intel_display *display = to_intel_display(encoder);
549 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
550 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
551
552 mutex_lock(&display->audio.mutex);
553
554 /* Enable Audio WA for 4k DSC usecases */
555 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP))
556 enable_audio_dsc_wa(encoder, crtc_state);
557
558 if (needs_wa_14020863754(display))
559 intel_de_rmw(display, AUD_CHICKENBIT_REG3, 0, DACBE_DISABLE_MIN_HBLANK_FIX);
560
561 /* Enable audio presence detect */
562 intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
563 0, AUDIO_OUTPUT_ENABLE(cpu_transcoder));
564
565 intel_crtc_wait_for_next_vblank(crtc);
566
567 /* Invalidate ELD */
568 intel_de_rmw(display, HSW_AUD_PIN_ELD_CP_VLD,
569 AUDIO_ELD_VALID(cpu_transcoder), 0);
570
571 /*
572 * The audio component is used to convey the ELD
573 * instead using of the hardware ELD buffer.
574 */
575
576 /* Enable timestamps */
577 hsw_audio_config_update(encoder, crtc_state);
578
579 mutex_unlock(&display->audio.mutex);
580 }
581
582 struct ibx_audio_regs {
583 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
584 };
585
ibx_audio_regs_init(struct intel_display * display,enum pipe pipe,struct ibx_audio_regs * regs)586 static void ibx_audio_regs_init(struct intel_display *display,
587 enum pipe pipe,
588 struct ibx_audio_regs *regs)
589 {
590 struct drm_i915_private *i915 = to_i915(display->drm);
591
592 if (display->platform.valleyview || display->platform.cherryview) {
593 regs->hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
594 regs->aud_config = VLV_AUD_CFG(pipe);
595 regs->aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
596 regs->aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
597 } else if (HAS_PCH_CPT(i915)) {
598 regs->hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
599 regs->aud_config = CPT_AUD_CFG(pipe);
600 regs->aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
601 regs->aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
602 } else if (HAS_PCH_IBX(i915)) {
603 regs->hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
604 regs->aud_config = IBX_AUD_CFG(pipe);
605 regs->aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
606 regs->aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
607 }
608 }
609
ibx_audio_codec_disable(struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)610 static void ibx_audio_codec_disable(struct intel_encoder *encoder,
611 const struct intel_crtc_state *old_crtc_state,
612 const struct drm_connector_state *old_conn_state)
613 {
614 struct intel_display *display = to_intel_display(encoder);
615 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
616 enum port port = encoder->port;
617 enum pipe pipe = crtc->pipe;
618 struct ibx_audio_regs regs;
619
620 if (drm_WARN_ON(display->drm, port == PORT_A))
621 return;
622
623 ibx_audio_regs_init(display, pipe, ®s);
624
625 mutex_lock(&display->audio.mutex);
626
627 /* Disable timestamps */
628 intel_de_rmw(display, regs.aud_config,
629 AUD_CONFIG_N_VALUE_INDEX |
630 AUD_CONFIG_UPPER_N_MASK |
631 AUD_CONFIG_LOWER_N_MASK,
632 AUD_CONFIG_N_PROG_ENABLE |
633 (intel_crtc_has_dp_encoder(old_crtc_state) ?
634 AUD_CONFIG_N_VALUE_INDEX : 0));
635
636 /* Invalidate ELD */
637 intel_de_rmw(display, regs.aud_cntrl_st2,
638 IBX_ELD_VALID(port), 0);
639
640 mutex_unlock(&display->audio.mutex);
641
642 intel_crtc_wait_for_next_vblank(crtc);
643 intel_crtc_wait_for_next_vblank(crtc);
644 }
645
ibx_audio_codec_enable(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)646 static void ibx_audio_codec_enable(struct intel_encoder *encoder,
647 const struct intel_crtc_state *crtc_state,
648 const struct drm_connector_state *conn_state)
649 {
650 struct intel_display *display = to_intel_display(encoder);
651 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
652 enum port port = encoder->port;
653 enum pipe pipe = crtc->pipe;
654 struct ibx_audio_regs regs;
655
656 if (drm_WARN_ON(display->drm, port == PORT_A))
657 return;
658
659 intel_crtc_wait_for_next_vblank(crtc);
660
661 ibx_audio_regs_init(display, pipe, ®s);
662
663 mutex_lock(&display->audio.mutex);
664
665 /* Invalidate ELD */
666 intel_de_rmw(display, regs.aud_cntrl_st2,
667 IBX_ELD_VALID(port), 0);
668
669 /*
670 * The audio component is used to convey the ELD
671 * instead using of the hardware ELD buffer.
672 */
673
674 /* Enable timestamps */
675 intel_de_rmw(display, regs.aud_config,
676 AUD_CONFIG_N_VALUE_INDEX |
677 AUD_CONFIG_N_PROG_ENABLE |
678 AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK,
679 (intel_crtc_has_dp_encoder(crtc_state) ?
680 AUD_CONFIG_N_VALUE_INDEX :
681 audio_config_hdmi_pixel_clock(crtc_state)));
682
683 mutex_unlock(&display->audio.mutex);
684 }
685
intel_audio_sdp_split_update(const struct intel_crtc_state * crtc_state)686 void intel_audio_sdp_split_update(const struct intel_crtc_state *crtc_state)
687 {
688 struct intel_display *display = to_intel_display(crtc_state);
689 enum transcoder trans = crtc_state->cpu_transcoder;
690
691 if (HAS_DP20(display))
692 intel_de_rmw(display, AUD_DP_2DOT0_CTRL(trans), AUD_ENABLE_SDP_SPLIT,
693 crtc_state->sdp_split_enable ? AUD_ENABLE_SDP_SPLIT : 0);
694 }
695
intel_audio_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state)696 bool intel_audio_compute_config(struct intel_encoder *encoder,
697 struct intel_crtc_state *crtc_state,
698 struct drm_connector_state *conn_state)
699 {
700 struct intel_display *display = to_intel_display(encoder);
701 struct drm_connector *connector = conn_state->connector;
702 const struct drm_display_mode *adjusted_mode =
703 &crtc_state->hw.adjusted_mode;
704
705 mutex_lock(&connector->eld_mutex);
706 if (!connector->eld[0]) {
707 drm_dbg_kms(display->drm,
708 "Bogus ELD on [CONNECTOR:%d:%s]\n",
709 connector->base.id, connector->name);
710 mutex_unlock(&connector->eld_mutex);
711 return false;
712 }
713
714 BUILD_BUG_ON(sizeof(crtc_state->eld) != sizeof(connector->eld));
715 memcpy(crtc_state->eld, connector->eld, sizeof(crtc_state->eld));
716
717 crtc_state->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
718 mutex_unlock(&connector->eld_mutex);
719
720 return true;
721 }
722
723 /**
724 * intel_audio_codec_enable - Enable the audio codec for HD audio
725 * @encoder: encoder on which to enable audio
726 * @crtc_state: pointer to the current crtc state.
727 * @conn_state: pointer to the current connector state.
728 *
729 * The enable sequences may only be performed after enabling the transcoder and
730 * port, and after completed link training.
731 */
intel_audio_codec_enable(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)732 void intel_audio_codec_enable(struct intel_encoder *encoder,
733 const struct intel_crtc_state *crtc_state,
734 const struct drm_connector_state *conn_state)
735 {
736 struct intel_display *display = to_intel_display(encoder);
737 struct i915_audio_component *acomp = display->audio.component;
738 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
739 struct intel_connector *connector = to_intel_connector(conn_state->connector);
740 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
741 struct intel_audio_state *audio_state;
742 enum port port = encoder->port;
743
744 if (!crtc_state->has_audio)
745 return;
746
747 drm_dbg_kms(display->drm,
748 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Enable audio codec on [CRTC:%d:%s], %u bytes ELD\n",
749 connector->base.base.id, connector->base.name,
750 encoder->base.base.id, encoder->base.name,
751 crtc->base.base.id, crtc->base.name,
752 drm_eld_size(crtc_state->eld));
753
754 if (display->funcs.audio)
755 display->funcs.audio->audio_codec_enable(encoder,
756 crtc_state,
757 conn_state);
758
759 mutex_lock(&display->audio.mutex);
760
761 audio_state = &display->audio.state[cpu_transcoder];
762
763 audio_state->encoder = encoder;
764 BUILD_BUG_ON(sizeof(audio_state->eld) != sizeof(crtc_state->eld));
765 memcpy(audio_state->eld, crtc_state->eld, sizeof(audio_state->eld));
766
767 mutex_unlock(&display->audio.mutex);
768
769 if (acomp && acomp->base.audio_ops &&
770 acomp->base.audio_ops->pin_eld_notify) {
771 /* audio drivers expect cpu_transcoder = -1 to indicate Non-MST cases */
772 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
773 cpu_transcoder = -1;
774 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
775 (int)port, (int)cpu_transcoder);
776 }
777
778 intel_lpe_audio_notify(display, cpu_transcoder, port, crtc_state->eld,
779 crtc_state->port_clock,
780 intel_crtc_has_dp_encoder(crtc_state));
781 }
782
783 /**
784 * intel_audio_codec_disable - Disable the audio codec for HD audio
785 * @encoder: encoder on which to disable audio
786 * @old_crtc_state: pointer to the old crtc state.
787 * @old_conn_state: pointer to the old connector state.
788 *
789 * The disable sequences must be performed before disabling the transcoder or
790 * port.
791 */
intel_audio_codec_disable(struct intel_encoder * encoder,const struct intel_crtc_state * old_crtc_state,const struct drm_connector_state * old_conn_state)792 void intel_audio_codec_disable(struct intel_encoder *encoder,
793 const struct intel_crtc_state *old_crtc_state,
794 const struct drm_connector_state *old_conn_state)
795 {
796 struct intel_display *display = to_intel_display(encoder);
797 struct i915_audio_component *acomp = display->audio.component;
798 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
799 struct intel_connector *connector = to_intel_connector(old_conn_state->connector);
800 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
801 struct intel_audio_state *audio_state;
802 enum port port = encoder->port;
803
804 if (!old_crtc_state->has_audio)
805 return;
806
807 drm_dbg_kms(display->drm,
808 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Disable audio codec on [CRTC:%d:%s]\n",
809 connector->base.base.id, connector->base.name,
810 encoder->base.base.id, encoder->base.name,
811 crtc->base.base.id, crtc->base.name);
812
813 if (display->funcs.audio)
814 display->funcs.audio->audio_codec_disable(encoder,
815 old_crtc_state,
816 old_conn_state);
817
818 mutex_lock(&display->audio.mutex);
819
820 audio_state = &display->audio.state[cpu_transcoder];
821
822 audio_state->encoder = NULL;
823 memset(audio_state->eld, 0, sizeof(audio_state->eld));
824
825 mutex_unlock(&display->audio.mutex);
826
827 if (acomp && acomp->base.audio_ops &&
828 acomp->base.audio_ops->pin_eld_notify) {
829 /* audio drivers expect cpu_transcoder = -1 to indicate Non-MST cases */
830 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
831 cpu_transcoder = -1;
832 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
833 (int)port, (int)cpu_transcoder);
834 }
835
836 intel_lpe_audio_notify(display, cpu_transcoder, port, NULL, 0, false);
837 }
838
intel_acomp_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)839 static void intel_acomp_get_config(struct intel_encoder *encoder,
840 struct intel_crtc_state *crtc_state)
841 {
842 struct intel_display *display = to_intel_display(encoder);
843 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
844 struct intel_audio_state *audio_state;
845
846 mutex_lock(&display->audio.mutex);
847
848 audio_state = &display->audio.state[cpu_transcoder];
849
850 if (audio_state->encoder)
851 memcpy(crtc_state->eld, audio_state->eld, sizeof(audio_state->eld));
852
853 mutex_unlock(&display->audio.mutex);
854 }
855
intel_audio_codec_get_config(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)856 void intel_audio_codec_get_config(struct intel_encoder *encoder,
857 struct intel_crtc_state *crtc_state)
858 {
859 struct intel_display *display = to_intel_display(encoder);
860
861 if (!crtc_state->has_audio)
862 return;
863
864 if (display->funcs.audio)
865 display->funcs.audio->audio_codec_get_config(encoder, crtc_state);
866 }
867
868 static const struct intel_audio_funcs g4x_audio_funcs = {
869 .audio_codec_enable = g4x_audio_codec_enable,
870 .audio_codec_disable = g4x_audio_codec_disable,
871 .audio_codec_get_config = g4x_audio_codec_get_config,
872 };
873
874 static const struct intel_audio_funcs ibx_audio_funcs = {
875 .audio_codec_enable = ibx_audio_codec_enable,
876 .audio_codec_disable = ibx_audio_codec_disable,
877 .audio_codec_get_config = intel_acomp_get_config,
878 };
879
880 static const struct intel_audio_funcs hsw_audio_funcs = {
881 .audio_codec_enable = hsw_audio_codec_enable,
882 .audio_codec_disable = hsw_audio_codec_disable,
883 .audio_codec_get_config = intel_acomp_get_config,
884 };
885
886 /**
887 * intel_audio_hooks_init - Set up chip specific audio hooks
888 * @display: display device
889 */
intel_audio_hooks_init(struct intel_display * display)890 void intel_audio_hooks_init(struct intel_display *display)
891 {
892 struct drm_i915_private *i915 = to_i915(display->drm);
893
894 if (display->platform.g4x)
895 display->funcs.audio = &g4x_audio_funcs;
896 else if (display->platform.valleyview || display->platform.cherryview ||
897 HAS_PCH_CPT(i915) || HAS_PCH_IBX(i915))
898 display->funcs.audio = &ibx_audio_funcs;
899 else if (display->platform.haswell || DISPLAY_VER(display) >= 8)
900 display->funcs.audio = &hsw_audio_funcs;
901 }
902
903 struct aud_ts_cdclk_m_n {
904 u8 m;
905 u16 n;
906 };
907
intel_audio_cdclk_change_pre(struct intel_display * display)908 void intel_audio_cdclk_change_pre(struct intel_display *display)
909 {
910 if (DISPLAY_VER(display) >= 13)
911 intel_de_rmw(display, AUD_TS_CDCLK_M, AUD_TS_CDCLK_M_EN, 0);
912 }
913
get_aud_ts_cdclk_m_n(int refclk,int cdclk,struct aud_ts_cdclk_m_n * aud_ts)914 static void get_aud_ts_cdclk_m_n(int refclk, int cdclk, struct aud_ts_cdclk_m_n *aud_ts)
915 {
916 aud_ts->m = 60;
917 aud_ts->n = cdclk * aud_ts->m / 24000;
918 }
919
intel_audio_cdclk_change_post(struct intel_display * display)920 void intel_audio_cdclk_change_post(struct intel_display *display)
921 {
922 struct aud_ts_cdclk_m_n aud_ts;
923
924 if (DISPLAY_VER(display) >= 13) {
925 get_aud_ts_cdclk_m_n(display->cdclk.hw.ref,
926 display->cdclk.hw.cdclk, &aud_ts);
927
928 intel_de_write(display, AUD_TS_CDCLK_N, aud_ts.n);
929 intel_de_write(display, AUD_TS_CDCLK_M, aud_ts.m | AUD_TS_CDCLK_M_EN);
930 drm_dbg_kms(display->drm, "aud_ts_cdclk set to M=%u, N=%u\n",
931 aud_ts.m, aud_ts.n);
932 }
933 }
934
glk_force_audio_cdclk_commit(struct intel_atomic_state * state,struct intel_crtc * crtc,bool enable)935 static int glk_force_audio_cdclk_commit(struct intel_atomic_state *state,
936 struct intel_crtc *crtc,
937 bool enable)
938 {
939 struct intel_cdclk_state *cdclk_state;
940 int ret;
941
942 /* need to hold at least one crtc lock for the global state */
943 ret = drm_modeset_lock(&crtc->base.mutex, state->base.acquire_ctx);
944 if (ret)
945 return ret;
946
947 cdclk_state = intel_atomic_get_cdclk_state(state);
948 if (IS_ERR(cdclk_state))
949 return PTR_ERR(cdclk_state);
950
951 cdclk_state->force_min_cdclk = enable ? 2 * 96000 : 0;
952
953 return drm_atomic_commit(&state->base);
954 }
955
glk_force_audio_cdclk(struct intel_display * display,bool enable)956 static void glk_force_audio_cdclk(struct intel_display *display,
957 bool enable)
958 {
959 struct drm_modeset_acquire_ctx ctx;
960 struct drm_atomic_state *state;
961 struct intel_crtc *crtc;
962 int ret;
963
964 crtc = intel_first_crtc(display);
965 if (!crtc)
966 return;
967
968 drm_modeset_acquire_init(&ctx, 0);
969 state = drm_atomic_state_alloc(display->drm);
970 if (drm_WARN_ON(display->drm, !state))
971 return;
972
973 state->acquire_ctx = &ctx;
974 to_intel_atomic_state(state)->internal = true;
975
976 retry:
977 ret = glk_force_audio_cdclk_commit(to_intel_atomic_state(state), crtc,
978 enable);
979 if (ret == -EDEADLK) {
980 drm_atomic_state_clear(state);
981 drm_modeset_backoff(&ctx);
982 goto retry;
983 }
984
985 drm_WARN_ON(display->drm, ret);
986
987 drm_atomic_state_put(state);
988
989 drm_modeset_drop_locks(&ctx);
990 drm_modeset_acquire_fini(&ctx);
991 }
992
intel_audio_min_cdclk(const struct intel_crtc_state * crtc_state)993 int intel_audio_min_cdclk(const struct intel_crtc_state *crtc_state)
994 {
995 struct intel_display *display = to_intel_display(crtc_state);
996 int min_cdclk = 0;
997
998 if (!crtc_state->has_audio)
999 return 0;
1000
1001 /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
1002 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
1003 * there may be audio corruption or screen corruption." This cdclk
1004 * restriction for GLK is 316.8 MHz.
1005 */
1006 if (intel_crtc_has_dp_encoder(crtc_state) &&
1007 crtc_state->port_clock >= 540000 &&
1008 crtc_state->lane_count == 4) {
1009 if (DISPLAY_VER(display) == 10) {
1010 /* Display WA #1145: glk */
1011 min_cdclk = max(min_cdclk, 316800);
1012 } else if (DISPLAY_VER(display) == 9 || display->platform.broadwell) {
1013 /* Display WA #1144: skl,bxt */
1014 min_cdclk = max(min_cdclk, 432000);
1015 }
1016 }
1017
1018 /*
1019 * According to BSpec, "The CD clock frequency must be at least twice
1020 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
1021 */
1022 if (DISPLAY_VER(display) >= 9)
1023 min_cdclk = max(min_cdclk, 2 * 96000);
1024
1025 /*
1026 * "For DP audio configuration, cdclk frequency shall be set to
1027 * meet the following requirements:
1028 * DP Link Frequency(MHz) | Cdclk frequency(MHz)
1029 * 270 | 320 or higher
1030 * 162 | 200 or higher"
1031 */
1032 if ((display->platform.valleyview || display->platform.cherryview) &&
1033 intel_crtc_has_dp_encoder(crtc_state))
1034 min_cdclk = max(min_cdclk, crtc_state->port_clock);
1035
1036 return min_cdclk;
1037 }
1038
intel_audio_component_get_power(struct device * kdev)1039 static unsigned long intel_audio_component_get_power(struct device *kdev)
1040 {
1041 struct intel_display *display = to_intel_display(kdev);
1042 intel_wakeref_t wakeref;
1043
1044 /* Catch potential impedance mismatches before they occur! */
1045 BUILD_BUG_ON(sizeof(intel_wakeref_t) > sizeof(unsigned long));
1046
1047 wakeref = intel_display_power_get(display, POWER_DOMAIN_AUDIO_PLAYBACK);
1048
1049 if (display->audio.power_refcount++ == 0) {
1050 if (DISPLAY_VER(display) >= 9) {
1051 intel_de_write(display, AUD_FREQ_CNTRL,
1052 display->audio.freq_cntrl);
1053 drm_dbg_kms(display->drm,
1054 "restored AUD_FREQ_CNTRL to 0x%x\n",
1055 display->audio.freq_cntrl);
1056 }
1057
1058 /* Force CDCLK to 2*BCLK as long as we need audio powered. */
1059 if (display->platform.geminilake)
1060 glk_force_audio_cdclk(display, true);
1061
1062 if (DISPLAY_VER(display) >= 10)
1063 intel_de_rmw(display, AUD_PIN_BUF_CTL,
1064 0, AUD_PIN_BUF_ENABLE);
1065 }
1066
1067 return (unsigned long)wakeref;
1068 }
1069
intel_audio_component_put_power(struct device * kdev,unsigned long cookie)1070 static void intel_audio_component_put_power(struct device *kdev,
1071 unsigned long cookie)
1072 {
1073 struct intel_display *display = to_intel_display(kdev);
1074 intel_wakeref_t wakeref = (intel_wakeref_t)cookie;
1075
1076 /* Stop forcing CDCLK to 2*BCLK if no need for audio to be powered. */
1077 if (--display->audio.power_refcount == 0)
1078 if (display->platform.geminilake)
1079 glk_force_audio_cdclk(display, false);
1080
1081 intel_display_power_put(display, POWER_DOMAIN_AUDIO_PLAYBACK, wakeref);
1082 }
1083
intel_audio_component_codec_wake_override(struct device * kdev,bool enable)1084 static void intel_audio_component_codec_wake_override(struct device *kdev,
1085 bool enable)
1086 {
1087 struct intel_display *display = to_intel_display(kdev);
1088 unsigned long cookie;
1089
1090 if (DISPLAY_VER(display) < 9)
1091 return;
1092
1093 cookie = intel_audio_component_get_power(kdev);
1094
1095 /*
1096 * Enable/disable generating the codec wake signal, overriding the
1097 * internal logic to generate the codec wake to controller.
1098 */
1099 intel_de_rmw(display, HSW_AUD_CHICKENBIT,
1100 SKL_AUD_CODEC_WAKE_SIGNAL, 0);
1101 usleep_range(1000, 1500);
1102
1103 if (enable) {
1104 intel_de_rmw(display, HSW_AUD_CHICKENBIT,
1105 0, SKL_AUD_CODEC_WAKE_SIGNAL);
1106 usleep_range(1000, 1500);
1107 }
1108
1109 intel_audio_component_put_power(kdev, cookie);
1110 }
1111
1112 /* Get CDCLK in kHz */
intel_audio_component_get_cdclk_freq(struct device * kdev)1113 static int intel_audio_component_get_cdclk_freq(struct device *kdev)
1114 {
1115 struct intel_display *display = to_intel_display(kdev);
1116
1117 if (drm_WARN_ON_ONCE(display->drm, !HAS_DDI(display)))
1118 return -ENODEV;
1119
1120 return display->cdclk.hw.cdclk;
1121 }
1122
1123 /*
1124 * get the intel audio state according to the parameter port and cpu_transcoder
1125 * MST & (cpu_transcoder >= 0): return the audio.state[cpu_transcoder].encoder],
1126 * when port is matched
1127 * MST & (cpu_transcoder < 0): this is invalid
1128 * Non-MST & (cpu_transcoder >= 0): only cpu_transcoder = 0 (the first device entry)
1129 * will get the right intel_encoder with port matched
1130 * Non-MST & (cpu_transcoder < 0): get the right intel_encoder with port matched
1131 */
find_audio_state(struct intel_display * display,int port,int cpu_transcoder)1132 static struct intel_audio_state *find_audio_state(struct intel_display *display,
1133 int port, int cpu_transcoder)
1134 {
1135 /* MST */
1136 if (cpu_transcoder >= 0) {
1137 struct intel_audio_state *audio_state;
1138 struct intel_encoder *encoder;
1139
1140 if (drm_WARN_ON(display->drm,
1141 cpu_transcoder >= ARRAY_SIZE(display->audio.state)))
1142 return NULL;
1143
1144 audio_state = &display->audio.state[cpu_transcoder];
1145 encoder = audio_state->encoder;
1146
1147 if (encoder && encoder->port == port &&
1148 encoder->type == INTEL_OUTPUT_DP_MST)
1149 return audio_state;
1150 }
1151
1152 /* Non-MST */
1153 if (cpu_transcoder > 0)
1154 return NULL;
1155
1156 for_each_cpu_transcoder(display, cpu_transcoder) {
1157 struct intel_audio_state *audio_state;
1158 struct intel_encoder *encoder;
1159
1160 audio_state = &display->audio.state[cpu_transcoder];
1161 encoder = audio_state->encoder;
1162
1163 if (encoder && encoder->port == port &&
1164 encoder->type != INTEL_OUTPUT_DP_MST)
1165 return audio_state;
1166 }
1167
1168 return NULL;
1169 }
1170
intel_audio_component_sync_audio_rate(struct device * kdev,int port,int cpu_transcoder,int rate)1171 static int intel_audio_component_sync_audio_rate(struct device *kdev, int port,
1172 int cpu_transcoder, int rate)
1173 {
1174 struct intel_display *display = to_intel_display(kdev);
1175 struct i915_audio_component *acomp = display->audio.component;
1176 const struct intel_audio_state *audio_state;
1177 struct intel_encoder *encoder;
1178 struct intel_crtc *crtc;
1179 unsigned long cookie;
1180 int err = 0;
1181
1182 if (!HAS_DDI(display))
1183 return 0;
1184
1185 cookie = intel_audio_component_get_power(kdev);
1186 mutex_lock(&display->audio.mutex);
1187
1188 audio_state = find_audio_state(display, port, cpu_transcoder);
1189 if (!audio_state) {
1190 drm_dbg_kms(display->drm, "Not valid for port %c\n",
1191 port_name(port));
1192 err = -ENODEV;
1193 goto unlock;
1194 }
1195
1196 encoder = audio_state->encoder;
1197
1198 /* FIXME stop using the legacy crtc pointer */
1199 crtc = to_intel_crtc(encoder->base.crtc);
1200
1201 /* port must be valid now, otherwise the cpu_transcoder will be invalid */
1202 acomp->aud_sample_rate[port] = rate;
1203
1204 /* FIXME get rid of the crtc->config stuff */
1205 hsw_audio_config_update(encoder, crtc->config);
1206
1207 unlock:
1208 mutex_unlock(&display->audio.mutex);
1209 intel_audio_component_put_power(kdev, cookie);
1210 return err;
1211 }
1212
intel_audio_component_get_eld(struct device * kdev,int port,int cpu_transcoder,bool * enabled,unsigned char * buf,int max_bytes)1213 static int intel_audio_component_get_eld(struct device *kdev, int port,
1214 int cpu_transcoder, bool *enabled,
1215 unsigned char *buf, int max_bytes)
1216 {
1217 struct intel_display *display = to_intel_display(kdev);
1218 const struct intel_audio_state *audio_state;
1219 int ret = 0;
1220
1221 mutex_lock(&display->audio.mutex);
1222
1223 audio_state = find_audio_state(display, port, cpu_transcoder);
1224 if (!audio_state) {
1225 drm_dbg_kms(display->drm, "Not valid for port %c\n",
1226 port_name(port));
1227 mutex_unlock(&display->audio.mutex);
1228 return -EINVAL;
1229 }
1230
1231 *enabled = audio_state->encoder != NULL;
1232 if (*enabled) {
1233 const u8 *eld = audio_state->eld;
1234
1235 ret = drm_eld_size(eld);
1236 memcpy(buf, eld, min(max_bytes, ret));
1237 }
1238
1239 mutex_unlock(&display->audio.mutex);
1240 return ret;
1241 }
1242
1243 static const struct drm_audio_component_ops intel_audio_component_ops = {
1244 .owner = THIS_MODULE,
1245 .get_power = intel_audio_component_get_power,
1246 .put_power = intel_audio_component_put_power,
1247 .codec_wake_override = intel_audio_component_codec_wake_override,
1248 .get_cdclk_freq = intel_audio_component_get_cdclk_freq,
1249 .sync_audio_rate = intel_audio_component_sync_audio_rate,
1250 .get_eld = intel_audio_component_get_eld,
1251 };
1252
intel_audio_component_bind(struct device * drv_kdev,struct device * hda_kdev,void * data)1253 static int intel_audio_component_bind(struct device *drv_kdev,
1254 struct device *hda_kdev, void *data)
1255 {
1256 struct intel_display *display = to_intel_display(drv_kdev);
1257 struct i915_audio_component *acomp = data;
1258 int i;
1259
1260 if (drm_WARN_ON(display->drm, acomp->base.ops || acomp->base.dev))
1261 return -EEXIST;
1262
1263 if (drm_WARN_ON(display->drm,
1264 !device_link_add(hda_kdev, drv_kdev,
1265 DL_FLAG_STATELESS)))
1266 return -ENOMEM;
1267
1268 drm_modeset_lock_all(display->drm);
1269 acomp->base.ops = &intel_audio_component_ops;
1270 acomp->base.dev = drv_kdev;
1271 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
1272 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
1273 acomp->aud_sample_rate[i] = 0;
1274 display->audio.component = acomp;
1275 drm_modeset_unlock_all(display->drm);
1276
1277 return 0;
1278 }
1279
intel_audio_component_unbind(struct device * drv_kdev,struct device * hda_kdev,void * data)1280 static void intel_audio_component_unbind(struct device *drv_kdev,
1281 struct device *hda_kdev, void *data)
1282 {
1283 struct intel_display *display = to_intel_display(drv_kdev);
1284 struct i915_audio_component *acomp = data;
1285
1286 drm_modeset_lock_all(display->drm);
1287 acomp->base.ops = NULL;
1288 acomp->base.dev = NULL;
1289 display->audio.component = NULL;
1290 drm_modeset_unlock_all(display->drm);
1291
1292 device_link_remove(hda_kdev, drv_kdev);
1293
1294 if (display->audio.power_refcount)
1295 drm_err(display->drm,
1296 "audio power refcount %d after unbind\n",
1297 display->audio.power_refcount);
1298 }
1299
1300 static const struct component_ops intel_audio_component_bind_ops = {
1301 .bind = intel_audio_component_bind,
1302 .unbind = intel_audio_component_unbind,
1303 };
1304
1305 #define AUD_FREQ_TMODE_SHIFT 14
1306 #define AUD_FREQ_4T 0
1307 #define AUD_FREQ_8T (2 << AUD_FREQ_TMODE_SHIFT)
1308 #define AUD_FREQ_PULLCLKS(x) (((x) & 0x3) << 11)
1309 #define AUD_FREQ_BCLK_96M BIT(4)
1310
1311 #define AUD_FREQ_GEN12 (AUD_FREQ_8T | AUD_FREQ_PULLCLKS(0) | AUD_FREQ_BCLK_96M)
1312 #define AUD_FREQ_TGL_BROKEN (AUD_FREQ_8T | AUD_FREQ_PULLCLKS(2) | AUD_FREQ_BCLK_96M)
1313
1314 /**
1315 * intel_audio_component_init - initialize and register the audio component
1316 * @display: display device
1317 *
1318 * This will register with the component framework a child component which
1319 * will bind dynamically to the snd_hda_intel driver's corresponding master
1320 * component when the latter is registered. During binding the child
1321 * initializes an instance of struct i915_audio_component which it receives
1322 * from the master. The master can then start to use the interface defined by
1323 * this struct. Each side can break the binding at any point by deregistering
1324 * its own component after which each side's component unbind callback is
1325 * called.
1326 *
1327 * We ignore any error during registration and continue with reduced
1328 * functionality (i.e. without HDMI audio).
1329 */
intel_audio_component_init(struct intel_display * display)1330 static void intel_audio_component_init(struct intel_display *display)
1331 {
1332 u32 aud_freq, aud_freq_init;
1333
1334 if (DISPLAY_VER(display) >= 9) {
1335 aud_freq_init = intel_de_read(display, AUD_FREQ_CNTRL);
1336
1337 if (DISPLAY_VER(display) >= 12)
1338 aud_freq = AUD_FREQ_GEN12;
1339 else
1340 aud_freq = aud_freq_init;
1341
1342 /* use BIOS provided value for TGL and RKL unless it is a known bad value */
1343 if ((display->platform.tigerlake || display->platform.rocketlake) &&
1344 aud_freq_init != AUD_FREQ_TGL_BROKEN)
1345 aud_freq = aud_freq_init;
1346
1347 drm_dbg_kms(display->drm,
1348 "use AUD_FREQ_CNTRL of 0x%x (init value 0x%x)\n",
1349 aud_freq, aud_freq_init);
1350
1351 display->audio.freq_cntrl = aud_freq;
1352 }
1353
1354 /* init with current cdclk */
1355 intel_audio_cdclk_change_post(display);
1356 }
1357
intel_audio_component_register(struct intel_display * display)1358 static void intel_audio_component_register(struct intel_display *display)
1359 {
1360 int ret;
1361
1362 ret = component_add_typed(display->drm->dev,
1363 &intel_audio_component_bind_ops,
1364 I915_COMPONENT_AUDIO);
1365 if (ret < 0) {
1366 drm_err(display->drm,
1367 "failed to add audio component (%d)\n", ret);
1368 /* continue with reduced functionality */
1369 return;
1370 }
1371
1372 display->audio.component_registered = true;
1373 }
1374
1375 /**
1376 * intel_audio_component_cleanup - deregister the audio component
1377 * @display: display device
1378 *
1379 * Deregisters the audio component, breaking any existing binding to the
1380 * corresponding snd_hda_intel driver's master component.
1381 */
intel_audio_component_cleanup(struct intel_display * display)1382 static void intel_audio_component_cleanup(struct intel_display *display)
1383 {
1384 if (!display->audio.component_registered)
1385 return;
1386
1387 component_del(display->drm->dev, &intel_audio_component_bind_ops);
1388 display->audio.component_registered = false;
1389 }
1390
1391 /**
1392 * intel_audio_init() - Initialize the audio driver either using
1393 * component framework or using lpe audio bridge
1394 * @display: display device
1395 *
1396 */
intel_audio_init(struct intel_display * display)1397 void intel_audio_init(struct intel_display *display)
1398 {
1399 if (intel_lpe_audio_init(display) < 0)
1400 intel_audio_component_init(display);
1401 }
1402
intel_audio_register(struct intel_display * display)1403 void intel_audio_register(struct intel_display *display)
1404 {
1405 if (!display->audio.lpe.platdev)
1406 intel_audio_component_register(display);
1407 }
1408
1409 /**
1410 * intel_audio_deinit() - deinitialize the audio driver
1411 * @display: display device
1412 */
intel_audio_deinit(struct intel_display * display)1413 void intel_audio_deinit(struct intel_display *display)
1414 {
1415 if (display->audio.lpe.platdev)
1416 intel_lpe_audio_teardown(display);
1417 else
1418 intel_audio_component_cleanup(display);
1419 }
1420