1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 * Analogix DP (Display Port) core interface driver.
4 *
5 * Copyright (C) 2012 Samsung Electronics Co., Ltd.
6 * Author: Jingoo Han <jg1.han@samsung.com>
7 */
8 
9 #include <linux/clk.h>
10 #include <linux/component.h>
11 #include <linux/err.h>
12 #include <linux/gpio/consumer.h>
13 #include <linux/interrupt.h>
14 #include <linux/io.h>
15 #include <linux/iopoll.h>
16 #include <linux/module.h>
17 #include <linux/of.h>
18 #include <linux/phy/phy.h>
19 #include <linux/platform_device.h>
20 
21 #include <drm/bridge/analogix_dp.h>
22 #include <drm/drm_atomic.h>
23 #include <drm/drm_atomic_helper.h>
24 #include <drm/drm_bridge.h>
25 #include <drm/drm_crtc.h>
26 #include <drm/drm_device.h>
27 #include <drm/drm_edid.h>
28 #include <drm/drm_panel.h>
29 #include <drm/drm_print.h>
30 #include <drm/drm_probe_helper.h>
31 
32 #include "analogix_dp_core.h"
33 #include "analogix_dp_reg.h"
34 
35 #define to_dp(nm)	container_of(nm, struct analogix_dp_device, nm)
36 
37 static const bool verify_fast_training;
38 
analogix_dp_init_dp(struct analogix_dp_device * dp)39 static void analogix_dp_init_dp(struct analogix_dp_device *dp)
40 {
41 	analogix_dp_reset(dp);
42 
43 	analogix_dp_swreset(dp);
44 
45 	analogix_dp_init_analog_param(dp);
46 	analogix_dp_init_interrupt(dp);
47 
48 	/* SW defined function Normal operation */
49 	analogix_dp_enable_sw_function(dp);
50 
51 	analogix_dp_config_interrupt(dp);
52 
53 	analogix_dp_init_hpd(dp);
54 	analogix_dp_init_aux(dp);
55 }
56 
analogix_dp_detect_hpd(struct analogix_dp_device * dp)57 static int analogix_dp_detect_hpd(struct analogix_dp_device *dp)
58 {
59 	int timeout_loop = 0;
60 
61 	while (timeout_loop < DP_TIMEOUT_LOOP_COUNT) {
62 		if (analogix_dp_get_plug_in_status(dp) == 0)
63 			return 0;
64 
65 		timeout_loop++;
66 		usleep_range(1000, 1100);
67 	}
68 
69 	/*
70 	 * Some edp screen do not have hpd signal, so we can't just
71 	 * return failed when hpd plug in detect failed, DT property
72 	 * "force-hpd" would indicate whether driver need this.
73 	 */
74 	if (!dp->force_hpd)
75 		return -ETIMEDOUT;
76 
77 	/*
78 	 * The eDP TRM indicate that if HPD_STATUS(RO) is 0, AUX CH
79 	 * will not work, so we need to give a force hpd action to
80 	 * set HPD_STATUS manually.
81 	 */
82 	dev_dbg(dp->dev, "failed to get hpd plug status, try to force hpd\n");
83 
84 	analogix_dp_force_hpd(dp);
85 
86 	if (analogix_dp_get_plug_in_status(dp) != 0) {
87 		dev_err(dp->dev, "failed to get hpd plug in status\n");
88 		return -EINVAL;
89 	}
90 
91 	dev_dbg(dp->dev, "success to get plug in status after force hpd\n");
92 
93 	return 0;
94 }
95 
analogix_dp_detect_sink_psr(struct analogix_dp_device * dp)96 static bool analogix_dp_detect_sink_psr(struct analogix_dp_device *dp)
97 {
98 	unsigned char psr_version;
99 	int ret;
100 
101 	ret = drm_dp_dpcd_readb(&dp->aux, DP_PSR_SUPPORT, &psr_version);
102 	if (ret != 1) {
103 		dev_err(dp->dev, "failed to get PSR version, disable it\n");
104 		return false;
105 	}
106 
107 	dev_dbg(dp->dev, "Panel PSR version : %x\n", psr_version);
108 	return psr_version & DP_PSR_IS_SUPPORTED;
109 }
110 
analogix_dp_enable_sink_psr(struct analogix_dp_device * dp)111 static int analogix_dp_enable_sink_psr(struct analogix_dp_device *dp)
112 {
113 	unsigned char psr_en;
114 	int ret;
115 
116 	/* Disable psr function */
117 	ret = drm_dp_dpcd_readb(&dp->aux, DP_PSR_EN_CFG, &psr_en);
118 	if (ret != 1) {
119 		dev_err(dp->dev, "failed to get psr config\n");
120 		goto end;
121 	}
122 
123 	psr_en &= ~DP_PSR_ENABLE;
124 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_PSR_EN_CFG, psr_en);
125 	if (ret != 1) {
126 		dev_err(dp->dev, "failed to disable panel psr\n");
127 		goto end;
128 	}
129 
130 	/* Main-Link transmitter remains active during PSR active states */
131 	psr_en = DP_PSR_CRC_VERIFICATION;
132 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_PSR_EN_CFG, psr_en);
133 	if (ret != 1) {
134 		dev_err(dp->dev, "failed to set panel psr\n");
135 		goto end;
136 	}
137 
138 	/* Enable psr function */
139 	psr_en = DP_PSR_ENABLE | DP_PSR_CRC_VERIFICATION;
140 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_PSR_EN_CFG, psr_en);
141 	if (ret != 1) {
142 		dev_err(dp->dev, "failed to set panel psr\n");
143 		goto end;
144 	}
145 
146 	analogix_dp_enable_psr_crc(dp);
147 
148 	dp->psr_supported = true;
149 
150 	return 0;
151 end:
152 	dev_err(dp->dev, "enable psr fail, force to disable psr\n");
153 
154 	return ret;
155 }
156 
157 static int
analogix_dp_enable_rx_to_enhanced_mode(struct analogix_dp_device * dp,bool enable)158 analogix_dp_enable_rx_to_enhanced_mode(struct analogix_dp_device *dp,
159 				       bool enable)
160 {
161 	u8 data;
162 	int ret;
163 
164 	ret = drm_dp_dpcd_readb(&dp->aux, DP_LANE_COUNT_SET, &data);
165 	if (ret != 1)
166 		return ret;
167 
168 	if (enable)
169 		ret = drm_dp_dpcd_writeb(&dp->aux, DP_LANE_COUNT_SET,
170 					 DP_LANE_COUNT_ENHANCED_FRAME_EN |
171 					 DPCD_LANE_COUNT_SET(data));
172 	else
173 		ret = drm_dp_dpcd_writeb(&dp->aux, DP_LANE_COUNT_SET,
174 					 DPCD_LANE_COUNT_SET(data));
175 
176 	return ret < 0 ? ret : 0;
177 }
178 
analogix_dp_is_enhanced_mode_available(struct analogix_dp_device * dp,u8 * enhanced_mode_support)179 static int analogix_dp_is_enhanced_mode_available(struct analogix_dp_device *dp,
180 						  u8 *enhanced_mode_support)
181 {
182 	u8 data;
183 	int ret;
184 
185 	ret = drm_dp_dpcd_readb(&dp->aux, DP_MAX_LANE_COUNT, &data);
186 	if (ret != 1) {
187 		*enhanced_mode_support = 0;
188 		return ret;
189 	}
190 
191 	*enhanced_mode_support = DPCD_ENHANCED_FRAME_CAP(data);
192 
193 	return 0;
194 }
195 
analogix_dp_set_enhanced_mode(struct analogix_dp_device * dp)196 static int analogix_dp_set_enhanced_mode(struct analogix_dp_device *dp)
197 {
198 	u8 data;
199 	int ret;
200 
201 	ret = analogix_dp_is_enhanced_mode_available(dp, &data);
202 	if (ret < 0)
203 		return ret;
204 
205 	ret = analogix_dp_enable_rx_to_enhanced_mode(dp, data);
206 	if (ret < 0)
207 		return ret;
208 
209 	analogix_dp_enable_enhanced_mode(dp, data);
210 
211 	return 0;
212 }
213 
analogix_dp_training_pattern_dis(struct analogix_dp_device * dp)214 static int analogix_dp_training_pattern_dis(struct analogix_dp_device *dp)
215 {
216 	int ret;
217 
218 	analogix_dp_set_training_pattern(dp, DP_NONE);
219 
220 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
221 				 DP_TRAINING_PATTERN_DISABLE);
222 
223 	return ret < 0 ? ret : 0;
224 }
225 
analogix_dp_link_start(struct analogix_dp_device * dp)226 static int analogix_dp_link_start(struct analogix_dp_device *dp)
227 {
228 	u8 buf[4];
229 	int lane, lane_count, retval;
230 
231 	lane_count = dp->link_train.lane_count;
232 
233 	dp->link_train.lt_state = CLOCK_RECOVERY;
234 	dp->link_train.eq_loop = 0;
235 
236 	for (lane = 0; lane < lane_count; lane++)
237 		dp->link_train.cr_loop[lane] = 0;
238 
239 	/* Set link rate and count as you want to establish*/
240 	analogix_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
241 	retval = analogix_dp_wait_pll_locked(dp);
242 	if (retval) {
243 		DRM_DEV_ERROR(dp->dev, "Wait for pll lock failed %d\n", retval);
244 		return retval;
245 	}
246 	/*
247 	 * MACRO_RST must be applied after the PLL_LOCK to avoid
248 	 * the DP inter pair skew issue for at least 10 us
249 	 */
250 	analogix_dp_reset_macro(dp);
251 	analogix_dp_set_lane_count(dp, dp->link_train.lane_count);
252 
253 	/* Setup RX configuration */
254 	buf[0] = dp->link_train.link_rate;
255 	buf[1] = dp->link_train.lane_count;
256 	retval = drm_dp_dpcd_write(&dp->aux, DP_LINK_BW_SET, buf, 2);
257 	if (retval < 0)
258 		return retval;
259 	/* set enhanced mode if available */
260 	retval = analogix_dp_set_enhanced_mode(dp);
261 	if (retval < 0) {
262 		dev_err(dp->dev, "failed to set enhance mode\n");
263 		return retval;
264 	}
265 
266 	/* Set TX voltage-swing and pre-emphasis to minimum */
267 	for (lane = 0; lane < lane_count; lane++)
268 		dp->link_train.training_lane[lane] =
269 					DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
270 					DP_TRAIN_PRE_EMPH_LEVEL_0;
271 	analogix_dp_set_lane_link_training(dp);
272 
273 	/* Set training pattern 1 */
274 	analogix_dp_set_training_pattern(dp, TRAINING_PTN1);
275 
276 	/* Set RX training pattern */
277 	retval = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
278 				    DP_LINK_SCRAMBLING_DISABLE |
279 					DP_TRAINING_PATTERN_1);
280 	if (retval < 0)
281 		return retval;
282 
283 	for (lane = 0; lane < lane_count; lane++)
284 		buf[lane] = DP_TRAIN_PRE_EMPH_LEVEL_0 |
285 			    DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
286 
287 	retval = drm_dp_dpcd_write(&dp->aux, DP_TRAINING_LANE0_SET, buf,
288 				   lane_count);
289 	if (retval < 0)
290 		return retval;
291 
292 	return 0;
293 }
294 
analogix_dp_get_lane_status(u8 link_status[2],int lane)295 static unsigned char analogix_dp_get_lane_status(u8 link_status[2], int lane)
296 {
297 	int shift = (lane & 1) * 4;
298 	u8 link_value = link_status[lane >> 1];
299 
300 	return (link_value >> shift) & 0xf;
301 }
302 
analogix_dp_clock_recovery_ok(u8 link_status[2],int lane_count)303 static int analogix_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
304 {
305 	int lane;
306 	u8 lane_status;
307 
308 	for (lane = 0; lane < lane_count; lane++) {
309 		lane_status = analogix_dp_get_lane_status(link_status, lane);
310 		if ((lane_status & DP_LANE_CR_DONE) == 0)
311 			return -EINVAL;
312 	}
313 	return 0;
314 }
315 
analogix_dp_channel_eq_ok(u8 link_status[2],u8 link_align,int lane_count)316 static int analogix_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
317 				     int lane_count)
318 {
319 	int lane;
320 	u8 lane_status;
321 
322 	if ((link_align & DP_INTERLANE_ALIGN_DONE) == 0)
323 		return -EINVAL;
324 
325 	for (lane = 0; lane < lane_count; lane++) {
326 		lane_status = analogix_dp_get_lane_status(link_status, lane);
327 		lane_status &= DP_CHANNEL_EQ_BITS;
328 		if (lane_status != DP_CHANNEL_EQ_BITS)
329 			return -EINVAL;
330 	}
331 
332 	return 0;
333 }
334 
335 static unsigned char
analogix_dp_get_adjust_request_voltage(u8 adjust_request[2],int lane)336 analogix_dp_get_adjust_request_voltage(u8 adjust_request[2], int lane)
337 {
338 	int shift = (lane & 1) * 4;
339 	u8 link_value = adjust_request[lane >> 1];
340 
341 	return (link_value >> shift) & 0x3;
342 }
343 
analogix_dp_get_adjust_request_pre_emphasis(u8 adjust_request[2],int lane)344 static unsigned char analogix_dp_get_adjust_request_pre_emphasis(
345 					u8 adjust_request[2],
346 					int lane)
347 {
348 	int shift = (lane & 1) * 4;
349 	u8 link_value = adjust_request[lane >> 1];
350 
351 	return ((link_value >> shift) & 0xc) >> 2;
352 }
353 
analogix_dp_reduce_link_rate(struct analogix_dp_device * dp)354 static void analogix_dp_reduce_link_rate(struct analogix_dp_device *dp)
355 {
356 	analogix_dp_training_pattern_dis(dp);
357 	analogix_dp_set_enhanced_mode(dp);
358 
359 	dp->link_train.lt_state = FAILED;
360 }
361 
analogix_dp_get_adjust_training_lane(struct analogix_dp_device * dp,u8 adjust_request[2])362 static void analogix_dp_get_adjust_training_lane(struct analogix_dp_device *dp,
363 						 u8 adjust_request[2])
364 {
365 	int lane, lane_count;
366 	u8 voltage_swing, pre_emphasis, training_lane;
367 
368 	lane_count = dp->link_train.lane_count;
369 	for (lane = 0; lane < lane_count; lane++) {
370 		voltage_swing = analogix_dp_get_adjust_request_voltage(
371 						adjust_request, lane);
372 		pre_emphasis = analogix_dp_get_adjust_request_pre_emphasis(
373 						adjust_request, lane);
374 		training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
375 				DPCD_PRE_EMPHASIS_SET(pre_emphasis);
376 
377 		if (voltage_swing == VOLTAGE_LEVEL_3)
378 			training_lane |= DP_TRAIN_MAX_SWING_REACHED;
379 		if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
380 			training_lane |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
381 
382 		dp->link_train.training_lane[lane] = training_lane;
383 	}
384 }
385 
analogix_dp_process_clock_recovery(struct analogix_dp_device * dp)386 static int analogix_dp_process_clock_recovery(struct analogix_dp_device *dp)
387 {
388 	int lane, lane_count, retval;
389 	u8 voltage_swing, pre_emphasis, training_lane;
390 	u8 link_status[2], adjust_request[2];
391 
392 	usleep_range(100, 101);
393 
394 	lane_count = dp->link_train.lane_count;
395 
396 	retval = drm_dp_dpcd_read(&dp->aux, DP_LANE0_1_STATUS, link_status, 2);
397 	if (retval < 0)
398 		return retval;
399 
400 	if (analogix_dp_clock_recovery_ok(link_status, lane_count) == 0) {
401 		/* set training pattern 2 for EQ */
402 		analogix_dp_set_training_pattern(dp, TRAINING_PTN2);
403 
404 		retval = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
405 					    DP_LINK_SCRAMBLING_DISABLE |
406 						DP_TRAINING_PATTERN_2);
407 		if (retval < 0)
408 			return retval;
409 
410 		dev_dbg(dp->dev, "Link Training Clock Recovery success\n");
411 		dp->link_train.lt_state = EQUALIZER_TRAINING;
412 
413 		return 0;
414 	}
415 
416 	retval = drm_dp_dpcd_read(&dp->aux, DP_ADJUST_REQUEST_LANE0_1,
417 				  adjust_request, 2);
418 	if (retval < 0)
419 		return retval;
420 
421 	for (lane = 0; lane < lane_count; lane++) {
422 		training_lane = analogix_dp_get_lane_link_training(dp, lane);
423 		voltage_swing = analogix_dp_get_adjust_request_voltage(adjust_request, lane);
424 		pre_emphasis = analogix_dp_get_adjust_request_pre_emphasis(adjust_request, lane);
425 
426 		if (DPCD_VOLTAGE_SWING_GET(training_lane) == voltage_swing &&
427 		    DPCD_PRE_EMPHASIS_GET(training_lane) == pre_emphasis)
428 			dp->link_train.cr_loop[lane]++;
429 
430 		if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
431 		    voltage_swing == VOLTAGE_LEVEL_3 ||
432 		    pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
433 			dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
434 				dp->link_train.cr_loop[lane],
435 				voltage_swing, pre_emphasis);
436 			analogix_dp_reduce_link_rate(dp);
437 			return -EIO;
438 		}
439 	}
440 
441 	analogix_dp_get_adjust_training_lane(dp, adjust_request);
442 	analogix_dp_set_lane_link_training(dp);
443 
444 	retval = drm_dp_dpcd_write(&dp->aux, DP_TRAINING_LANE0_SET,
445 				   dp->link_train.training_lane, lane_count);
446 	if (retval < 0)
447 		return retval;
448 
449 	return 0;
450 }
451 
analogix_dp_process_equalizer_training(struct analogix_dp_device * dp)452 static int analogix_dp_process_equalizer_training(struct analogix_dp_device *dp)
453 {
454 	int lane_count, retval;
455 	u32 reg;
456 	u8 link_align, link_status[2], adjust_request[2];
457 
458 	usleep_range(400, 401);
459 
460 	lane_count = dp->link_train.lane_count;
461 
462 	retval = drm_dp_dpcd_read(&dp->aux, DP_LANE0_1_STATUS, link_status, 2);
463 	if (retval < 0)
464 		return retval;
465 
466 	if (analogix_dp_clock_recovery_ok(link_status, lane_count)) {
467 		analogix_dp_reduce_link_rate(dp);
468 		return -EIO;
469 	}
470 
471 	retval = drm_dp_dpcd_read(&dp->aux, DP_ADJUST_REQUEST_LANE0_1,
472 				  adjust_request, 2);
473 	if (retval < 0)
474 		return retval;
475 
476 	retval = drm_dp_dpcd_readb(&dp->aux, DP_LANE_ALIGN_STATUS_UPDATED,
477 				   &link_align);
478 	if (retval < 0)
479 		return retval;
480 
481 	analogix_dp_get_adjust_training_lane(dp, adjust_request);
482 
483 	if (!analogix_dp_channel_eq_ok(link_status, link_align, lane_count)) {
484 		/* traing pattern Set to Normal */
485 		retval = analogix_dp_training_pattern_dis(dp);
486 		if (retval < 0)
487 			return retval;
488 
489 		dev_dbg(dp->dev, "Link Training success!\n");
490 		analogix_dp_get_link_bandwidth(dp, &reg);
491 		dp->link_train.link_rate = reg;
492 		dev_dbg(dp->dev, "final bandwidth = %.2x\n",
493 			dp->link_train.link_rate);
494 
495 		analogix_dp_get_lane_count(dp, &reg);
496 		dp->link_train.lane_count = reg;
497 		dev_dbg(dp->dev, "final lane count = %.2x\n",
498 			dp->link_train.lane_count);
499 
500 		dp->link_train.lt_state = FINISHED;
501 
502 		return 0;
503 	}
504 
505 	/* not all locked */
506 	dp->link_train.eq_loop++;
507 
508 	if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
509 		dev_err(dp->dev, "EQ Max loop\n");
510 		analogix_dp_reduce_link_rate(dp);
511 		return -EIO;
512 	}
513 
514 	analogix_dp_set_lane_link_training(dp);
515 
516 	retval = drm_dp_dpcd_write(&dp->aux, DP_TRAINING_LANE0_SET,
517 				   dp->link_train.training_lane, lane_count);
518 	if (retval < 0)
519 		return retval;
520 
521 	return 0;
522 }
523 
analogix_dp_get_max_rx_bandwidth(struct analogix_dp_device * dp,u8 * bandwidth)524 static void analogix_dp_get_max_rx_bandwidth(struct analogix_dp_device *dp,
525 					     u8 *bandwidth)
526 {
527 	u8 data;
528 
529 	/*
530 	 * For DP rev.1.1, Maximum link rate of Main Link lanes
531 	 * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
532 	 * For DP rev.1.2, Maximum link rate of Main Link lanes
533 	 * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps, 0x14 = 5.4Gbps
534 	 */
535 	drm_dp_dpcd_readb(&dp->aux, DP_MAX_LINK_RATE, &data);
536 	*bandwidth = data;
537 }
538 
analogix_dp_get_max_rx_lane_count(struct analogix_dp_device * dp,u8 * lane_count)539 static void analogix_dp_get_max_rx_lane_count(struct analogix_dp_device *dp,
540 					      u8 *lane_count)
541 {
542 	u8 data;
543 
544 	/*
545 	 * For DP rev.1.1, Maximum number of Main Link lanes
546 	 * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
547 	 */
548 	drm_dp_dpcd_readb(&dp->aux, DP_MAX_LANE_COUNT, &data);
549 	*lane_count = DPCD_MAX_LANE_COUNT(data);
550 }
551 
analogix_dp_full_link_train(struct analogix_dp_device * dp,u32 max_lanes,u32 max_rate)552 static int analogix_dp_full_link_train(struct analogix_dp_device *dp,
553 				       u32 max_lanes, u32 max_rate)
554 {
555 	int retval = 0;
556 	bool training_finished = false;
557 
558 	/* Initialize by reading RX's DPCD */
559 	analogix_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
560 	analogix_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
561 
562 	if ((dp->link_train.link_rate != DP_LINK_BW_1_62) &&
563 	    (dp->link_train.link_rate != DP_LINK_BW_2_7) &&
564 	    (dp->link_train.link_rate != DP_LINK_BW_5_4)) {
565 		dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
566 			dp->link_train.link_rate);
567 		dp->link_train.link_rate = DP_LINK_BW_1_62;
568 	}
569 
570 	if (dp->link_train.lane_count == 0) {
571 		dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
572 			dp->link_train.lane_count);
573 		dp->link_train.lane_count = (u8)LANE_COUNT1;
574 	}
575 
576 	/* Setup TX lane count & rate */
577 	if (dp->link_train.lane_count > max_lanes)
578 		dp->link_train.lane_count = max_lanes;
579 	if (dp->link_train.link_rate > max_rate)
580 		dp->link_train.link_rate = max_rate;
581 
582 	/* All DP analog module power up */
583 	analogix_dp_set_analog_power_down(dp, POWER_ALL, 0);
584 
585 	dp->link_train.lt_state = START;
586 
587 	/* Process here */
588 	while (!retval && !training_finished) {
589 		switch (dp->link_train.lt_state) {
590 		case START:
591 			retval = analogix_dp_link_start(dp);
592 			if (retval)
593 				dev_err(dp->dev, "LT link start failed!\n");
594 			break;
595 		case CLOCK_RECOVERY:
596 			retval = analogix_dp_process_clock_recovery(dp);
597 			if (retval)
598 				dev_err(dp->dev, "LT CR failed!\n");
599 			break;
600 		case EQUALIZER_TRAINING:
601 			retval = analogix_dp_process_equalizer_training(dp);
602 			if (retval)
603 				dev_err(dp->dev, "LT EQ failed!\n");
604 			break;
605 		case FINISHED:
606 			training_finished = 1;
607 			break;
608 		case FAILED:
609 			return -EREMOTEIO;
610 		}
611 	}
612 	if (retval)
613 		dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
614 
615 	return retval;
616 }
617 
analogix_dp_fast_link_train(struct analogix_dp_device * dp)618 static int analogix_dp_fast_link_train(struct analogix_dp_device *dp)
619 {
620 	int ret;
621 	u8 link_align, link_status[2];
622 
623 	analogix_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
624 	ret = analogix_dp_wait_pll_locked(dp);
625 	if (ret) {
626 		DRM_DEV_ERROR(dp->dev, "Wait for pll lock failed %d\n", ret);
627 		return ret;
628 	}
629 
630 	/*
631 	 * MACRO_RST must be applied after the PLL_LOCK to avoid
632 	 * the DP inter pair skew issue for at least 10 us
633 	 */
634 	analogix_dp_reset_macro(dp);
635 	analogix_dp_set_lane_count(dp, dp->link_train.lane_count);
636 	analogix_dp_set_lane_link_training(dp);
637 
638 	/* source Set training pattern 1 */
639 	analogix_dp_set_training_pattern(dp, TRAINING_PTN1);
640 	/* From DP spec, pattern must be on-screen for a minimum 500us */
641 	usleep_range(500, 600);
642 
643 	analogix_dp_set_training_pattern(dp, TRAINING_PTN2);
644 	/* From DP spec, pattern must be on-screen for a minimum 500us */
645 	usleep_range(500, 600);
646 
647 	/* TODO: enhanced_mode?*/
648 	analogix_dp_set_training_pattern(dp, DP_NONE);
649 
650 	/*
651 	 * Useful for debugging issues with fast link training, disable for more
652 	 * speed
653 	 */
654 	if (verify_fast_training) {
655 		ret = drm_dp_dpcd_readb(&dp->aux, DP_LANE_ALIGN_STATUS_UPDATED,
656 					&link_align);
657 		if (ret < 0) {
658 			DRM_DEV_ERROR(dp->dev, "Read align status failed %d\n",
659 				      ret);
660 			return ret;
661 		}
662 
663 		ret = drm_dp_dpcd_read(&dp->aux, DP_LANE0_1_STATUS, link_status,
664 				       2);
665 		if (ret < 0) {
666 			DRM_DEV_ERROR(dp->dev, "Read link status failed %d\n",
667 				      ret);
668 			return ret;
669 		}
670 
671 		if (analogix_dp_clock_recovery_ok(link_status,
672 						  dp->link_train.lane_count)) {
673 			DRM_DEV_ERROR(dp->dev, "Clock recovery failed\n");
674 			analogix_dp_reduce_link_rate(dp);
675 			return -EIO;
676 		}
677 
678 		if (analogix_dp_channel_eq_ok(link_status, link_align,
679 					      dp->link_train.lane_count)) {
680 			DRM_DEV_ERROR(dp->dev, "Channel EQ failed\n");
681 			analogix_dp_reduce_link_rate(dp);
682 			return -EIO;
683 		}
684 	}
685 
686 	return 0;
687 }
688 
analogix_dp_train_link(struct analogix_dp_device * dp)689 static int analogix_dp_train_link(struct analogix_dp_device *dp)
690 {
691 	if (dp->fast_train_enable)
692 		return analogix_dp_fast_link_train(dp);
693 
694 	return analogix_dp_full_link_train(dp, dp->video_info.max_lane_count,
695 					   dp->video_info.max_link_rate);
696 }
697 
analogix_dp_config_video(struct analogix_dp_device * dp)698 static int analogix_dp_config_video(struct analogix_dp_device *dp)
699 {
700 	int timeout_loop = 0;
701 	int done_count = 0;
702 
703 	analogix_dp_config_video_slave_mode(dp);
704 
705 	analogix_dp_set_video_color_format(dp);
706 
707 	for (;;) {
708 		timeout_loop++;
709 		if (analogix_dp_is_slave_video_stream_clock_on(dp) == 0)
710 			break;
711 		if (timeout_loop > DP_TIMEOUT_LOOP_COUNT) {
712 			dev_err(dp->dev, "Timeout of slave video streamclk ok\n");
713 			return -ETIMEDOUT;
714 		}
715 		usleep_range(1000, 1001);
716 	}
717 
718 	/* Set to use the register calculated M/N video */
719 	analogix_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
720 
721 	/* For video bist, Video timing must be generated by register */
722 	analogix_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
723 
724 	/* Disable video mute */
725 	analogix_dp_enable_video_mute(dp, 0);
726 
727 	/* Configure video slave mode */
728 	analogix_dp_enable_video_master(dp, 0);
729 
730 	/* Enable video */
731 	analogix_dp_start_video(dp);
732 
733 	timeout_loop = 0;
734 
735 	for (;;) {
736 		timeout_loop++;
737 		if (analogix_dp_is_video_stream_on(dp) == 0) {
738 			done_count++;
739 			if (done_count > 10)
740 				break;
741 		} else if (done_count) {
742 			done_count = 0;
743 		}
744 		if (timeout_loop > DP_TIMEOUT_LOOP_COUNT) {
745 			dev_warn(dp->dev,
746 				 "Ignoring timeout of video streamclk ok\n");
747 			break;
748 		}
749 
750 		usleep_range(1000, 1001);
751 	}
752 
753 	return 0;
754 }
755 
analogix_dp_enable_scramble(struct analogix_dp_device * dp,bool enable)756 static int analogix_dp_enable_scramble(struct analogix_dp_device *dp,
757 				       bool enable)
758 {
759 	u8 data;
760 	int ret;
761 
762 	if (enable) {
763 		analogix_dp_enable_scrambling(dp);
764 
765 		ret = drm_dp_dpcd_readb(&dp->aux, DP_TRAINING_PATTERN_SET,
766 					&data);
767 		if (ret != 1)
768 			return ret;
769 		ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
770 				   (u8)(data & ~DP_LINK_SCRAMBLING_DISABLE));
771 	} else {
772 		analogix_dp_disable_scrambling(dp);
773 
774 		ret = drm_dp_dpcd_readb(&dp->aux, DP_TRAINING_PATTERN_SET,
775 					&data);
776 		if (ret != 1)
777 			return ret;
778 		ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
779 				   (u8)(data | DP_LINK_SCRAMBLING_DISABLE));
780 	}
781 	return ret < 0 ? ret : 0;
782 }
783 
analogix_dp_hardirq(int irq,void * arg)784 static irqreturn_t analogix_dp_hardirq(int irq, void *arg)
785 {
786 	struct analogix_dp_device *dp = arg;
787 	irqreturn_t ret = IRQ_NONE;
788 	enum dp_irq_type irq_type;
789 
790 	irq_type = analogix_dp_get_irq_type(dp);
791 	if (irq_type != DP_IRQ_TYPE_UNKNOWN) {
792 		analogix_dp_mute_hpd_interrupt(dp);
793 		ret = IRQ_WAKE_THREAD;
794 	}
795 
796 	return ret;
797 }
798 
analogix_dp_irq_thread(int irq,void * arg)799 static irqreturn_t analogix_dp_irq_thread(int irq, void *arg)
800 {
801 	struct analogix_dp_device *dp = arg;
802 	enum dp_irq_type irq_type;
803 
804 	irq_type = analogix_dp_get_irq_type(dp);
805 	if (irq_type & DP_IRQ_TYPE_HP_CABLE_IN ||
806 	    irq_type & DP_IRQ_TYPE_HP_CABLE_OUT) {
807 		dev_dbg(dp->dev, "Detected cable status changed!\n");
808 		if (dp->drm_dev)
809 			drm_helper_hpd_irq_event(dp->drm_dev);
810 	}
811 
812 	if (irq_type != DP_IRQ_TYPE_UNKNOWN) {
813 		analogix_dp_clear_hotplug_interrupts(dp);
814 		analogix_dp_unmute_hpd_interrupt(dp);
815 	}
816 
817 	return IRQ_HANDLED;
818 }
819 
analogix_dp_fast_link_train_detection(struct analogix_dp_device * dp)820 static int analogix_dp_fast_link_train_detection(struct analogix_dp_device *dp)
821 {
822 	int ret;
823 	u8 spread;
824 
825 	ret = drm_dp_dpcd_readb(&dp->aux, DP_MAX_DOWNSPREAD, &spread);
826 	if (ret != 1) {
827 		dev_err(dp->dev, "failed to read downspread %d\n", ret);
828 		return ret;
829 	}
830 	dp->fast_train_enable = !!(spread & DP_NO_AUX_HANDSHAKE_LINK_TRAINING);
831 	dev_dbg(dp->dev, "fast link training %s\n",
832 		dp->fast_train_enable ? "supported" : "unsupported");
833 	return 0;
834 }
835 
analogix_dp_commit(struct analogix_dp_device * dp)836 static int analogix_dp_commit(struct analogix_dp_device *dp)
837 {
838 	int ret;
839 
840 	/* Keep the panel disabled while we configure video */
841 	if (dp->plat_data->panel) {
842 		if (drm_panel_disable(dp->plat_data->panel))
843 			DRM_ERROR("failed to disable the panel\n");
844 	}
845 
846 	ret = analogix_dp_train_link(dp);
847 	if (ret) {
848 		dev_err(dp->dev, "unable to do link train, ret=%d\n", ret);
849 		return ret;
850 	}
851 
852 	ret = analogix_dp_enable_scramble(dp, 1);
853 	if (ret < 0) {
854 		dev_err(dp->dev, "can not enable scramble\n");
855 		return ret;
856 	}
857 
858 	analogix_dp_init_video(dp);
859 	ret = analogix_dp_config_video(dp);
860 	if (ret) {
861 		dev_err(dp->dev, "unable to config video\n");
862 		return ret;
863 	}
864 
865 	/* Safe to enable the panel now */
866 	if (dp->plat_data->panel) {
867 		ret = drm_panel_enable(dp->plat_data->panel);
868 		if (ret) {
869 			DRM_ERROR("failed to enable the panel\n");
870 			return ret;
871 		}
872 	}
873 
874 	/* Check whether panel supports fast training */
875 	ret = analogix_dp_fast_link_train_detection(dp);
876 	if (ret)
877 		return ret;
878 
879 	if (analogix_dp_detect_sink_psr(dp)) {
880 		ret = analogix_dp_enable_sink_psr(dp);
881 		if (ret)
882 			return ret;
883 	}
884 
885 	return ret;
886 }
887 
analogix_dp_enable_psr(struct analogix_dp_device * dp)888 static int analogix_dp_enable_psr(struct analogix_dp_device *dp)
889 {
890 	struct dp_sdp psr_vsc;
891 	int ret;
892 	u8 sink;
893 
894 	ret = drm_dp_dpcd_readb(&dp->aux, DP_PSR_STATUS, &sink);
895 	if (ret != 1)
896 		DRM_DEV_ERROR(dp->dev, "Failed to read psr status %d\n", ret);
897 	else if (sink == DP_PSR_SINK_ACTIVE_RFB)
898 		return 0;
899 
900 	/* Prepare VSC packet as per EDP 1.4 spec, Table 6.9 */
901 	memset(&psr_vsc, 0, sizeof(psr_vsc));
902 	psr_vsc.sdp_header.HB0 = 0;
903 	psr_vsc.sdp_header.HB1 = 0x7;
904 	psr_vsc.sdp_header.HB2 = 0x2;
905 	psr_vsc.sdp_header.HB3 = 0x8;
906 	psr_vsc.db[0] = 0;
907 	psr_vsc.db[1] = EDP_VSC_PSR_STATE_ACTIVE | EDP_VSC_PSR_CRC_VALUES_VALID;
908 
909 	ret = analogix_dp_send_psr_spd(dp, &psr_vsc, true);
910 	if (!ret)
911 		analogix_dp_set_analog_power_down(dp, POWER_ALL, true);
912 
913 	return ret;
914 }
915 
analogix_dp_disable_psr(struct analogix_dp_device * dp)916 static int analogix_dp_disable_psr(struct analogix_dp_device *dp)
917 {
918 	struct dp_sdp psr_vsc;
919 	int ret;
920 	u8 sink;
921 
922 	analogix_dp_set_analog_power_down(dp, POWER_ALL, false);
923 
924 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
925 	if (ret != 1) {
926 		DRM_DEV_ERROR(dp->dev, "Failed to set DP Power0 %d\n", ret);
927 		return ret;
928 	}
929 
930 	ret = drm_dp_dpcd_readb(&dp->aux, DP_PSR_STATUS, &sink);
931 	if (ret != 1) {
932 		DRM_DEV_ERROR(dp->dev, "Failed to read psr status %d\n", ret);
933 		return ret;
934 	} else if (sink == DP_PSR_SINK_INACTIVE) {
935 		DRM_DEV_ERROR(dp->dev, "sink inactive, skip disable psr");
936 		return 0;
937 	}
938 
939 	ret = analogix_dp_train_link(dp);
940 	if (ret) {
941 		DRM_DEV_ERROR(dp->dev, "Failed to train the link %d\n", ret);
942 		return ret;
943 	}
944 
945 	/* Prepare VSC packet as per EDP 1.4 spec, Table 6.9 */
946 	memset(&psr_vsc, 0, sizeof(psr_vsc));
947 	psr_vsc.sdp_header.HB0 = 0;
948 	psr_vsc.sdp_header.HB1 = 0x7;
949 	psr_vsc.sdp_header.HB2 = 0x2;
950 	psr_vsc.sdp_header.HB3 = 0x8;
951 
952 	psr_vsc.db[0] = 0;
953 	psr_vsc.db[1] = 0;
954 
955 	return analogix_dp_send_psr_spd(dp, &psr_vsc, true);
956 }
957 
958 /*
959  * This function is a bit of a catch-all for panel preparation, hopefully
960  * simplifying the logic of functions that need to prepare/unprepare the panel
961  * below.
962  *
963  * If @prepare is true, this function will prepare the panel. Conversely, if it
964  * is false, the panel will be unprepared.
965  *
966  * If @is_modeset_prepare is true, the function will disregard the current state
967  * of the panel and either prepare/unprepare the panel based on @prepare. Once
968  * it finishes, it will update dp->panel_is_modeset to reflect the current state
969  * of the panel.
970  */
analogix_dp_prepare_panel(struct analogix_dp_device * dp,bool prepare,bool is_modeset_prepare)971 static int analogix_dp_prepare_panel(struct analogix_dp_device *dp,
972 				     bool prepare, bool is_modeset_prepare)
973 {
974 	int ret = 0;
975 
976 	if (!dp->plat_data->panel)
977 		return 0;
978 
979 	mutex_lock(&dp->panel_lock);
980 
981 	/*
982 	 * Exit early if this is a temporary prepare/unprepare and we're already
983 	 * modeset (since we neither want to prepare twice or unprepare early).
984 	 */
985 	if (dp->panel_is_modeset && !is_modeset_prepare)
986 		goto out;
987 
988 	if (prepare)
989 		ret = drm_panel_prepare(dp->plat_data->panel);
990 	else
991 		ret = drm_panel_unprepare(dp->plat_data->panel);
992 
993 	if (ret)
994 		goto out;
995 
996 	if (is_modeset_prepare)
997 		dp->panel_is_modeset = prepare;
998 
999 out:
1000 	mutex_unlock(&dp->panel_lock);
1001 	return ret;
1002 }
1003 
analogix_dp_get_modes(struct drm_connector * connector)1004 static int analogix_dp_get_modes(struct drm_connector *connector)
1005 {
1006 	struct analogix_dp_device *dp = to_dp(connector);
1007 	const struct drm_edid *drm_edid;
1008 	int ret, num_modes = 0;
1009 
1010 	if (dp->plat_data->panel) {
1011 		num_modes += drm_panel_get_modes(dp->plat_data->panel, connector);
1012 	} else {
1013 		ret = analogix_dp_prepare_panel(dp, true, false);
1014 		if (ret) {
1015 			DRM_ERROR("Failed to prepare panel (%d)\n", ret);
1016 			return 0;
1017 		}
1018 
1019 		drm_edid = drm_edid_read_ddc(connector, &dp->aux.ddc);
1020 
1021 		drm_edid_connector_update(&dp->connector, drm_edid);
1022 
1023 		if (drm_edid) {
1024 			num_modes += drm_edid_connector_add_modes(&dp->connector);
1025 			drm_edid_free(drm_edid);
1026 		}
1027 
1028 		ret = analogix_dp_prepare_panel(dp, false, false);
1029 		if (ret)
1030 			DRM_ERROR("Failed to unprepare panel (%d)\n", ret);
1031 	}
1032 
1033 	if (dp->plat_data->get_modes)
1034 		num_modes += dp->plat_data->get_modes(dp->plat_data, connector);
1035 
1036 	return num_modes;
1037 }
1038 
1039 static struct drm_encoder *
analogix_dp_best_encoder(struct drm_connector * connector)1040 analogix_dp_best_encoder(struct drm_connector *connector)
1041 {
1042 	struct analogix_dp_device *dp = to_dp(connector);
1043 
1044 	return dp->encoder;
1045 }
1046 
1047 
analogix_dp_atomic_check(struct drm_connector * connector,struct drm_atomic_state * state)1048 static int analogix_dp_atomic_check(struct drm_connector *connector,
1049 				    struct drm_atomic_state *state)
1050 {
1051 	struct analogix_dp_device *dp = to_dp(connector);
1052 	struct drm_connector_state *conn_state;
1053 	struct drm_crtc_state *crtc_state;
1054 
1055 	conn_state = drm_atomic_get_new_connector_state(state, connector);
1056 	if (WARN_ON(!conn_state))
1057 		return -ENODEV;
1058 
1059 	conn_state->self_refresh_aware = true;
1060 
1061 	if (!conn_state->crtc)
1062 		return 0;
1063 
1064 	crtc_state = drm_atomic_get_new_crtc_state(state, conn_state->crtc);
1065 	if (!crtc_state)
1066 		return 0;
1067 
1068 	if (crtc_state->self_refresh_active && !dp->psr_supported)
1069 		return -EINVAL;
1070 
1071 	return 0;
1072 }
1073 
1074 static const struct drm_connector_helper_funcs analogix_dp_connector_helper_funcs = {
1075 	.get_modes = analogix_dp_get_modes,
1076 	.best_encoder = analogix_dp_best_encoder,
1077 	.atomic_check = analogix_dp_atomic_check,
1078 };
1079 
1080 static enum drm_connector_status
analogix_dp_detect(struct drm_connector * connector,bool force)1081 analogix_dp_detect(struct drm_connector *connector, bool force)
1082 {
1083 	struct analogix_dp_device *dp = to_dp(connector);
1084 	enum drm_connector_status status = connector_status_disconnected;
1085 	int ret;
1086 
1087 	if (dp->plat_data->panel)
1088 		return connector_status_connected;
1089 
1090 	ret = analogix_dp_prepare_panel(dp, true, false);
1091 	if (ret) {
1092 		DRM_ERROR("Failed to prepare panel (%d)\n", ret);
1093 		return connector_status_disconnected;
1094 	}
1095 
1096 	if (!analogix_dp_detect_hpd(dp))
1097 		status = connector_status_connected;
1098 
1099 	ret = analogix_dp_prepare_panel(dp, false, false);
1100 	if (ret)
1101 		DRM_ERROR("Failed to unprepare panel (%d)\n", ret);
1102 
1103 	return status;
1104 }
1105 
1106 static const struct drm_connector_funcs analogix_dp_connector_funcs = {
1107 	.fill_modes = drm_helper_probe_single_connector_modes,
1108 	.detect = analogix_dp_detect,
1109 	.destroy = drm_connector_cleanup,
1110 	.reset = drm_atomic_helper_connector_reset,
1111 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1112 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1113 };
1114 
analogix_dp_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1115 static int analogix_dp_bridge_attach(struct drm_bridge *bridge,
1116 				     enum drm_bridge_attach_flags flags)
1117 {
1118 	struct analogix_dp_device *dp = bridge->driver_private;
1119 	struct drm_encoder *encoder = dp->encoder;
1120 	struct drm_connector *connector = NULL;
1121 	int ret = 0;
1122 
1123 	if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR) {
1124 		DRM_ERROR("Fix bridge driver to make connector optional!");
1125 		return -EINVAL;
1126 	}
1127 
1128 	if (!dp->plat_data->skip_connector) {
1129 		connector = &dp->connector;
1130 		connector->polled = DRM_CONNECTOR_POLL_HPD;
1131 
1132 		ret = drm_connector_init(dp->drm_dev, connector,
1133 					 &analogix_dp_connector_funcs,
1134 					 DRM_MODE_CONNECTOR_eDP);
1135 		if (ret) {
1136 			DRM_ERROR("Failed to initialize connector with drm\n");
1137 			return ret;
1138 		}
1139 
1140 		drm_connector_helper_add(connector,
1141 					 &analogix_dp_connector_helper_funcs);
1142 		drm_connector_attach_encoder(connector, encoder);
1143 	}
1144 
1145 	/*
1146 	 * NOTE: the connector registration is implemented in analogix
1147 	 * platform driver, that to say connector would be exist after
1148 	 * plat_data->attch return, that's why we record the connector
1149 	 * point after plat attached.
1150 	 */
1151 	if (dp->plat_data->attach) {
1152 		ret = dp->plat_data->attach(dp->plat_data, bridge, connector);
1153 		if (ret) {
1154 			DRM_ERROR("Failed at platform attach func\n");
1155 			return ret;
1156 		}
1157 	}
1158 
1159 	return 0;
1160 }
1161 
1162 static
analogix_dp_get_old_crtc(struct analogix_dp_device * dp,struct drm_atomic_state * state)1163 struct drm_crtc *analogix_dp_get_old_crtc(struct analogix_dp_device *dp,
1164 					  struct drm_atomic_state *state)
1165 {
1166 	struct drm_encoder *encoder = dp->encoder;
1167 	struct drm_connector *connector;
1168 	struct drm_connector_state *conn_state;
1169 
1170 	connector = drm_atomic_get_old_connector_for_encoder(state, encoder);
1171 	if (!connector)
1172 		return NULL;
1173 
1174 	conn_state = drm_atomic_get_old_connector_state(state, connector);
1175 	if (!conn_state)
1176 		return NULL;
1177 
1178 	return conn_state->crtc;
1179 }
1180 
1181 static
analogix_dp_get_new_crtc(struct analogix_dp_device * dp,struct drm_atomic_state * state)1182 struct drm_crtc *analogix_dp_get_new_crtc(struct analogix_dp_device *dp,
1183 					  struct drm_atomic_state *state)
1184 {
1185 	struct drm_encoder *encoder = dp->encoder;
1186 	struct drm_connector *connector;
1187 	struct drm_connector_state *conn_state;
1188 
1189 	connector = drm_atomic_get_new_connector_for_encoder(state, encoder);
1190 	if (!connector)
1191 		return NULL;
1192 
1193 	conn_state = drm_atomic_get_new_connector_state(state, connector);
1194 	if (!conn_state)
1195 		return NULL;
1196 
1197 	return conn_state->crtc;
1198 }
1199 
analogix_dp_bridge_atomic_pre_enable(struct drm_bridge * bridge,struct drm_atomic_state * old_state)1200 static void analogix_dp_bridge_atomic_pre_enable(struct drm_bridge *bridge,
1201 						 struct drm_atomic_state *old_state)
1202 {
1203 	struct analogix_dp_device *dp = bridge->driver_private;
1204 	struct drm_crtc *crtc;
1205 	struct drm_crtc_state *old_crtc_state;
1206 	int ret;
1207 
1208 	crtc = analogix_dp_get_new_crtc(dp, old_state);
1209 	if (!crtc)
1210 		return;
1211 
1212 	old_crtc_state = drm_atomic_get_old_crtc_state(old_state, crtc);
1213 	/* Don't touch the panel if we're coming back from PSR */
1214 	if (old_crtc_state && old_crtc_state->self_refresh_active)
1215 		return;
1216 
1217 	ret = analogix_dp_prepare_panel(dp, true, true);
1218 	if (ret)
1219 		DRM_ERROR("failed to setup the panel ret = %d\n", ret);
1220 }
1221 
analogix_dp_set_bridge(struct analogix_dp_device * dp)1222 static int analogix_dp_set_bridge(struct analogix_dp_device *dp)
1223 {
1224 	int ret;
1225 
1226 	pm_runtime_get_sync(dp->dev);
1227 
1228 	ret = analogix_dp_init_analog_func(dp);
1229 	if (ret)
1230 		return ret;
1231 
1232 	/*
1233 	 * According to DP spec v1.3 chap 3.5.1.2 Link Training,
1234 	 * We should first make sure the HPD signal is asserted high by device
1235 	 * when we want to establish a link with it.
1236 	 */
1237 	ret = analogix_dp_detect_hpd(dp);
1238 	if (ret) {
1239 		DRM_ERROR("failed to get hpd single ret = %d\n", ret);
1240 		goto out_dp_init;
1241 	}
1242 
1243 	ret = analogix_dp_commit(dp);
1244 	if (ret) {
1245 		DRM_ERROR("dp commit error, ret = %d\n", ret);
1246 		goto out_dp_init;
1247 	}
1248 
1249 	enable_irq(dp->irq);
1250 	return 0;
1251 
1252 out_dp_init:
1253 	pm_runtime_put_sync(dp->dev);
1254 
1255 	return ret;
1256 }
1257 
analogix_dp_bridge_atomic_enable(struct drm_bridge * bridge,struct drm_atomic_state * old_state)1258 static void analogix_dp_bridge_atomic_enable(struct drm_bridge *bridge,
1259 					     struct drm_atomic_state *old_state)
1260 {
1261 	struct analogix_dp_device *dp = bridge->driver_private;
1262 	struct drm_crtc *crtc;
1263 	struct drm_crtc_state *old_crtc_state;
1264 	int timeout_loop = 0;
1265 	int ret;
1266 
1267 	crtc = analogix_dp_get_new_crtc(dp, old_state);
1268 	if (!crtc)
1269 		return;
1270 
1271 	old_crtc_state = drm_atomic_get_old_crtc_state(old_state, crtc);
1272 	/* Not a full enable, just disable PSR and continue */
1273 	if (old_crtc_state && old_crtc_state->self_refresh_active) {
1274 		ret = analogix_dp_disable_psr(dp);
1275 		if (ret)
1276 			DRM_ERROR("Failed to disable psr %d\n", ret);
1277 		return;
1278 	}
1279 
1280 	if (dp->dpms_mode == DRM_MODE_DPMS_ON)
1281 		return;
1282 
1283 	while (timeout_loop < MAX_PLL_LOCK_LOOP) {
1284 		if (analogix_dp_set_bridge(dp) == 0) {
1285 			dp->dpms_mode = DRM_MODE_DPMS_ON;
1286 			return;
1287 		}
1288 		dev_err(dp->dev, "failed to set bridge, retry: %d\n",
1289 			timeout_loop);
1290 		timeout_loop++;
1291 		usleep_range(10, 11);
1292 	}
1293 	dev_err(dp->dev, "too many times retry set bridge, give it up\n");
1294 }
1295 
analogix_dp_bridge_disable(struct drm_bridge * bridge)1296 static void analogix_dp_bridge_disable(struct drm_bridge *bridge)
1297 {
1298 	struct analogix_dp_device *dp = bridge->driver_private;
1299 	int ret;
1300 
1301 	if (dp->dpms_mode != DRM_MODE_DPMS_ON)
1302 		return;
1303 
1304 	if (dp->plat_data->panel) {
1305 		if (drm_panel_disable(dp->plat_data->panel)) {
1306 			DRM_ERROR("failed to disable the panel\n");
1307 			return;
1308 		}
1309 	}
1310 
1311 	disable_irq(dp->irq);
1312 
1313 	analogix_dp_set_analog_power_down(dp, POWER_ALL, 1);
1314 
1315 	pm_runtime_put_sync(dp->dev);
1316 
1317 	ret = analogix_dp_prepare_panel(dp, false, true);
1318 	if (ret)
1319 		DRM_ERROR("failed to setup the panel ret = %d\n", ret);
1320 
1321 	dp->fast_train_enable = false;
1322 	dp->psr_supported = false;
1323 	dp->dpms_mode = DRM_MODE_DPMS_OFF;
1324 }
1325 
analogix_dp_bridge_atomic_disable(struct drm_bridge * bridge,struct drm_atomic_state * old_state)1326 static void analogix_dp_bridge_atomic_disable(struct drm_bridge *bridge,
1327 					      struct drm_atomic_state *old_state)
1328 {
1329 	struct analogix_dp_device *dp = bridge->driver_private;
1330 	struct drm_crtc *old_crtc, *new_crtc;
1331 	struct drm_crtc_state *old_crtc_state = NULL;
1332 	struct drm_crtc_state *new_crtc_state = NULL;
1333 	int ret;
1334 
1335 	new_crtc = analogix_dp_get_new_crtc(dp, old_state);
1336 	if (!new_crtc)
1337 		goto out;
1338 
1339 	new_crtc_state = drm_atomic_get_new_crtc_state(old_state, new_crtc);
1340 	if (!new_crtc_state)
1341 		goto out;
1342 
1343 	/* Don't do a full disable on PSR transitions */
1344 	if (new_crtc_state->self_refresh_active)
1345 		return;
1346 
1347 out:
1348 	old_crtc = analogix_dp_get_old_crtc(dp, old_state);
1349 	if (old_crtc) {
1350 		old_crtc_state = drm_atomic_get_old_crtc_state(old_state,
1351 							       old_crtc);
1352 
1353 		/* When moving from PSR to fully disabled, exit PSR first. */
1354 		if (old_crtc_state && old_crtc_state->self_refresh_active) {
1355 			ret = analogix_dp_disable_psr(dp);
1356 			if (ret)
1357 				DRM_ERROR("Failed to disable psr (%d)\n", ret);
1358 		}
1359 	}
1360 
1361 	analogix_dp_bridge_disable(bridge);
1362 }
1363 
analogix_dp_bridge_atomic_post_disable(struct drm_bridge * bridge,struct drm_atomic_state * old_state)1364 static void analogix_dp_bridge_atomic_post_disable(struct drm_bridge *bridge,
1365 						   struct drm_atomic_state *old_state)
1366 {
1367 	struct analogix_dp_device *dp = bridge->driver_private;
1368 	struct drm_crtc *crtc;
1369 	struct drm_crtc_state *new_crtc_state;
1370 	int ret;
1371 
1372 	crtc = analogix_dp_get_new_crtc(dp, old_state);
1373 	if (!crtc)
1374 		return;
1375 
1376 	new_crtc_state = drm_atomic_get_new_crtc_state(old_state, crtc);
1377 	if (!new_crtc_state || !new_crtc_state->self_refresh_active)
1378 		return;
1379 
1380 	ret = analogix_dp_enable_psr(dp);
1381 	if (ret)
1382 		DRM_ERROR("Failed to enable psr (%d)\n", ret);
1383 }
1384 
analogix_dp_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * orig_mode,const struct drm_display_mode * mode)1385 static void analogix_dp_bridge_mode_set(struct drm_bridge *bridge,
1386 				const struct drm_display_mode *orig_mode,
1387 				const struct drm_display_mode *mode)
1388 {
1389 	struct analogix_dp_device *dp = bridge->driver_private;
1390 	struct drm_display_info *display_info = &dp->connector.display_info;
1391 	struct video_info *video = &dp->video_info;
1392 	struct device_node *dp_node = dp->dev->of_node;
1393 	int vic;
1394 
1395 	/* Input video interlaces & hsync pol & vsync pol */
1396 	video->interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
1397 	video->v_sync_polarity = !!(mode->flags & DRM_MODE_FLAG_NVSYNC);
1398 	video->h_sync_polarity = !!(mode->flags & DRM_MODE_FLAG_NHSYNC);
1399 
1400 	/* Input video dynamic_range & colorimetry */
1401 	vic = drm_match_cea_mode(mode);
1402 	if ((vic == 6) || (vic == 7) || (vic == 21) || (vic == 22) ||
1403 	    (vic == 2) || (vic == 3) || (vic == 17) || (vic == 18)) {
1404 		video->dynamic_range = CEA;
1405 		video->ycbcr_coeff = COLOR_YCBCR601;
1406 	} else if (vic) {
1407 		video->dynamic_range = CEA;
1408 		video->ycbcr_coeff = COLOR_YCBCR709;
1409 	} else {
1410 		video->dynamic_range = VESA;
1411 		video->ycbcr_coeff = COLOR_YCBCR709;
1412 	}
1413 
1414 	/* Input vide bpc and color_formats */
1415 	switch (display_info->bpc) {
1416 	case 12:
1417 		video->color_depth = COLOR_12;
1418 		break;
1419 	case 10:
1420 		video->color_depth = COLOR_10;
1421 		break;
1422 	case 8:
1423 		video->color_depth = COLOR_8;
1424 		break;
1425 	case 6:
1426 		video->color_depth = COLOR_6;
1427 		break;
1428 	default:
1429 		video->color_depth = COLOR_8;
1430 		break;
1431 	}
1432 	if (display_info->color_formats & DRM_COLOR_FORMAT_YCBCR444)
1433 		video->color_space = COLOR_YCBCR444;
1434 	else if (display_info->color_formats & DRM_COLOR_FORMAT_YCBCR422)
1435 		video->color_space = COLOR_YCBCR422;
1436 	else
1437 		video->color_space = COLOR_RGB;
1438 
1439 	/*
1440 	 * NOTE: those property parsing code is used for providing backward
1441 	 * compatibility for samsung platform.
1442 	 * Due to we used the "of_property_read_u32" interfaces, when this
1443 	 * property isn't present, the "video_info" can keep the original
1444 	 * values and wouldn't be modified.
1445 	 */
1446 	of_property_read_u32(dp_node, "samsung,color-space",
1447 			     &video->color_space);
1448 	of_property_read_u32(dp_node, "samsung,dynamic-range",
1449 			     &video->dynamic_range);
1450 	of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
1451 			     &video->ycbcr_coeff);
1452 	of_property_read_u32(dp_node, "samsung,color-depth",
1453 			     &video->color_depth);
1454 	if (of_property_read_bool(dp_node, "hsync-active-high"))
1455 		video->h_sync_polarity = true;
1456 	if (of_property_read_bool(dp_node, "vsync-active-high"))
1457 		video->v_sync_polarity = true;
1458 	if (of_property_read_bool(dp_node, "interlaced"))
1459 		video->interlaced = true;
1460 }
1461 
1462 static const struct drm_bridge_funcs analogix_dp_bridge_funcs = {
1463 	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1464 	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1465 	.atomic_reset = drm_atomic_helper_bridge_reset,
1466 	.atomic_pre_enable = analogix_dp_bridge_atomic_pre_enable,
1467 	.atomic_enable = analogix_dp_bridge_atomic_enable,
1468 	.atomic_disable = analogix_dp_bridge_atomic_disable,
1469 	.atomic_post_disable = analogix_dp_bridge_atomic_post_disable,
1470 	.mode_set = analogix_dp_bridge_mode_set,
1471 	.attach = analogix_dp_bridge_attach,
1472 };
1473 
analogix_dp_create_bridge(struct drm_device * drm_dev,struct analogix_dp_device * dp)1474 static int analogix_dp_create_bridge(struct drm_device *drm_dev,
1475 				     struct analogix_dp_device *dp)
1476 {
1477 	struct drm_bridge *bridge;
1478 
1479 	bridge = devm_kzalloc(drm_dev->dev, sizeof(*bridge), GFP_KERNEL);
1480 	if (!bridge) {
1481 		DRM_ERROR("failed to allocate for drm bridge\n");
1482 		return -ENOMEM;
1483 	}
1484 
1485 	dp->bridge = bridge;
1486 
1487 	bridge->driver_private = dp;
1488 	bridge->funcs = &analogix_dp_bridge_funcs;
1489 
1490 	return drm_bridge_attach(dp->encoder, bridge, NULL, 0);
1491 }
1492 
analogix_dp_dt_parse_pdata(struct analogix_dp_device * dp)1493 static int analogix_dp_dt_parse_pdata(struct analogix_dp_device *dp)
1494 {
1495 	struct device_node *dp_node = dp->dev->of_node;
1496 	struct video_info *video_info = &dp->video_info;
1497 
1498 	switch (dp->plat_data->dev_type) {
1499 	case RK3288_DP:
1500 	case RK3399_EDP:
1501 		/*
1502 		 * Like Rk3288 DisplayPort TRM indicate that "Main link
1503 		 * containing 4 physical lanes of 2.7/1.62 Gbps/lane".
1504 		 */
1505 		video_info->max_link_rate = 0x0A;
1506 		video_info->max_lane_count = 0x04;
1507 		break;
1508 	case EXYNOS_DP:
1509 		/*
1510 		 * NOTE: those property parseing code is used for
1511 		 * providing backward compatibility for samsung platform.
1512 		 */
1513 		of_property_read_u32(dp_node, "samsung,link-rate",
1514 				     &video_info->max_link_rate);
1515 		of_property_read_u32(dp_node, "samsung,lane-count",
1516 				     &video_info->max_lane_count);
1517 		break;
1518 	}
1519 
1520 	return 0;
1521 }
1522 
analogix_dpaux_transfer(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)1523 static ssize_t analogix_dpaux_transfer(struct drm_dp_aux *aux,
1524 				       struct drm_dp_aux_msg *msg)
1525 {
1526 	struct analogix_dp_device *dp = to_dp(aux);
1527 	int ret;
1528 
1529 	pm_runtime_get_sync(dp->dev);
1530 
1531 	ret = analogix_dp_detect_hpd(dp);
1532 	if (ret)
1533 		goto out;
1534 
1535 	ret = analogix_dp_transfer(dp, msg);
1536 out:
1537 	pm_runtime_mark_last_busy(dp->dev);
1538 	pm_runtime_put_autosuspend(dp->dev);
1539 
1540 	return ret;
1541 }
1542 
1543 struct analogix_dp_device *
analogix_dp_probe(struct device * dev,struct analogix_dp_plat_data * plat_data)1544 analogix_dp_probe(struct device *dev, struct analogix_dp_plat_data *plat_data)
1545 {
1546 	struct platform_device *pdev = to_platform_device(dev);
1547 	struct analogix_dp_device *dp;
1548 	unsigned int irq_flags;
1549 	int ret;
1550 
1551 	if (!plat_data) {
1552 		dev_err(dev, "Invalided input plat_data\n");
1553 		return ERR_PTR(-EINVAL);
1554 	}
1555 
1556 	dp = devm_kzalloc(dev, sizeof(struct analogix_dp_device), GFP_KERNEL);
1557 	if (!dp)
1558 		return ERR_PTR(-ENOMEM);
1559 
1560 	dp->dev = &pdev->dev;
1561 	dp->dpms_mode = DRM_MODE_DPMS_OFF;
1562 
1563 	mutex_init(&dp->panel_lock);
1564 	dp->panel_is_modeset = false;
1565 
1566 	/*
1567 	 * platform dp driver need containor_of the plat_data to get
1568 	 * the driver private data, so we need to store the point of
1569 	 * plat_data, not the context of plat_data.
1570 	 */
1571 	dp->plat_data = plat_data;
1572 
1573 	ret = analogix_dp_dt_parse_pdata(dp);
1574 	if (ret)
1575 		return ERR_PTR(ret);
1576 
1577 	dp->phy = devm_phy_get(dp->dev, "dp");
1578 	if (IS_ERR(dp->phy)) {
1579 		dev_err(dp->dev, "no DP phy configured\n");
1580 		ret = PTR_ERR(dp->phy);
1581 		if (ret) {
1582 			/*
1583 			 * phy itself is not enabled, so we can move forward
1584 			 * assigning NULL to phy pointer.
1585 			 */
1586 			if (ret == -ENOSYS || ret == -ENODEV)
1587 				dp->phy = NULL;
1588 			else
1589 				return ERR_PTR(ret);
1590 		}
1591 	}
1592 
1593 	dp->clock = devm_clk_get(&pdev->dev, "dp");
1594 	if (IS_ERR(dp->clock)) {
1595 		dev_err(&pdev->dev, "failed to get clock\n");
1596 		return ERR_CAST(dp->clock);
1597 	}
1598 
1599 	dp->reg_base = devm_platform_ioremap_resource(pdev, 0);
1600 	if (IS_ERR(dp->reg_base)) {
1601 		ret = PTR_ERR(dp->reg_base);
1602 		goto err_disable_clk;
1603 	}
1604 
1605 	dp->force_hpd = of_property_read_bool(dev->of_node, "force-hpd");
1606 
1607 	/* Try two different names */
1608 	dp->hpd_gpiod = devm_gpiod_get_optional(dev, "hpd", GPIOD_IN);
1609 	if (!dp->hpd_gpiod)
1610 		dp->hpd_gpiod = devm_gpiod_get_optional(dev, "samsung,hpd",
1611 							GPIOD_IN);
1612 	if (IS_ERR(dp->hpd_gpiod)) {
1613 		dev_err(dev, "error getting HDP GPIO: %ld\n",
1614 			PTR_ERR(dp->hpd_gpiod));
1615 		ret = PTR_ERR(dp->hpd_gpiod);
1616 		goto err_disable_clk;
1617 	}
1618 
1619 	if (dp->hpd_gpiod) {
1620 		/*
1621 		 * Set up the hotplug GPIO from the device tree as an interrupt.
1622 		 * Simply specifying a different interrupt in the device tree
1623 		 * doesn't work since we handle hotplug rather differently when
1624 		 * using a GPIO.  We also need the actual GPIO specifier so
1625 		 * that we can get the current state of the GPIO.
1626 		 */
1627 		dp->irq = gpiod_to_irq(dp->hpd_gpiod);
1628 		irq_flags = IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING;
1629 	} else {
1630 		dp->irq = platform_get_irq(pdev, 0);
1631 		irq_flags = 0;
1632 	}
1633 
1634 	if (dp->irq == -ENXIO) {
1635 		dev_err(&pdev->dev, "failed to get irq\n");
1636 		ret = -ENODEV;
1637 		goto err_disable_clk;
1638 	}
1639 
1640 	ret = devm_request_threaded_irq(&pdev->dev, dp->irq,
1641 					analogix_dp_hardirq,
1642 					analogix_dp_irq_thread,
1643 					irq_flags, "analogix-dp", dp);
1644 	if (ret) {
1645 		dev_err(&pdev->dev, "failed to request irq\n");
1646 		goto err_disable_clk;
1647 	}
1648 	disable_irq(dp->irq);
1649 
1650 	return dp;
1651 
1652 err_disable_clk:
1653 	clk_disable_unprepare(dp->clock);
1654 	return ERR_PTR(ret);
1655 }
1656 EXPORT_SYMBOL_GPL(analogix_dp_probe);
1657 
analogix_dp_suspend(struct analogix_dp_device * dp)1658 int analogix_dp_suspend(struct analogix_dp_device *dp)
1659 {
1660 	phy_power_off(dp->phy);
1661 
1662 	if (dp->plat_data->power_off)
1663 		dp->plat_data->power_off(dp->plat_data);
1664 
1665 	clk_disable_unprepare(dp->clock);
1666 
1667 	return 0;
1668 }
1669 EXPORT_SYMBOL_GPL(analogix_dp_suspend);
1670 
analogix_dp_resume(struct analogix_dp_device * dp)1671 int analogix_dp_resume(struct analogix_dp_device *dp)
1672 {
1673 	int ret;
1674 
1675 	ret = clk_prepare_enable(dp->clock);
1676 	if (ret < 0) {
1677 		DRM_ERROR("Failed to prepare_enable the clock clk [%d]\n", ret);
1678 		return ret;
1679 	}
1680 
1681 	if (dp->plat_data->power_on)
1682 		dp->plat_data->power_on(dp->plat_data);
1683 
1684 	phy_power_on(dp->phy);
1685 
1686 	analogix_dp_init_dp(dp);
1687 
1688 	return 0;
1689 }
1690 EXPORT_SYMBOL_GPL(analogix_dp_resume);
1691 
analogix_dp_bind(struct analogix_dp_device * dp,struct drm_device * drm_dev)1692 int analogix_dp_bind(struct analogix_dp_device *dp, struct drm_device *drm_dev)
1693 {
1694 	int ret;
1695 
1696 	dp->drm_dev = drm_dev;
1697 	dp->encoder = dp->plat_data->encoder;
1698 
1699 	if (IS_ENABLED(CONFIG_PM)) {
1700 		pm_runtime_use_autosuspend(dp->dev);
1701 		pm_runtime_set_autosuspend_delay(dp->dev, 100);
1702 		pm_runtime_enable(dp->dev);
1703 	} else {
1704 		ret = analogix_dp_resume(dp);
1705 		if (ret)
1706 			return ret;
1707 	}
1708 
1709 	dp->aux.name = "DP-AUX";
1710 	dp->aux.transfer = analogix_dpaux_transfer;
1711 	dp->aux.dev = dp->dev;
1712 	dp->aux.drm_dev = drm_dev;
1713 
1714 	ret = drm_dp_aux_register(&dp->aux);
1715 	if (ret) {
1716 		DRM_ERROR("failed to register AUX (%d)\n", ret);
1717 		goto err_disable_pm_runtime;
1718 	}
1719 
1720 	ret = analogix_dp_create_bridge(drm_dev, dp);
1721 	if (ret) {
1722 		DRM_ERROR("failed to create bridge (%d)\n", ret);
1723 		goto err_unregister_aux;
1724 	}
1725 
1726 	return 0;
1727 
1728 err_unregister_aux:
1729 	drm_dp_aux_unregister(&dp->aux);
1730 err_disable_pm_runtime:
1731 	if (IS_ENABLED(CONFIG_PM)) {
1732 		pm_runtime_dont_use_autosuspend(dp->dev);
1733 		pm_runtime_disable(dp->dev);
1734 	} else {
1735 		analogix_dp_suspend(dp);
1736 	}
1737 
1738 	return ret;
1739 }
1740 EXPORT_SYMBOL_GPL(analogix_dp_bind);
1741 
analogix_dp_unbind(struct analogix_dp_device * dp)1742 void analogix_dp_unbind(struct analogix_dp_device *dp)
1743 {
1744 	analogix_dp_bridge_disable(dp->bridge);
1745 	dp->connector.funcs->destroy(&dp->connector);
1746 
1747 	if (dp->plat_data->panel) {
1748 		if (drm_panel_unprepare(dp->plat_data->panel))
1749 			DRM_ERROR("failed to turnoff the panel\n");
1750 	}
1751 
1752 	drm_dp_aux_unregister(&dp->aux);
1753 
1754 	if (IS_ENABLED(CONFIG_PM)) {
1755 		pm_runtime_dont_use_autosuspend(dp->dev);
1756 		pm_runtime_disable(dp->dev);
1757 	} else {
1758 		analogix_dp_suspend(dp);
1759 	}
1760 }
1761 EXPORT_SYMBOL_GPL(analogix_dp_unbind);
1762 
analogix_dp_start_crc(struct drm_connector * connector)1763 int analogix_dp_start_crc(struct drm_connector *connector)
1764 {
1765 	struct analogix_dp_device *dp = to_dp(connector);
1766 
1767 	if (!connector->state->crtc) {
1768 		DRM_ERROR("Connector %s doesn't currently have a CRTC.\n",
1769 			  connector->name);
1770 		return -EINVAL;
1771 	}
1772 
1773 	return drm_dp_start_crc(&dp->aux, connector->state->crtc);
1774 }
1775 EXPORT_SYMBOL_GPL(analogix_dp_start_crc);
1776 
analogix_dp_stop_crc(struct drm_connector * connector)1777 int analogix_dp_stop_crc(struct drm_connector *connector)
1778 {
1779 	struct analogix_dp_device *dp = to_dp(connector);
1780 
1781 	return drm_dp_stop_crc(&dp->aux);
1782 }
1783 EXPORT_SYMBOL_GPL(analogix_dp_stop_crc);
1784 
1785 MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
1786 MODULE_DESCRIPTION("Analogix DP Core Driver");
1787 MODULE_LICENSE("GPL v2");
1788