1 /*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23 #include <linux/firmware.h>
24 #include <linux/module.h>
25
26 #include "amdgpu.h"
27 #include "amdgpu_ih.h"
28 #include "amdgpu_gfx.h"
29 #include "amdgpu_ucode.h"
30 #include "clearstate_si.h"
31 #include "si.h"
32 #include "sid.h"
33
34 #include "bif/bif_3_0_d.h"
35 #include "bif/bif_3_0_sh_mask.h"
36
37 #include "oss/oss_1_0_d.h"
38 #include "oss/oss_1_0_sh_mask.h"
39
40 #include "gca/gfx_6_0_d.h"
41 #include "gca/gfx_6_0_sh_mask.h"
42 #include "gca/gfx_7_2_enum.h"
43
44 #include "gmc/gmc_6_0_d.h"
45 #include "gmc/gmc_6_0_sh_mask.h"
46
47 #include "dce/dce_6_0_d.h"
48 #include "dce/dce_6_0_sh_mask.h"
49
50 #include "si_enums.h"
51
52 #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
53 #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
54 #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
55
56 static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
57 static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
58 static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
59
60 MODULE_FIRMWARE("amdgpu/tahiti_pfp.bin");
61 MODULE_FIRMWARE("amdgpu/tahiti_me.bin");
62 MODULE_FIRMWARE("amdgpu/tahiti_ce.bin");
63 MODULE_FIRMWARE("amdgpu/tahiti_rlc.bin");
64
65 MODULE_FIRMWARE("amdgpu/pitcairn_pfp.bin");
66 MODULE_FIRMWARE("amdgpu/pitcairn_me.bin");
67 MODULE_FIRMWARE("amdgpu/pitcairn_ce.bin");
68 MODULE_FIRMWARE("amdgpu/pitcairn_rlc.bin");
69
70 MODULE_FIRMWARE("amdgpu/verde_pfp.bin");
71 MODULE_FIRMWARE("amdgpu/verde_me.bin");
72 MODULE_FIRMWARE("amdgpu/verde_ce.bin");
73 MODULE_FIRMWARE("amdgpu/verde_rlc.bin");
74
75 MODULE_FIRMWARE("amdgpu/oland_pfp.bin");
76 MODULE_FIRMWARE("amdgpu/oland_me.bin");
77 MODULE_FIRMWARE("amdgpu/oland_ce.bin");
78 MODULE_FIRMWARE("amdgpu/oland_rlc.bin");
79
80 MODULE_FIRMWARE("amdgpu/hainan_pfp.bin");
81 MODULE_FIRMWARE("amdgpu/hainan_me.bin");
82 MODULE_FIRMWARE("amdgpu/hainan_ce.bin");
83 MODULE_FIRMWARE("amdgpu/hainan_rlc.bin");
84
85 static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
86 static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
87 //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
88 static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
89
90 #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
91 #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
92 #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
93 #define MICRO_TILE_MODE(x) ((x) << 0)
94 #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
95 #define BANK_WIDTH(x) ((x) << 14)
96 #define BANK_HEIGHT(x) ((x) << 16)
97 #define MACRO_TILE_ASPECT(x) ((x) << 18)
98 #define NUM_BANKS(x) ((x) << 20)
99
100 static const u32 verde_rlc_save_restore_register_list[] =
101 {
102 (0x8000 << 16) | (0x98f4 >> 2),
103 0x00000000,
104 (0x8040 << 16) | (0x98f4 >> 2),
105 0x00000000,
106 (0x8000 << 16) | (0xe80 >> 2),
107 0x00000000,
108 (0x8040 << 16) | (0xe80 >> 2),
109 0x00000000,
110 (0x8000 << 16) | (0x89bc >> 2),
111 0x00000000,
112 (0x8040 << 16) | (0x89bc >> 2),
113 0x00000000,
114 (0x8000 << 16) | (0x8c1c >> 2),
115 0x00000000,
116 (0x8040 << 16) | (0x8c1c >> 2),
117 0x00000000,
118 (0x9c00 << 16) | (0x98f0 >> 2),
119 0x00000000,
120 (0x9c00 << 16) | (0xe7c >> 2),
121 0x00000000,
122 (0x8000 << 16) | (0x9148 >> 2),
123 0x00000000,
124 (0x8040 << 16) | (0x9148 >> 2),
125 0x00000000,
126 (0x9c00 << 16) | (0x9150 >> 2),
127 0x00000000,
128 (0x9c00 << 16) | (0x897c >> 2),
129 0x00000000,
130 (0x9c00 << 16) | (0x8d8c >> 2),
131 0x00000000,
132 (0x9c00 << 16) | (0xac54 >> 2),
133 0X00000000,
134 0x3,
135 (0x9c00 << 16) | (0x98f8 >> 2),
136 0x00000000,
137 (0x9c00 << 16) | (0x9910 >> 2),
138 0x00000000,
139 (0x9c00 << 16) | (0x9914 >> 2),
140 0x00000000,
141 (0x9c00 << 16) | (0x9918 >> 2),
142 0x00000000,
143 (0x9c00 << 16) | (0x991c >> 2),
144 0x00000000,
145 (0x9c00 << 16) | (0x9920 >> 2),
146 0x00000000,
147 (0x9c00 << 16) | (0x9924 >> 2),
148 0x00000000,
149 (0x9c00 << 16) | (0x9928 >> 2),
150 0x00000000,
151 (0x9c00 << 16) | (0x992c >> 2),
152 0x00000000,
153 (0x9c00 << 16) | (0x9930 >> 2),
154 0x00000000,
155 (0x9c00 << 16) | (0x9934 >> 2),
156 0x00000000,
157 (0x9c00 << 16) | (0x9938 >> 2),
158 0x00000000,
159 (0x9c00 << 16) | (0x993c >> 2),
160 0x00000000,
161 (0x9c00 << 16) | (0x9940 >> 2),
162 0x00000000,
163 (0x9c00 << 16) | (0x9944 >> 2),
164 0x00000000,
165 (0x9c00 << 16) | (0x9948 >> 2),
166 0x00000000,
167 (0x9c00 << 16) | (0x994c >> 2),
168 0x00000000,
169 (0x9c00 << 16) | (0x9950 >> 2),
170 0x00000000,
171 (0x9c00 << 16) | (0x9954 >> 2),
172 0x00000000,
173 (0x9c00 << 16) | (0x9958 >> 2),
174 0x00000000,
175 (0x9c00 << 16) | (0x995c >> 2),
176 0x00000000,
177 (0x9c00 << 16) | (0x9960 >> 2),
178 0x00000000,
179 (0x9c00 << 16) | (0x9964 >> 2),
180 0x00000000,
181 (0x9c00 << 16) | (0x9968 >> 2),
182 0x00000000,
183 (0x9c00 << 16) | (0x996c >> 2),
184 0x00000000,
185 (0x9c00 << 16) | (0x9970 >> 2),
186 0x00000000,
187 (0x9c00 << 16) | (0x9974 >> 2),
188 0x00000000,
189 (0x9c00 << 16) | (0x9978 >> 2),
190 0x00000000,
191 (0x9c00 << 16) | (0x997c >> 2),
192 0x00000000,
193 (0x9c00 << 16) | (0x9980 >> 2),
194 0x00000000,
195 (0x9c00 << 16) | (0x9984 >> 2),
196 0x00000000,
197 (0x9c00 << 16) | (0x9988 >> 2),
198 0x00000000,
199 (0x9c00 << 16) | (0x998c >> 2),
200 0x00000000,
201 (0x9c00 << 16) | (0x8c00 >> 2),
202 0x00000000,
203 (0x9c00 << 16) | (0x8c14 >> 2),
204 0x00000000,
205 (0x9c00 << 16) | (0x8c04 >> 2),
206 0x00000000,
207 (0x9c00 << 16) | (0x8c08 >> 2),
208 0x00000000,
209 (0x8000 << 16) | (0x9b7c >> 2),
210 0x00000000,
211 (0x8040 << 16) | (0x9b7c >> 2),
212 0x00000000,
213 (0x8000 << 16) | (0xe84 >> 2),
214 0x00000000,
215 (0x8040 << 16) | (0xe84 >> 2),
216 0x00000000,
217 (0x8000 << 16) | (0x89c0 >> 2),
218 0x00000000,
219 (0x8040 << 16) | (0x89c0 >> 2),
220 0x00000000,
221 (0x8000 << 16) | (0x914c >> 2),
222 0x00000000,
223 (0x8040 << 16) | (0x914c >> 2),
224 0x00000000,
225 (0x8000 << 16) | (0x8c20 >> 2),
226 0x00000000,
227 (0x8040 << 16) | (0x8c20 >> 2),
228 0x00000000,
229 (0x8000 << 16) | (0x9354 >> 2),
230 0x00000000,
231 (0x8040 << 16) | (0x9354 >> 2),
232 0x00000000,
233 (0x9c00 << 16) | (0x9060 >> 2),
234 0x00000000,
235 (0x9c00 << 16) | (0x9364 >> 2),
236 0x00000000,
237 (0x9c00 << 16) | (0x9100 >> 2),
238 0x00000000,
239 (0x9c00 << 16) | (0x913c >> 2),
240 0x00000000,
241 (0x8000 << 16) | (0x90e0 >> 2),
242 0x00000000,
243 (0x8000 << 16) | (0x90e4 >> 2),
244 0x00000000,
245 (0x8000 << 16) | (0x90e8 >> 2),
246 0x00000000,
247 (0x8040 << 16) | (0x90e0 >> 2),
248 0x00000000,
249 (0x8040 << 16) | (0x90e4 >> 2),
250 0x00000000,
251 (0x8040 << 16) | (0x90e8 >> 2),
252 0x00000000,
253 (0x9c00 << 16) | (0x8bcc >> 2),
254 0x00000000,
255 (0x9c00 << 16) | (0x8b24 >> 2),
256 0x00000000,
257 (0x9c00 << 16) | (0x88c4 >> 2),
258 0x00000000,
259 (0x9c00 << 16) | (0x8e50 >> 2),
260 0x00000000,
261 (0x9c00 << 16) | (0x8c0c >> 2),
262 0x00000000,
263 (0x9c00 << 16) | (0x8e58 >> 2),
264 0x00000000,
265 (0x9c00 << 16) | (0x8e5c >> 2),
266 0x00000000,
267 (0x9c00 << 16) | (0x9508 >> 2),
268 0x00000000,
269 (0x9c00 << 16) | (0x950c >> 2),
270 0x00000000,
271 (0x9c00 << 16) | (0x9494 >> 2),
272 0x00000000,
273 (0x9c00 << 16) | (0xac0c >> 2),
274 0x00000000,
275 (0x9c00 << 16) | (0xac10 >> 2),
276 0x00000000,
277 (0x9c00 << 16) | (0xac14 >> 2),
278 0x00000000,
279 (0x9c00 << 16) | (0xae00 >> 2),
280 0x00000000,
281 (0x9c00 << 16) | (0xac08 >> 2),
282 0x00000000,
283 (0x9c00 << 16) | (0x88d4 >> 2),
284 0x00000000,
285 (0x9c00 << 16) | (0x88c8 >> 2),
286 0x00000000,
287 (0x9c00 << 16) | (0x88cc >> 2),
288 0x00000000,
289 (0x9c00 << 16) | (0x89b0 >> 2),
290 0x00000000,
291 (0x9c00 << 16) | (0x8b10 >> 2),
292 0x00000000,
293 (0x9c00 << 16) | (0x8a14 >> 2),
294 0x00000000,
295 (0x9c00 << 16) | (0x9830 >> 2),
296 0x00000000,
297 (0x9c00 << 16) | (0x9834 >> 2),
298 0x00000000,
299 (0x9c00 << 16) | (0x9838 >> 2),
300 0x00000000,
301 (0x9c00 << 16) | (0x9a10 >> 2),
302 0x00000000,
303 (0x8000 << 16) | (0x9870 >> 2),
304 0x00000000,
305 (0x8000 << 16) | (0x9874 >> 2),
306 0x00000000,
307 (0x8001 << 16) | (0x9870 >> 2),
308 0x00000000,
309 (0x8001 << 16) | (0x9874 >> 2),
310 0x00000000,
311 (0x8040 << 16) | (0x9870 >> 2),
312 0x00000000,
313 (0x8040 << 16) | (0x9874 >> 2),
314 0x00000000,
315 (0x8041 << 16) | (0x9870 >> 2),
316 0x00000000,
317 (0x8041 << 16) | (0x9874 >> 2),
318 0x00000000,
319 0x00000000
320 };
321
gfx_v6_0_init_microcode(struct amdgpu_device * adev)322 static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
323 {
324 const char *chip_name;
325 int err;
326 const struct gfx_firmware_header_v1_0 *cp_hdr;
327 const struct rlc_firmware_header_v1_0 *rlc_hdr;
328
329 DRM_DEBUG("\n");
330
331 switch (adev->asic_type) {
332 case CHIP_TAHITI:
333 chip_name = "tahiti";
334 break;
335 case CHIP_PITCAIRN:
336 chip_name = "pitcairn";
337 break;
338 case CHIP_VERDE:
339 chip_name = "verde";
340 break;
341 case CHIP_OLAND:
342 chip_name = "oland";
343 break;
344 case CHIP_HAINAN:
345 chip_name = "hainan";
346 break;
347 default: BUG();
348 }
349
350 err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw,
351 AMDGPU_UCODE_REQUIRED,
352 "amdgpu/%s_pfp.bin", chip_name);
353 if (err)
354 goto out;
355 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
356 adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
357 adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
358
359 err = amdgpu_ucode_request(adev, &adev->gfx.me_fw,
360 AMDGPU_UCODE_REQUIRED,
361 "amdgpu/%s_me.bin", chip_name);
362 if (err)
363 goto out;
364 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
365 adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
366 adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
367
368 err = amdgpu_ucode_request(adev, &adev->gfx.ce_fw,
369 AMDGPU_UCODE_REQUIRED,
370 "amdgpu/%s_ce.bin", chip_name);
371 if (err)
372 goto out;
373 cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
374 adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
375 adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
376
377 err = amdgpu_ucode_request(adev, &adev->gfx.rlc_fw,
378 AMDGPU_UCODE_REQUIRED,
379 "amdgpu/%s_rlc.bin", chip_name);
380 if (err)
381 goto out;
382 rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
383 adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
384 adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
385
386 out:
387 if (err) {
388 pr_err("gfx6: Failed to load firmware %s gfx firmware\n", chip_name);
389 amdgpu_ucode_release(&adev->gfx.pfp_fw);
390 amdgpu_ucode_release(&adev->gfx.me_fw);
391 amdgpu_ucode_release(&adev->gfx.ce_fw);
392 amdgpu_ucode_release(&adev->gfx.rlc_fw);
393 }
394 return err;
395 }
396
gfx_v6_0_tiling_mode_table_init(struct amdgpu_device * adev)397 static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
398 {
399 const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
400 u32 reg_offset, split_equal_to_row_size, *tilemode;
401
402 memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
403 tilemode = adev->gfx.config.tile_mode_array;
404
405 switch (adev->gfx.config.mem_row_size_in_kb) {
406 case 1:
407 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
408 break;
409 case 2:
410 default:
411 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
412 break;
413 case 4:
414 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
415 break;
416 }
417
418 if (adev->asic_type == CHIP_VERDE) {
419 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
420 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
421 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
422 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
423 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
424 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
425 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
426 NUM_BANKS(ADDR_SURF_16_BANK);
427 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
428 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
429 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
430 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
431 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
432 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
433 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
434 NUM_BANKS(ADDR_SURF_16_BANK);
435 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
436 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
437 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
438 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
439 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
440 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
441 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
442 NUM_BANKS(ADDR_SURF_16_BANK);
443 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
444 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
445 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
446 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
447 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
448 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
449 NUM_BANKS(ADDR_SURF_8_BANK) |
450 TILE_SPLIT(split_equal_to_row_size);
451 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
452 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
453 PIPE_CONFIG(ADDR_SURF_P4_8x16);
454 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
455 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
456 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
457 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
458 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
459 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
460 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
461 NUM_BANKS(ADDR_SURF_4_BANK);
462 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
463 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
464 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
465 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
466 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
467 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
468 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
469 NUM_BANKS(ADDR_SURF_4_BANK);
470 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
471 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
472 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
473 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
474 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
475 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
476 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
477 NUM_BANKS(ADDR_SURF_2_BANK);
478 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
479 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
480 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
481 PIPE_CONFIG(ADDR_SURF_P4_8x16);
482 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
483 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
484 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
485 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
486 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
487 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
488 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
489 NUM_BANKS(ADDR_SURF_16_BANK);
490 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
491 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
492 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
493 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
494 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
495 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
496 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
497 NUM_BANKS(ADDR_SURF_16_BANK);
498 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
499 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
500 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
501 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
502 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
503 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
504 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
505 NUM_BANKS(ADDR_SURF_16_BANK);
506 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
507 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
508 PIPE_CONFIG(ADDR_SURF_P4_8x16);
509 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
510 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
511 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
512 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
513 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
514 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
515 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
516 NUM_BANKS(ADDR_SURF_16_BANK);
517 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
518 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
519 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
520 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
521 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
522 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
523 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
524 NUM_BANKS(ADDR_SURF_16_BANK);
525 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
526 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
527 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
528 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
529 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
530 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
531 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
532 NUM_BANKS(ADDR_SURF_16_BANK);
533 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
534 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
535 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
536 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
537 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
538 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
539 NUM_BANKS(ADDR_SURF_16_BANK) |
540 TILE_SPLIT(split_equal_to_row_size);
541 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
542 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
543 PIPE_CONFIG(ADDR_SURF_P4_8x16);
544 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
545 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
546 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
547 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
548 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
549 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
550 NUM_BANKS(ADDR_SURF_16_BANK) |
551 TILE_SPLIT(split_equal_to_row_size);
552 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
553 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
554 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
555 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
556 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
557 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
558 NUM_BANKS(ADDR_SURF_16_BANK) |
559 TILE_SPLIT(split_equal_to_row_size);
560 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
561 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
562 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
563 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
564 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
565 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
566 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
567 NUM_BANKS(ADDR_SURF_8_BANK);
568 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
569 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
570 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
571 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
572 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
573 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
574 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
575 NUM_BANKS(ADDR_SURF_8_BANK);
576 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
577 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
578 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
579 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
580 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
581 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
582 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
583 NUM_BANKS(ADDR_SURF_4_BANK);
584 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
585 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
586 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
587 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
588 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
589 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
590 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
591 NUM_BANKS(ADDR_SURF_4_BANK);
592 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
593 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
594 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
595 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
596 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
597 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
598 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
599 NUM_BANKS(ADDR_SURF_2_BANK);
600 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
601 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
602 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
603 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
604 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
605 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
606 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
607 NUM_BANKS(ADDR_SURF_2_BANK);
608 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
609 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
610 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
611 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
612 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
613 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
614 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
615 NUM_BANKS(ADDR_SURF_2_BANK);
616 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
617 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
618 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
619 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
620 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
621 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
622 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
623 NUM_BANKS(ADDR_SURF_2_BANK);
624 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
625 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
626 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
627 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
628 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
629 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
630 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
631 NUM_BANKS(ADDR_SURF_2_BANK);
632 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
633 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
634 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
635 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
636 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
637 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
638 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
639 NUM_BANKS(ADDR_SURF_2_BANK);
640 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
641 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
642 } else if (adev->asic_type == CHIP_OLAND) {
643 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
644 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
645 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
646 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
647 NUM_BANKS(ADDR_SURF_16_BANK) |
648 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
649 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
650 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
651 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
652 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
653 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
654 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
655 NUM_BANKS(ADDR_SURF_16_BANK) |
656 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
657 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
658 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
659 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
660 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
661 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
662 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
663 NUM_BANKS(ADDR_SURF_16_BANK) |
664 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
665 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
666 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
667 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
668 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
669 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
670 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
671 NUM_BANKS(ADDR_SURF_16_BANK) |
672 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
673 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
674 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
675 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
676 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
677 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
678 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
679 NUM_BANKS(ADDR_SURF_16_BANK) |
680 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
681 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
682 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
683 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
684 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
685 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
686 TILE_SPLIT(split_equal_to_row_size) |
687 NUM_BANKS(ADDR_SURF_16_BANK) |
688 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
689 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
690 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
691 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
692 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
693 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
694 TILE_SPLIT(split_equal_to_row_size) |
695 NUM_BANKS(ADDR_SURF_16_BANK) |
696 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
697 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
698 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
699 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
700 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
701 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
702 TILE_SPLIT(split_equal_to_row_size) |
703 NUM_BANKS(ADDR_SURF_16_BANK) |
704 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
705 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
706 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
707 tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
708 ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
709 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
710 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
711 NUM_BANKS(ADDR_SURF_16_BANK) |
712 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
713 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
714 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
715 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
716 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
717 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
718 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
719 NUM_BANKS(ADDR_SURF_16_BANK) |
720 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
721 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
722 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
723 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
724 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
725 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
726 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
727 NUM_BANKS(ADDR_SURF_16_BANK) |
728 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
729 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
730 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
731 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
732 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
733 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
734 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
735 NUM_BANKS(ADDR_SURF_16_BANK) |
736 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
737 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
738 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
739 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
740 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
741 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
742 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
743 NUM_BANKS(ADDR_SURF_16_BANK) |
744 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
745 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
746 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
747 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
748 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
749 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
750 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
751 NUM_BANKS(ADDR_SURF_16_BANK) |
752 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
753 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
754 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
755 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
756 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
757 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
758 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
759 NUM_BANKS(ADDR_SURF_16_BANK) |
760 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
761 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
762 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
763 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
764 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
765 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
766 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
767 NUM_BANKS(ADDR_SURF_16_BANK) |
768 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
769 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
770 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
771 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
772 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
773 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
774 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
775 NUM_BANKS(ADDR_SURF_16_BANK) |
776 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
777 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
778 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
779 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
780 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
781 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
782 TILE_SPLIT(split_equal_to_row_size) |
783 NUM_BANKS(ADDR_SURF_16_BANK) |
784 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
785 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
786 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
787 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
788 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
789 PIPE_CONFIG(ADDR_SURF_P4_8x16);
790 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
791 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
792 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
793 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
794 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
795 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
796 NUM_BANKS(ADDR_SURF_16_BANK) |
797 TILE_SPLIT(split_equal_to_row_size);
798 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
799 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
800 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
801 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
802 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
803 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
804 NUM_BANKS(ADDR_SURF_16_BANK) |
805 TILE_SPLIT(split_equal_to_row_size);
806 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
807 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
808 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
809 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
810 NUM_BANKS(ADDR_SURF_16_BANK) |
811 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
812 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
813 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
814 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
815 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
816 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
817 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
818 NUM_BANKS(ADDR_SURF_16_BANK) |
819 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
820 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
821 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
822 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
823 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
824 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
825 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
826 NUM_BANKS(ADDR_SURF_16_BANK) |
827 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
828 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
829 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
830 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
831 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
832 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
833 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
834 NUM_BANKS(ADDR_SURF_16_BANK) |
835 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
836 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
837 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
838 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
839 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
840 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
841 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
842 NUM_BANKS(ADDR_SURF_8_BANK) |
843 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
844 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
845 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
846 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
847 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
848 } else if (adev->asic_type == CHIP_HAINAN) {
849 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
850 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
851 PIPE_CONFIG(ADDR_SURF_P2) |
852 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
853 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
854 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
855 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
856 NUM_BANKS(ADDR_SURF_16_BANK);
857 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
858 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
859 PIPE_CONFIG(ADDR_SURF_P2) |
860 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
861 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
862 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
863 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
864 NUM_BANKS(ADDR_SURF_16_BANK);
865 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
866 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
867 PIPE_CONFIG(ADDR_SURF_P2) |
868 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
869 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
870 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
871 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
872 NUM_BANKS(ADDR_SURF_16_BANK);
873 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
874 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
875 PIPE_CONFIG(ADDR_SURF_P2) |
876 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
877 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
878 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
879 NUM_BANKS(ADDR_SURF_8_BANK) |
880 TILE_SPLIT(split_equal_to_row_size);
881 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
882 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
883 PIPE_CONFIG(ADDR_SURF_P2);
884 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
885 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
886 PIPE_CONFIG(ADDR_SURF_P2) |
887 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
888 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
889 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
890 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
891 NUM_BANKS(ADDR_SURF_8_BANK);
892 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
893 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
894 PIPE_CONFIG(ADDR_SURF_P2) |
895 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
896 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
897 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
898 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
899 NUM_BANKS(ADDR_SURF_8_BANK);
900 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
901 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
902 PIPE_CONFIG(ADDR_SURF_P2) |
903 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
904 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
905 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
906 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
907 NUM_BANKS(ADDR_SURF_4_BANK);
908 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
909 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
910 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
911 PIPE_CONFIG(ADDR_SURF_P2);
912 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
913 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
914 PIPE_CONFIG(ADDR_SURF_P2) |
915 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
916 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
917 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
918 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
919 NUM_BANKS(ADDR_SURF_16_BANK);
920 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
921 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
922 PIPE_CONFIG(ADDR_SURF_P2) |
923 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
924 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
925 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
926 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
927 NUM_BANKS(ADDR_SURF_16_BANK);
928 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
929 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
930 PIPE_CONFIG(ADDR_SURF_P2) |
931 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
932 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
933 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
934 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
935 NUM_BANKS(ADDR_SURF_16_BANK);
936 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
937 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
938 PIPE_CONFIG(ADDR_SURF_P2);
939 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
940 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
941 PIPE_CONFIG(ADDR_SURF_P2) |
942 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
943 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
944 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
945 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
946 NUM_BANKS(ADDR_SURF_16_BANK);
947 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
948 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
949 PIPE_CONFIG(ADDR_SURF_P2) |
950 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
951 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
952 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
953 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
954 NUM_BANKS(ADDR_SURF_16_BANK);
955 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
956 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
957 PIPE_CONFIG(ADDR_SURF_P2) |
958 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
959 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
960 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
961 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
962 NUM_BANKS(ADDR_SURF_16_BANK);
963 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
964 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
965 PIPE_CONFIG(ADDR_SURF_P2) |
966 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
967 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
968 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
969 NUM_BANKS(ADDR_SURF_16_BANK) |
970 TILE_SPLIT(split_equal_to_row_size);
971 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
972 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
973 PIPE_CONFIG(ADDR_SURF_P2);
974 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
975 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
976 PIPE_CONFIG(ADDR_SURF_P2) |
977 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
978 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
979 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
980 NUM_BANKS(ADDR_SURF_16_BANK) |
981 TILE_SPLIT(split_equal_to_row_size);
982 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
983 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
984 PIPE_CONFIG(ADDR_SURF_P2) |
985 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
986 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
987 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
988 NUM_BANKS(ADDR_SURF_16_BANK) |
989 TILE_SPLIT(split_equal_to_row_size);
990 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
991 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
992 PIPE_CONFIG(ADDR_SURF_P2) |
993 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
994 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
995 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
996 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
997 NUM_BANKS(ADDR_SURF_8_BANK);
998 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
999 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1000 PIPE_CONFIG(ADDR_SURF_P2) |
1001 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1002 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1003 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1004 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1005 NUM_BANKS(ADDR_SURF_8_BANK);
1006 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1007 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1008 PIPE_CONFIG(ADDR_SURF_P2) |
1009 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1010 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1011 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1012 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1013 NUM_BANKS(ADDR_SURF_8_BANK);
1014 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1015 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1016 PIPE_CONFIG(ADDR_SURF_P2) |
1017 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1018 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1019 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1020 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1021 NUM_BANKS(ADDR_SURF_8_BANK);
1022 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1023 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1024 PIPE_CONFIG(ADDR_SURF_P2) |
1025 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1026 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1027 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1028 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1029 NUM_BANKS(ADDR_SURF_4_BANK);
1030 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1031 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1032 PIPE_CONFIG(ADDR_SURF_P2) |
1033 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1034 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1035 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1036 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1037 NUM_BANKS(ADDR_SURF_4_BANK);
1038 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1039 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1040 PIPE_CONFIG(ADDR_SURF_P2) |
1041 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1042 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1043 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1044 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1045 NUM_BANKS(ADDR_SURF_4_BANK);
1046 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1047 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1048 PIPE_CONFIG(ADDR_SURF_P2) |
1049 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1050 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1051 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1052 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1053 NUM_BANKS(ADDR_SURF_4_BANK);
1054 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1055 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1056 PIPE_CONFIG(ADDR_SURF_P2) |
1057 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1058 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1059 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1060 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1061 NUM_BANKS(ADDR_SURF_4_BANK);
1062 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1063 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1064 PIPE_CONFIG(ADDR_SURF_P2) |
1065 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1066 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1067 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1068 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1069 NUM_BANKS(ADDR_SURF_4_BANK);
1070 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1071 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1072 } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
1073 tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1074 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1075 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1076 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
1077 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1078 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1079 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1080 NUM_BANKS(ADDR_SURF_16_BANK);
1081 tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1082 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1083 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1084 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
1085 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1086 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1087 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1088 NUM_BANKS(ADDR_SURF_16_BANK);
1089 tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1090 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1091 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1092 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1093 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1094 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1095 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1096 NUM_BANKS(ADDR_SURF_16_BANK);
1097 tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1098 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1099 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1100 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1101 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1102 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1103 NUM_BANKS(ADDR_SURF_4_BANK) |
1104 TILE_SPLIT(split_equal_to_row_size);
1105 tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1106 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1107 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1108 tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1109 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1110 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1111 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1112 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1113 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1114 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1115 NUM_BANKS(ADDR_SURF_2_BANK);
1116 tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1117 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1118 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1119 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1120 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1121 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1122 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1123 NUM_BANKS(ADDR_SURF_2_BANK);
1124 tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
1125 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1126 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1127 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1128 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1129 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1130 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1131 NUM_BANKS(ADDR_SURF_2_BANK);
1132 tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
1133 tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1134 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1135 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1136 tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1137 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1138 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1139 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1140 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1141 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1142 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1143 NUM_BANKS(ADDR_SURF_16_BANK);
1144 tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1145 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1146 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1147 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1148 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1149 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1150 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1151 NUM_BANKS(ADDR_SURF_16_BANK);
1152 tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
1153 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1154 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1155 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1156 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1157 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1158 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1159 NUM_BANKS(ADDR_SURF_16_BANK);
1160 tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1161 ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1162 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1163 tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1164 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1165 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1166 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1167 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1168 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1169 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1170 NUM_BANKS(ADDR_SURF_16_BANK);
1171 tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1172 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1173 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1174 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1175 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1176 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1177 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1178 NUM_BANKS(ADDR_SURF_16_BANK);
1179 tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1180 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1181 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1182 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1183 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1184 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1185 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1186 NUM_BANKS(ADDR_SURF_16_BANK);
1187 tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1188 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1189 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1190 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1191 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1192 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1193 NUM_BANKS(ADDR_SURF_16_BANK) |
1194 TILE_SPLIT(split_equal_to_row_size);
1195 tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1196 ARRAY_MODE(ARRAY_1D_TILED_THICK) |
1197 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
1198 tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1199 ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
1200 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1201 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1202 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1203 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1204 NUM_BANKS(ADDR_SURF_16_BANK) |
1205 TILE_SPLIT(split_equal_to_row_size);
1206 tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1207 ARRAY_MODE(ARRAY_2D_TILED_THICK) |
1208 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1209 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1210 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1211 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1212 NUM_BANKS(ADDR_SURF_16_BANK) |
1213 TILE_SPLIT(split_equal_to_row_size);
1214 tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1215 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1216 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1217 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1218 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1219 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1220 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1221 NUM_BANKS(ADDR_SURF_4_BANK);
1222 tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1223 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1224 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1225 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1226 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1227 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1228 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1229 NUM_BANKS(ADDR_SURF_4_BANK);
1230 tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1231 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1232 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1233 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
1234 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1235 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1236 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1237 NUM_BANKS(ADDR_SURF_2_BANK);
1238 tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1239 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1240 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
1241 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
1242 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1243 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1244 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1245 NUM_BANKS(ADDR_SURF_2_BANK);
1246 tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1247 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1248 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1249 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1250 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1251 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1252 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1253 NUM_BANKS(ADDR_SURF_2_BANK);
1254 tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1255 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1256 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1257 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1258 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1259 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1260 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1261 NUM_BANKS(ADDR_SURF_2_BANK);
1262 tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1263 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1264 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1265 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1266 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1267 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1268 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1269 NUM_BANKS(ADDR_SURF_2_BANK);
1270 tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1271 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1272 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1273 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1274 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1275 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1276 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1277 NUM_BANKS(ADDR_SURF_2_BANK);
1278 tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1279 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1280 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1281 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
1282 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1283 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1284 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1285 NUM_BANKS(ADDR_SURF_2_BANK);
1286 tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
1287 ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1288 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
1289 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
1290 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1291 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1292 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
1293 NUM_BANKS(ADDR_SURF_2_BANK);
1294 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
1295 WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
1296 } else {
1297 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1298 }
1299 }
1300
gfx_v6_0_select_se_sh(struct amdgpu_device * adev,u32 se_num,u32 sh_num,u32 instance,int xcc_id)1301 static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
1302 u32 sh_num, u32 instance, int xcc_id)
1303 {
1304 u32 data;
1305
1306 if (instance == 0xffffffff)
1307 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1308 else
1309 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1310
1311 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1312 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1313 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
1314 else if (se_num == 0xffffffff)
1315 data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
1316 (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
1317 else if (sh_num == 0xffffffff)
1318 data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
1319 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1320 else
1321 data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
1322 (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
1323 WREG32(mmGRBM_GFX_INDEX, data);
1324 }
1325
gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device * adev)1326 static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1327 {
1328 u32 data, mask;
1329
1330 data = RREG32(mmCC_RB_BACKEND_DISABLE) |
1331 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1332
1333 data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
1334
1335 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
1336 adev->gfx.config.max_sh_per_se);
1337
1338 return ~data & mask;
1339 }
1340
gfx_v6_0_raster_config(struct amdgpu_device * adev,u32 * rconf)1341 static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
1342 {
1343 switch (adev->asic_type) {
1344 case CHIP_TAHITI:
1345 case CHIP_PITCAIRN:
1346 *rconf |=
1347 (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
1348 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1349 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1350 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
1351 (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
1352 (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
1353 (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
1354 break;
1355 case CHIP_VERDE:
1356 *rconf |=
1357 (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
1358 (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
1359 (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
1360 break;
1361 case CHIP_OLAND:
1362 *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
1363 break;
1364 case CHIP_HAINAN:
1365 *rconf |= 0x0;
1366 break;
1367 default:
1368 DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
1369 break;
1370 }
1371 }
1372
gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device * adev,u32 raster_config,unsigned rb_mask,unsigned num_rb)1373 static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
1374 u32 raster_config, unsigned rb_mask,
1375 unsigned num_rb)
1376 {
1377 unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
1378 unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
1379 unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
1380 unsigned rb_per_se = num_rb / num_se;
1381 unsigned se_mask[4];
1382 unsigned se;
1383
1384 se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
1385 se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
1386 se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
1387 se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
1388
1389 WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
1390 WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
1391 WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
1392
1393 for (se = 0; se < num_se; se++) {
1394 unsigned raster_config_se = raster_config;
1395 unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
1396 unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
1397 int idx = (se / 2) * 2;
1398
1399 if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
1400 raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
1401
1402 if (!se_mask[idx])
1403 raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1404 else
1405 raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
1406 }
1407
1408 pkr0_mask &= rb_mask;
1409 pkr1_mask &= rb_mask;
1410 if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
1411 raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
1412
1413 if (!pkr0_mask)
1414 raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1415 else
1416 raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
1417 }
1418
1419 if (rb_per_se >= 2) {
1420 unsigned rb0_mask = 1 << (se * rb_per_se);
1421 unsigned rb1_mask = rb0_mask << 1;
1422
1423 rb0_mask &= rb_mask;
1424 rb1_mask &= rb_mask;
1425 if (!rb0_mask || !rb1_mask) {
1426 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
1427
1428 if (!rb0_mask)
1429 raster_config_se |=
1430 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1431 else
1432 raster_config_se |=
1433 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
1434 }
1435
1436 if (rb_per_se > 2) {
1437 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
1438 rb1_mask = rb0_mask << 1;
1439 rb0_mask &= rb_mask;
1440 rb1_mask &= rb_mask;
1441 if (!rb0_mask || !rb1_mask) {
1442 raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
1443
1444 if (!rb0_mask)
1445 raster_config_se |=
1446 RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1447 else
1448 raster_config_se |=
1449 RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
1450 }
1451 }
1452 }
1453
1454 /* GRBM_GFX_INDEX has a different offset on SI */
1455 gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff, 0);
1456 WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
1457 }
1458
1459 /* GRBM_GFX_INDEX has a different offset on SI */
1460 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1461 }
1462
gfx_v6_0_setup_rb(struct amdgpu_device * adev)1463 static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
1464 {
1465 int i, j;
1466 u32 data;
1467 u32 raster_config = 0;
1468 u32 active_rbs = 0;
1469 u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1470 adev->gfx.config.max_sh_per_se;
1471 unsigned num_rb_pipes;
1472
1473 mutex_lock(&adev->grbm_idx_mutex);
1474 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1475 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1476 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1477 data = gfx_v6_0_get_rb_active_bitmap(adev);
1478 active_rbs |= data <<
1479 ((i * adev->gfx.config.max_sh_per_se + j) *
1480 rb_bitmap_width_per_sh);
1481 }
1482 }
1483 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1484
1485 adev->gfx.config.backend_enable_mask = active_rbs;
1486 adev->gfx.config.num_rbs = hweight32(active_rbs);
1487
1488 num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
1489 adev->gfx.config.max_shader_engines, 16);
1490
1491 gfx_v6_0_raster_config(adev, &raster_config);
1492
1493 if (!adev->gfx.config.backend_enable_mask ||
1494 adev->gfx.config.num_rbs >= num_rb_pipes)
1495 WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
1496 else
1497 gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
1498 adev->gfx.config.backend_enable_mask,
1499 num_rb_pipes);
1500
1501 /* cache the values for userspace */
1502 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1503 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1504 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1505 adev->gfx.config.rb_config[i][j].rb_backend_disable =
1506 RREG32(mmCC_RB_BACKEND_DISABLE);
1507 adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
1508 RREG32(mmGC_USER_RB_BACKEND_DISABLE);
1509 adev->gfx.config.rb_config[i][j].raster_config =
1510 RREG32(mmPA_SC_RASTER_CONFIG);
1511 }
1512 }
1513 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1514 mutex_unlock(&adev->grbm_idx_mutex);
1515 }
1516
gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device * adev,u32 bitmap)1517 static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
1518 u32 bitmap)
1519 {
1520 u32 data;
1521
1522 if (!bitmap)
1523 return;
1524
1525 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
1526 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
1527
1528 WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
1529 }
1530
gfx_v6_0_get_cu_enabled(struct amdgpu_device * adev)1531 static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
1532 {
1533 u32 data, mask;
1534
1535 data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
1536 RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
1537
1538 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
1539 return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
1540 }
1541
1542
gfx_v6_0_setup_spi(struct amdgpu_device * adev)1543 static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
1544 {
1545 int i, j, k;
1546 u32 data, mask;
1547 u32 active_cu = 0;
1548
1549 mutex_lock(&adev->grbm_idx_mutex);
1550 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1551 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1552 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
1553 data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
1554 active_cu = gfx_v6_0_get_cu_enabled(adev);
1555
1556 mask = 1;
1557 for (k = 0; k < 16; k++) {
1558 mask <<= k;
1559 if (active_cu & mask) {
1560 data &= ~mask;
1561 WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
1562 break;
1563 }
1564 }
1565 }
1566 }
1567 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
1568 mutex_unlock(&adev->grbm_idx_mutex);
1569 }
1570
gfx_v6_0_config_init(struct amdgpu_device * adev)1571 static void gfx_v6_0_config_init(struct amdgpu_device *adev)
1572 {
1573 adev->gfx.config.double_offchip_lds_buf = 0;
1574 }
1575
gfx_v6_0_constants_init(struct amdgpu_device * adev)1576 static void gfx_v6_0_constants_init(struct amdgpu_device *adev)
1577 {
1578 u32 gb_addr_config = 0;
1579 u32 mc_arb_ramcfg;
1580 u32 sx_debug_1;
1581 u32 hdp_host_path_cntl;
1582 u32 tmp;
1583
1584 switch (adev->asic_type) {
1585 case CHIP_TAHITI:
1586 adev->gfx.config.max_shader_engines = 2;
1587 adev->gfx.config.max_tile_pipes = 12;
1588 adev->gfx.config.max_cu_per_sh = 8;
1589 adev->gfx.config.max_sh_per_se = 2;
1590 adev->gfx.config.max_backends_per_se = 4;
1591 adev->gfx.config.max_texture_channel_caches = 12;
1592 adev->gfx.config.max_gprs = 256;
1593 adev->gfx.config.max_gs_threads = 32;
1594 adev->gfx.config.max_hw_contexts = 8;
1595
1596 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1597 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1598 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1599 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1600 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1601 break;
1602 case CHIP_PITCAIRN:
1603 adev->gfx.config.max_shader_engines = 2;
1604 adev->gfx.config.max_tile_pipes = 8;
1605 adev->gfx.config.max_cu_per_sh = 5;
1606 adev->gfx.config.max_sh_per_se = 2;
1607 adev->gfx.config.max_backends_per_se = 4;
1608 adev->gfx.config.max_texture_channel_caches = 8;
1609 adev->gfx.config.max_gprs = 256;
1610 adev->gfx.config.max_gs_threads = 32;
1611 adev->gfx.config.max_hw_contexts = 8;
1612
1613 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1614 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
1615 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1616 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1617 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
1618 break;
1619 case CHIP_VERDE:
1620 adev->gfx.config.max_shader_engines = 1;
1621 adev->gfx.config.max_tile_pipes = 4;
1622 adev->gfx.config.max_cu_per_sh = 5;
1623 adev->gfx.config.max_sh_per_se = 2;
1624 adev->gfx.config.max_backends_per_se = 4;
1625 adev->gfx.config.max_texture_channel_caches = 4;
1626 adev->gfx.config.max_gprs = 256;
1627 adev->gfx.config.max_gs_threads = 32;
1628 adev->gfx.config.max_hw_contexts = 8;
1629
1630 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1631 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1632 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1633 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1634 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1635 break;
1636 case CHIP_OLAND:
1637 adev->gfx.config.max_shader_engines = 1;
1638 adev->gfx.config.max_tile_pipes = 4;
1639 adev->gfx.config.max_cu_per_sh = 6;
1640 adev->gfx.config.max_sh_per_se = 1;
1641 adev->gfx.config.max_backends_per_se = 2;
1642 adev->gfx.config.max_texture_channel_caches = 4;
1643 adev->gfx.config.max_gprs = 256;
1644 adev->gfx.config.max_gs_threads = 16;
1645 adev->gfx.config.max_hw_contexts = 8;
1646
1647 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1648 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1649 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1650 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1651 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
1652 break;
1653 case CHIP_HAINAN:
1654 adev->gfx.config.max_shader_engines = 1;
1655 adev->gfx.config.max_tile_pipes = 4;
1656 adev->gfx.config.max_cu_per_sh = 5;
1657 adev->gfx.config.max_sh_per_se = 1;
1658 adev->gfx.config.max_backends_per_se = 1;
1659 adev->gfx.config.max_texture_channel_caches = 2;
1660 adev->gfx.config.max_gprs = 256;
1661 adev->gfx.config.max_gs_threads = 16;
1662 adev->gfx.config.max_hw_contexts = 8;
1663
1664 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
1665 adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
1666 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
1667 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
1668 gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
1669 break;
1670 default:
1671 BUG();
1672 break;
1673 }
1674
1675 WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
1676 WREG32(mmSRBM_INT_CNTL, 1);
1677 WREG32(mmSRBM_INT_ACK, 1);
1678
1679 WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
1680
1681 adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
1682 mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
1683
1684 adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
1685 adev->gfx.config.mem_max_burst_length_bytes = 256;
1686 tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
1687 adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1688 if (adev->gfx.config.mem_row_size_in_kb > 4)
1689 adev->gfx.config.mem_row_size_in_kb = 4;
1690 adev->gfx.config.shader_engine_tile_size = 32;
1691 adev->gfx.config.num_gpus = 1;
1692 adev->gfx.config.multi_gpu_tile_size = 64;
1693
1694 gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
1695 switch (adev->gfx.config.mem_row_size_in_kb) {
1696 case 1:
1697 default:
1698 gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1699 break;
1700 case 2:
1701 gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1702 break;
1703 case 4:
1704 gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
1705 break;
1706 }
1707 gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
1708 if (adev->gfx.config.max_shader_engines == 2)
1709 gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
1710 adev->gfx.config.gb_addr_config = gb_addr_config;
1711
1712 WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
1713 WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
1714 WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
1715 WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
1716 WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1717 WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
1718
1719 #if 0
1720 if (adev->has_uvd) {
1721 WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
1722 WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1723 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
1724 }
1725 #endif
1726 gfx_v6_0_tiling_mode_table_init(adev);
1727
1728 gfx_v6_0_setup_rb(adev);
1729
1730 gfx_v6_0_setup_spi(adev);
1731
1732 gfx_v6_0_get_cu_info(adev);
1733 gfx_v6_0_config_init(adev);
1734
1735 WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
1736 (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
1737 WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
1738 (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
1739
1740 sx_debug_1 = RREG32(mmSX_DEBUG_1);
1741 WREG32(mmSX_DEBUG_1, sx_debug_1);
1742
1743 WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
1744
1745 WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
1746 (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
1747 (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
1748 (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
1749
1750 WREG32(mmVGT_NUM_INSTANCES, 1);
1751 WREG32(mmCP_PERFMON_CNTL, 0);
1752 WREG32(mmSQ_CONFIG, 0);
1753 WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
1754 (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
1755
1756 WREG32(mmVGT_CACHE_INVALIDATION,
1757 (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
1758 (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
1759
1760 WREG32(mmVGT_GS_VERTEX_REUSE, 16);
1761 WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
1762
1763 WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
1764 WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
1765 WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
1766 WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
1767 WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
1768 WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
1769 WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
1770 WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
1771
1772 hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
1773 WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1774
1775 WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
1776 (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
1777
1778 udelay(50);
1779 }
1780
gfx_v6_0_ring_test_ring(struct amdgpu_ring * ring)1781 static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
1782 {
1783 struct amdgpu_device *adev = ring->adev;
1784 uint32_t tmp = 0;
1785 unsigned i;
1786 int r;
1787
1788 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1789
1790 r = amdgpu_ring_alloc(ring, 3);
1791 if (r)
1792 return r;
1793
1794 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1795 amdgpu_ring_write(ring, mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START);
1796 amdgpu_ring_write(ring, 0xDEADBEEF);
1797 amdgpu_ring_commit(ring);
1798
1799 for (i = 0; i < adev->usec_timeout; i++) {
1800 tmp = RREG32(mmSCRATCH_REG0);
1801 if (tmp == 0xDEADBEEF)
1802 break;
1803 udelay(1);
1804 }
1805
1806 if (i >= adev->usec_timeout)
1807 r = -ETIMEDOUT;
1808 return r;
1809 }
1810
gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring * ring)1811 static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
1812 {
1813 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
1814 amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
1815 EVENT_INDEX(0));
1816 }
1817
gfx_v6_0_ring_emit_fence(struct amdgpu_ring * ring,u64 addr,u64 seq,unsigned flags)1818 static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
1819 u64 seq, unsigned flags)
1820 {
1821 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
1822 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
1823 /* flush read cache over gart */
1824 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1825 amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
1826 amdgpu_ring_write(ring, 0);
1827 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1828 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
1829 PACKET3_TC_ACTION_ENA |
1830 PACKET3_SH_KCACHE_ACTION_ENA |
1831 PACKET3_SH_ICACHE_ACTION_ENA);
1832 amdgpu_ring_write(ring, 0xFFFFFFFF);
1833 amdgpu_ring_write(ring, 0);
1834 amdgpu_ring_write(ring, 10); /* poll interval */
1835 /* EVENT_WRITE_EOP - flush caches, send int */
1836 amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1837 amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
1838 amdgpu_ring_write(ring, addr & 0xfffffffc);
1839 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
1840 ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
1841 ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
1842 amdgpu_ring_write(ring, lower_32_bits(seq));
1843 amdgpu_ring_write(ring, upper_32_bits(seq));
1844 }
1845
gfx_v6_0_ring_emit_ib(struct amdgpu_ring * ring,struct amdgpu_job * job,struct amdgpu_ib * ib,uint32_t flags)1846 static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
1847 struct amdgpu_job *job,
1848 struct amdgpu_ib *ib,
1849 uint32_t flags)
1850 {
1851 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
1852 u32 header, control = 0;
1853
1854 /* insert SWITCH_BUFFER packet before first IB in the ring frame */
1855 if (flags & AMDGPU_HAVE_CTX_SWITCH) {
1856 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
1857 amdgpu_ring_write(ring, 0);
1858 }
1859
1860 if (ib->flags & AMDGPU_IB_FLAG_CE)
1861 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
1862 else
1863 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
1864
1865 control |= ib->length_dw | (vmid << 24);
1866
1867 amdgpu_ring_write(ring, header);
1868 amdgpu_ring_write(ring,
1869 #ifdef __BIG_ENDIAN
1870 (2 << 0) |
1871 #endif
1872 (ib->gpu_addr & 0xFFFFFFFC));
1873 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
1874 amdgpu_ring_write(ring, control);
1875 }
1876
1877 /**
1878 * gfx_v6_0_ring_test_ib - basic ring IB test
1879 *
1880 * @ring: amdgpu_ring structure holding ring information
1881 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
1882 *
1883 * Allocate an IB and execute it on the gfx ring (SI).
1884 * Provides a basic gfx ring test to verify that IBs are working.
1885 * Returns 0 on success, error on failure.
1886 */
gfx_v6_0_ring_test_ib(struct amdgpu_ring * ring,long timeout)1887 static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
1888 {
1889 struct amdgpu_device *adev = ring->adev;
1890 struct dma_fence *f = NULL;
1891 struct amdgpu_ib ib;
1892 uint32_t tmp = 0;
1893 long r;
1894
1895 WREG32(mmSCRATCH_REG0, 0xCAFEDEAD);
1896 memset(&ib, 0, sizeof(ib));
1897 r = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
1898 if (r)
1899 return r;
1900
1901 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
1902 ib.ptr[1] = mmSCRATCH_REG0 - PACKET3_SET_CONFIG_REG_START;
1903 ib.ptr[2] = 0xDEADBEEF;
1904 ib.length_dw = 3;
1905
1906 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1907 if (r)
1908 goto error;
1909
1910 r = dma_fence_wait_timeout(f, false, timeout);
1911 if (r == 0) {
1912 r = -ETIMEDOUT;
1913 goto error;
1914 } else if (r < 0) {
1915 goto error;
1916 }
1917 tmp = RREG32(mmSCRATCH_REG0);
1918 if (tmp == 0xDEADBEEF)
1919 r = 0;
1920 else
1921 r = -EINVAL;
1922
1923 error:
1924 amdgpu_ib_free(&ib, NULL);
1925 dma_fence_put(f);
1926 return r;
1927 }
1928
gfx_v6_0_cp_gfx_enable(struct amdgpu_device * adev,bool enable)1929 static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
1930 {
1931 if (enable) {
1932 WREG32(mmCP_ME_CNTL, 0);
1933 } else {
1934 WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
1935 CP_ME_CNTL__PFP_HALT_MASK |
1936 CP_ME_CNTL__CE_HALT_MASK));
1937 WREG32(mmSCRATCH_UMSK, 0);
1938 }
1939 udelay(50);
1940 }
1941
gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device * adev)1942 static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
1943 {
1944 unsigned i;
1945 const struct gfx_firmware_header_v1_0 *pfp_hdr;
1946 const struct gfx_firmware_header_v1_0 *ce_hdr;
1947 const struct gfx_firmware_header_v1_0 *me_hdr;
1948 const __le32 *fw_data;
1949 u32 fw_size;
1950
1951 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
1952 return -EINVAL;
1953
1954 gfx_v6_0_cp_gfx_enable(adev, false);
1955 pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
1956 ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
1957 me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
1958
1959 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
1960 amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
1961 amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
1962
1963 /* PFP */
1964 fw_data = (const __le32 *)
1965 (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
1966 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
1967 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1968 for (i = 0; i < fw_size; i++)
1969 WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
1970 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1971
1972 /* CE */
1973 fw_data = (const __le32 *)
1974 (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
1975 fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
1976 WREG32(mmCP_CE_UCODE_ADDR, 0);
1977 for (i = 0; i < fw_size; i++)
1978 WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
1979 WREG32(mmCP_CE_UCODE_ADDR, 0);
1980
1981 /* ME */
1982 fw_data = (const __be32 *)
1983 (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
1984 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
1985 WREG32(mmCP_ME_RAM_WADDR, 0);
1986 for (i = 0; i < fw_size; i++)
1987 WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
1988 WREG32(mmCP_ME_RAM_WADDR, 0);
1989
1990 WREG32(mmCP_PFP_UCODE_ADDR, 0);
1991 WREG32(mmCP_CE_UCODE_ADDR, 0);
1992 WREG32(mmCP_ME_RAM_WADDR, 0);
1993 WREG32(mmCP_ME_RAM_RADDR, 0);
1994 return 0;
1995 }
1996
gfx_v6_0_cp_gfx_start(struct amdgpu_device * adev)1997 static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
1998 {
1999 const struct cs_section_def *sect = NULL;
2000 const struct cs_extent_def *ext = NULL;
2001 struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
2002 int r, i;
2003
2004 r = amdgpu_ring_alloc(ring, 7 + 4);
2005 if (r) {
2006 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2007 return r;
2008 }
2009 amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2010 amdgpu_ring_write(ring, 0x1);
2011 amdgpu_ring_write(ring, 0x0);
2012 amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
2013 amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2014 amdgpu_ring_write(ring, 0);
2015 amdgpu_ring_write(ring, 0);
2016
2017 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2018 amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2019 amdgpu_ring_write(ring, 0xc000);
2020 amdgpu_ring_write(ring, 0xe000);
2021 amdgpu_ring_commit(ring);
2022
2023 gfx_v6_0_cp_gfx_enable(adev, true);
2024
2025 r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
2026 if (r) {
2027 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2028 return r;
2029 }
2030
2031 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2032 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2033
2034 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2035 for (ext = sect->section; ext->extent != NULL; ++ext) {
2036 if (sect->id == SECT_CONTEXT) {
2037 amdgpu_ring_write(ring,
2038 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2039 amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2040 for (i = 0; i < ext->reg_count; i++)
2041 amdgpu_ring_write(ring, ext->extent[i]);
2042 }
2043 }
2044 }
2045
2046 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2047 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2048
2049 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2050 amdgpu_ring_write(ring, 0);
2051
2052 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
2053 amdgpu_ring_write(ring, 0x00000316);
2054 amdgpu_ring_write(ring, 0x0000000e);
2055 amdgpu_ring_write(ring, 0x00000010);
2056
2057 amdgpu_ring_commit(ring);
2058
2059 return 0;
2060 }
2061
gfx_v6_0_cp_gfx_resume(struct amdgpu_device * adev)2062 static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
2063 {
2064 struct amdgpu_ring *ring;
2065 u32 tmp;
2066 u32 rb_bufsz;
2067 int r;
2068 u64 rptr_addr;
2069
2070 WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
2071 WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
2072
2073 /* Set the write pointer delay */
2074 WREG32(mmCP_RB_WPTR_DELAY, 0);
2075
2076 WREG32(mmCP_DEBUG, 0);
2077 WREG32(mmSCRATCH_ADDR, 0);
2078
2079 /* ring 0 - compute and gfx */
2080 /* Set ring buffer size */
2081 ring = &adev->gfx.gfx_ring[0];
2082 rb_bufsz = order_base_2(ring->ring_size / 8);
2083 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2084
2085 #ifdef __BIG_ENDIAN
2086 tmp |= BUF_SWAP_32BIT;
2087 #endif
2088 WREG32(mmCP_RB0_CNTL, tmp);
2089
2090 /* Initialize the ring buffer's read and write pointers */
2091 WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
2092 ring->wptr = 0;
2093 WREG32(mmCP_RB0_WPTR, ring->wptr);
2094
2095 /* set the wb address whether it's enabled or not */
2096 rptr_addr = ring->rptr_gpu_addr;
2097 WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2098 WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2099
2100 WREG32(mmSCRATCH_UMSK, 0);
2101
2102 mdelay(1);
2103 WREG32(mmCP_RB0_CNTL, tmp);
2104
2105 WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
2106
2107 /* start the rings */
2108 gfx_v6_0_cp_gfx_start(adev);
2109 r = amdgpu_ring_test_helper(ring);
2110 if (r)
2111 return r;
2112
2113 return 0;
2114 }
2115
gfx_v6_0_ring_get_rptr(struct amdgpu_ring * ring)2116 static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
2117 {
2118 return *ring->rptr_cpu_addr;
2119 }
2120
gfx_v6_0_ring_get_wptr(struct amdgpu_ring * ring)2121 static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
2122 {
2123 struct amdgpu_device *adev = ring->adev;
2124
2125 if (ring == &adev->gfx.gfx_ring[0])
2126 return RREG32(mmCP_RB0_WPTR);
2127 else if (ring == &adev->gfx.compute_ring[0])
2128 return RREG32(mmCP_RB1_WPTR);
2129 else if (ring == &adev->gfx.compute_ring[1])
2130 return RREG32(mmCP_RB2_WPTR);
2131 else
2132 BUG();
2133 }
2134
gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring * ring)2135 static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
2136 {
2137 struct amdgpu_device *adev = ring->adev;
2138
2139 WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
2140 (void)RREG32(mmCP_RB0_WPTR);
2141 }
2142
gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring * ring)2143 static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
2144 {
2145 struct amdgpu_device *adev = ring->adev;
2146
2147 if (ring == &adev->gfx.compute_ring[0]) {
2148 WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
2149 (void)RREG32(mmCP_RB1_WPTR);
2150 } else if (ring == &adev->gfx.compute_ring[1]) {
2151 WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
2152 (void)RREG32(mmCP_RB2_WPTR);
2153 } else {
2154 BUG();
2155 }
2156
2157 }
2158
gfx_v6_0_cp_compute_resume(struct amdgpu_device * adev)2159 static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
2160 {
2161 struct amdgpu_ring *ring;
2162 u32 tmp;
2163 u32 rb_bufsz;
2164 int i, r;
2165 u64 rptr_addr;
2166
2167 /* ring1 - compute only */
2168 /* Set ring buffer size */
2169
2170 ring = &adev->gfx.compute_ring[0];
2171 rb_bufsz = order_base_2(ring->ring_size / 8);
2172 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2173 #ifdef __BIG_ENDIAN
2174 tmp |= BUF_SWAP_32BIT;
2175 #endif
2176 WREG32(mmCP_RB1_CNTL, tmp);
2177
2178 WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
2179 ring->wptr = 0;
2180 WREG32(mmCP_RB1_WPTR, ring->wptr);
2181
2182 rptr_addr = ring->rptr_gpu_addr;
2183 WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
2184 WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2185
2186 mdelay(1);
2187 WREG32(mmCP_RB1_CNTL, tmp);
2188 WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
2189
2190 ring = &adev->gfx.compute_ring[1];
2191 rb_bufsz = order_base_2(ring->ring_size / 8);
2192 tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2193 #ifdef __BIG_ENDIAN
2194 tmp |= BUF_SWAP_32BIT;
2195 #endif
2196 WREG32(mmCP_RB2_CNTL, tmp);
2197
2198 WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
2199 ring->wptr = 0;
2200 WREG32(mmCP_RB2_WPTR, ring->wptr);
2201 rptr_addr = ring->rptr_gpu_addr;
2202 WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
2203 WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
2204
2205 mdelay(1);
2206 WREG32(mmCP_RB2_CNTL, tmp);
2207 WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
2208
2209
2210 for (i = 0; i < 2; i++) {
2211 r = amdgpu_ring_test_helper(&adev->gfx.compute_ring[i]);
2212 if (r)
2213 return r;
2214 }
2215
2216 return 0;
2217 }
2218
gfx_v6_0_cp_enable(struct amdgpu_device * adev,bool enable)2219 static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
2220 {
2221 gfx_v6_0_cp_gfx_enable(adev, enable);
2222 }
2223
gfx_v6_0_cp_load_microcode(struct amdgpu_device * adev)2224 static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
2225 {
2226 return gfx_v6_0_cp_gfx_load_microcode(adev);
2227 }
2228
gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device * adev,bool enable)2229 static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
2230 bool enable)
2231 {
2232 u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
2233 u32 mask;
2234 int i;
2235
2236 if (enable)
2237 tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2238 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2239 else
2240 tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
2241 CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
2242 WREG32(mmCP_INT_CNTL_RING0, tmp);
2243
2244 if (!enable) {
2245 /* read a gfx register */
2246 tmp = RREG32(mmDB_DEPTH_INFO);
2247
2248 mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
2249 for (i = 0; i < adev->usec_timeout; i++) {
2250 if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
2251 break;
2252 udelay(1);
2253 }
2254 }
2255 }
2256
gfx_v6_0_cp_resume(struct amdgpu_device * adev)2257 static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
2258 {
2259 int r;
2260
2261 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2262
2263 r = gfx_v6_0_cp_load_microcode(adev);
2264 if (r)
2265 return r;
2266
2267 r = gfx_v6_0_cp_gfx_resume(adev);
2268 if (r)
2269 return r;
2270 r = gfx_v6_0_cp_compute_resume(adev);
2271 if (r)
2272 return r;
2273
2274 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2275
2276 return 0;
2277 }
2278
gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring * ring)2279 static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
2280 {
2281 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2282 uint32_t seq = ring->fence_drv.sync_seq;
2283 uint64_t addr = ring->fence_drv.gpu_addr;
2284
2285 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2286 amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
2287 WAIT_REG_MEM_FUNCTION(3) | /* equal */
2288 WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
2289 amdgpu_ring_write(ring, addr & 0xfffffffc);
2290 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2291 amdgpu_ring_write(ring, seq);
2292 amdgpu_ring_write(ring, 0xffffffff);
2293 amdgpu_ring_write(ring, 4); /* poll interval */
2294
2295 if (usepfp) {
2296 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2297 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2298 amdgpu_ring_write(ring, 0);
2299 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2300 amdgpu_ring_write(ring, 0);
2301 }
2302 }
2303
gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring * ring,unsigned vmid,uint64_t pd_addr)2304 static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
2305 unsigned vmid, uint64_t pd_addr)
2306 {
2307 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2308
2309 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
2310
2311 /* wait for the invalidate to complete */
2312 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2313 amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
2314 WAIT_REG_MEM_ENGINE(0))); /* me */
2315 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
2316 amdgpu_ring_write(ring, 0);
2317 amdgpu_ring_write(ring, 0); /* ref */
2318 amdgpu_ring_write(ring, 0); /* mask */
2319 amdgpu_ring_write(ring, 0x20); /* poll interval */
2320
2321 if (usepfp) {
2322 /* sync PFP to ME, otherwise we might get invalid PFP reads */
2323 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2324 amdgpu_ring_write(ring, 0x0);
2325
2326 /* synce CE with ME to prevent CE fetch CEIB before context switch done */
2327 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2328 amdgpu_ring_write(ring, 0);
2329 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
2330 amdgpu_ring_write(ring, 0);
2331 }
2332 }
2333
gfx_v6_0_ring_emit_wreg(struct amdgpu_ring * ring,uint32_t reg,uint32_t val)2334 static void gfx_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
2335 uint32_t reg, uint32_t val)
2336 {
2337 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
2338
2339 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
2340 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
2341 WRITE_DATA_DST_SEL(0)));
2342 amdgpu_ring_write(ring, reg);
2343 amdgpu_ring_write(ring, 0);
2344 amdgpu_ring_write(ring, val);
2345 }
2346
gfx_v6_0_rlc_init(struct amdgpu_device * adev)2347 static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
2348 {
2349 const u32 *src_ptr;
2350 volatile u32 *dst_ptr;
2351 u32 dws;
2352 u64 reg_list_mc_addr;
2353 const struct cs_section_def *cs_data;
2354 int r;
2355
2356 adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
2357 adev->gfx.rlc.reg_list_size =
2358 (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
2359
2360 adev->gfx.rlc.cs_data = si_cs_data;
2361 src_ptr = adev->gfx.rlc.reg_list;
2362 dws = adev->gfx.rlc.reg_list_size;
2363 cs_data = adev->gfx.rlc.cs_data;
2364
2365 if (src_ptr) {
2366 /* init save restore block */
2367 r = amdgpu_gfx_rlc_init_sr(adev, dws);
2368 if (r)
2369 return r;
2370 }
2371
2372 if (cs_data) {
2373 /* clear state block */
2374 adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
2375 dws = adev->gfx.rlc.clear_state_size + (256 / 4);
2376
2377 r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
2378 AMDGPU_GEM_DOMAIN_VRAM |
2379 AMDGPU_GEM_DOMAIN_GTT,
2380 &adev->gfx.rlc.clear_state_obj,
2381 &adev->gfx.rlc.clear_state_gpu_addr,
2382 (void **)&adev->gfx.rlc.cs_ptr);
2383 if (r) {
2384 dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
2385 amdgpu_gfx_rlc_fini(adev);
2386 return r;
2387 }
2388
2389 /* set up the cs buffer */
2390 dst_ptr = adev->gfx.rlc.cs_ptr;
2391 reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
2392 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
2393 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
2394 dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
2395 gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
2396 amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
2397 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
2398 }
2399
2400 return 0;
2401 }
2402
gfx_v6_0_enable_lbpw(struct amdgpu_device * adev,bool enable)2403 static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
2404 {
2405 WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
2406
2407 if (!enable) {
2408 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
2409 WREG32(mmSPI_LB_CU_MASK, 0x00ff);
2410 }
2411 }
2412
gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device * adev)2413 static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
2414 {
2415 int i;
2416
2417 for (i = 0; i < adev->usec_timeout; i++) {
2418 if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
2419 break;
2420 udelay(1);
2421 }
2422
2423 for (i = 0; i < adev->usec_timeout; i++) {
2424 if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
2425 break;
2426 udelay(1);
2427 }
2428 }
2429
gfx_v6_0_update_rlc(struct amdgpu_device * adev,u32 rlc)2430 static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
2431 {
2432 u32 tmp;
2433
2434 tmp = RREG32(mmRLC_CNTL);
2435 if (tmp != rlc)
2436 WREG32(mmRLC_CNTL, rlc);
2437 }
2438
gfx_v6_0_halt_rlc(struct amdgpu_device * adev)2439 static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
2440 {
2441 u32 data, orig;
2442
2443 orig = data = RREG32(mmRLC_CNTL);
2444
2445 if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
2446 data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
2447 WREG32(mmRLC_CNTL, data);
2448
2449 gfx_v6_0_wait_for_rlc_serdes(adev);
2450 }
2451
2452 return orig;
2453 }
2454
gfx_v6_0_rlc_stop(struct amdgpu_device * adev)2455 static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
2456 {
2457 WREG32(mmRLC_CNTL, 0);
2458
2459 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2460 gfx_v6_0_wait_for_rlc_serdes(adev);
2461 }
2462
gfx_v6_0_rlc_start(struct amdgpu_device * adev)2463 static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
2464 {
2465 WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
2466
2467 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2468
2469 udelay(50);
2470 }
2471
gfx_v6_0_rlc_reset(struct amdgpu_device * adev)2472 static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
2473 {
2474 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
2475 udelay(50);
2476 WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
2477 udelay(50);
2478 }
2479
gfx_v6_0_lbpw_supported(struct amdgpu_device * adev)2480 static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
2481 {
2482 u32 tmp;
2483
2484 /* Enable LBPW only for DDR3 */
2485 tmp = RREG32(mmMC_SEQ_MISC0);
2486 if ((tmp & 0xF0000000) == 0xB0000000)
2487 return true;
2488 return false;
2489 }
2490
gfx_v6_0_init_cg(struct amdgpu_device * adev)2491 static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
2492 {
2493 }
2494
gfx_v6_0_rlc_resume(struct amdgpu_device * adev)2495 static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
2496 {
2497 u32 i;
2498 const struct rlc_firmware_header_v1_0 *hdr;
2499 const __le32 *fw_data;
2500 u32 fw_size;
2501
2502
2503 if (!adev->gfx.rlc_fw)
2504 return -EINVAL;
2505
2506 adev->gfx.rlc.funcs->stop(adev);
2507 adev->gfx.rlc.funcs->reset(adev);
2508 gfx_v6_0_init_pg(adev);
2509 gfx_v6_0_init_cg(adev);
2510
2511 WREG32(mmRLC_RL_BASE, 0);
2512 WREG32(mmRLC_RL_SIZE, 0);
2513 WREG32(mmRLC_LB_CNTL, 0);
2514 WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
2515 WREG32(mmRLC_LB_CNTR_INIT, 0);
2516 WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
2517
2518 WREG32(mmRLC_MC_CNTL, 0);
2519 WREG32(mmRLC_UCODE_CNTL, 0);
2520
2521 hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
2522 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
2523 fw_data = (const __le32 *)
2524 (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2525
2526 amdgpu_ucode_print_rlc_hdr(&hdr->header);
2527
2528 for (i = 0; i < fw_size; i++) {
2529 WREG32(mmRLC_UCODE_ADDR, i);
2530 WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
2531 }
2532 WREG32(mmRLC_UCODE_ADDR, 0);
2533
2534 gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
2535 adev->gfx.rlc.funcs->start(adev);
2536
2537 return 0;
2538 }
2539
gfx_v6_0_enable_cgcg(struct amdgpu_device * adev,bool enable)2540 static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
2541 {
2542 u32 data, orig, tmp;
2543
2544 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
2545
2546 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
2547 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2548
2549 WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
2550
2551 tmp = gfx_v6_0_halt_rlc(adev);
2552
2553 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2554 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2555 WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
2556
2557 gfx_v6_0_wait_for_rlc_serdes(adev);
2558 gfx_v6_0_update_rlc(adev, tmp);
2559
2560 WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
2561
2562 data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
2563 } else {
2564 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2565
2566 RREG32(mmCB_CGTT_SCLK_CTRL);
2567 RREG32(mmCB_CGTT_SCLK_CTRL);
2568 RREG32(mmCB_CGTT_SCLK_CTRL);
2569 RREG32(mmCB_CGTT_SCLK_CTRL);
2570
2571 data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
2572 }
2573
2574 if (orig != data)
2575 WREG32(mmRLC_CGCG_CGLS_CTRL, data);
2576
2577 }
2578
gfx_v6_0_enable_mgcg(struct amdgpu_device * adev,bool enable)2579 static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
2580 {
2581
2582 u32 data, orig, tmp = 0;
2583
2584 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
2585 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2586 data = 0x96940200;
2587 if (orig != data)
2588 WREG32(mmCGTS_SM_CTRL_REG, data);
2589
2590 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
2591 orig = data = RREG32(mmCP_MEM_SLP_CNTL);
2592 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2593 if (orig != data)
2594 WREG32(mmCP_MEM_SLP_CNTL, data);
2595 }
2596
2597 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2598 data &= 0xffffffc0;
2599 if (orig != data)
2600 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2601
2602 tmp = gfx_v6_0_halt_rlc(adev);
2603
2604 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2605 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2606 WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
2607
2608 gfx_v6_0_update_rlc(adev, tmp);
2609 } else {
2610 orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
2611 data |= 0x00000003;
2612 if (orig != data)
2613 WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
2614
2615 data = RREG32(mmCP_MEM_SLP_CNTL);
2616 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
2617 data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
2618 WREG32(mmCP_MEM_SLP_CNTL, data);
2619 }
2620 orig = data = RREG32(mmCGTS_SM_CTRL_REG);
2621 data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
2622 if (orig != data)
2623 WREG32(mmCGTS_SM_CTRL_REG, data);
2624
2625 tmp = gfx_v6_0_halt_rlc(adev);
2626
2627 WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
2628 WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
2629 WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
2630
2631 gfx_v6_0_update_rlc(adev, tmp);
2632 }
2633 }
2634 /*
2635 static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
2636 bool enable)
2637 {
2638 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
2639 if (enable) {
2640 gfx_v6_0_enable_mgcg(adev, true);
2641 gfx_v6_0_enable_cgcg(adev, true);
2642 } else {
2643 gfx_v6_0_enable_cgcg(adev, false);
2644 gfx_v6_0_enable_mgcg(adev, false);
2645 }
2646 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
2647 }
2648 */
2649
gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device * adev,bool enable)2650 static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
2651 bool enable)
2652 {
2653 }
2654
gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device * adev,bool enable)2655 static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
2656 bool enable)
2657 {
2658 }
2659
gfx_v6_0_enable_cp_pg(struct amdgpu_device * adev,bool enable)2660 static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
2661 {
2662 u32 data, orig;
2663
2664 orig = data = RREG32(mmRLC_PG_CNTL);
2665 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
2666 data &= ~0x8000;
2667 else
2668 data |= 0x8000;
2669 if (orig != data)
2670 WREG32(mmRLC_PG_CNTL, data);
2671 }
2672
gfx_v6_0_enable_gds_pg(struct amdgpu_device * adev,bool enable)2673 static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
2674 {
2675 }
2676 /*
2677 static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
2678 {
2679 const __le32 *fw_data;
2680 volatile u32 *dst_ptr;
2681 int me, i, max_me = 4;
2682 u32 bo_offset = 0;
2683 u32 table_offset, table_size;
2684
2685 if (adev->asic_type == CHIP_KAVERI)
2686 max_me = 5;
2687
2688 if (adev->gfx.rlc.cp_table_ptr == NULL)
2689 return;
2690
2691 dst_ptr = adev->gfx.rlc.cp_table_ptr;
2692 for (me = 0; me < max_me; me++) {
2693 if (me == 0) {
2694 const struct gfx_firmware_header_v1_0 *hdr =
2695 (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
2696 fw_data = (const __le32 *)
2697 (adev->gfx.ce_fw->data +
2698 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2699 table_offset = le32_to_cpu(hdr->jt_offset);
2700 table_size = le32_to_cpu(hdr->jt_size);
2701 } else if (me == 1) {
2702 const struct gfx_firmware_header_v1_0 *hdr =
2703 (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
2704 fw_data = (const __le32 *)
2705 (adev->gfx.pfp_fw->data +
2706 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2707 table_offset = le32_to_cpu(hdr->jt_offset);
2708 table_size = le32_to_cpu(hdr->jt_size);
2709 } else if (me == 2) {
2710 const struct gfx_firmware_header_v1_0 *hdr =
2711 (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
2712 fw_data = (const __le32 *)
2713 (adev->gfx.me_fw->data +
2714 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2715 table_offset = le32_to_cpu(hdr->jt_offset);
2716 table_size = le32_to_cpu(hdr->jt_size);
2717 } else if (me == 3) {
2718 const struct gfx_firmware_header_v1_0 *hdr =
2719 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2720 fw_data = (const __le32 *)
2721 (adev->gfx.mec_fw->data +
2722 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2723 table_offset = le32_to_cpu(hdr->jt_offset);
2724 table_size = le32_to_cpu(hdr->jt_size);
2725 } else {
2726 const struct gfx_firmware_header_v1_0 *hdr =
2727 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
2728 fw_data = (const __le32 *)
2729 (adev->gfx.mec2_fw->data +
2730 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2731 table_offset = le32_to_cpu(hdr->jt_offset);
2732 table_size = le32_to_cpu(hdr->jt_size);
2733 }
2734
2735 for (i = 0; i < table_size; i ++) {
2736 dst_ptr[bo_offset + i] =
2737 cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
2738 }
2739
2740 bo_offset += table_size;
2741 }
2742 }
2743 */
gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device * adev,bool enable)2744 static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
2745 bool enable)
2746 {
2747 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
2748 WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
2749 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
2750 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
2751 } else {
2752 WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
2753 (void)RREG32(mmDB_RENDER_CONTROL);
2754 }
2755 }
2756
gfx_v6_0_init_ao_cu_mask(struct amdgpu_device * adev)2757 static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
2758 {
2759 u32 tmp;
2760
2761 WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
2762
2763 tmp = RREG32(mmRLC_MAX_PG_CU);
2764 tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
2765 tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
2766 WREG32(mmRLC_MAX_PG_CU, tmp);
2767 }
2768
gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device * adev,bool enable)2769 static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
2770 bool enable)
2771 {
2772 u32 data, orig;
2773
2774 orig = data = RREG32(mmRLC_PG_CNTL);
2775 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
2776 data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2777 else
2778 data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
2779 if (orig != data)
2780 WREG32(mmRLC_PG_CNTL, data);
2781 }
2782
gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device * adev,bool enable)2783 static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
2784 bool enable)
2785 {
2786 u32 data, orig;
2787
2788 orig = data = RREG32(mmRLC_PG_CNTL);
2789 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
2790 data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2791 else
2792 data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
2793 if (orig != data)
2794 WREG32(mmRLC_PG_CNTL, data);
2795 }
2796
gfx_v6_0_init_gfx_cgpg(struct amdgpu_device * adev)2797 static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
2798 {
2799 u32 tmp;
2800
2801 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2802 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
2803 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2804
2805 tmp = RREG32(mmRLC_AUTO_PG_CTRL);
2806 tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
2807 tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
2808 tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
2809 WREG32(mmRLC_AUTO_PG_CTRL, tmp);
2810 }
2811
gfx_v6_0_update_gfx_pg(struct amdgpu_device * adev,bool enable)2812 static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
2813 {
2814 gfx_v6_0_enable_gfx_cgpg(adev, enable);
2815 gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
2816 gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
2817 }
2818
gfx_v6_0_get_csb_size(struct amdgpu_device * adev)2819 static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
2820 {
2821 u32 count = 0;
2822 const struct cs_section_def *sect = NULL;
2823 const struct cs_extent_def *ext = NULL;
2824
2825 if (adev->gfx.rlc.cs_data == NULL)
2826 return 0;
2827
2828 /* begin clear state */
2829 count += 2;
2830 /* context control state */
2831 count += 3;
2832
2833 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2834 for (ext = sect->section; ext->extent != NULL; ++ext) {
2835 if (sect->id == SECT_CONTEXT)
2836 count += 2 + ext->reg_count;
2837 else
2838 return 0;
2839 }
2840 }
2841 /* pa_sc_raster_config */
2842 count += 3;
2843 /* end clear state */
2844 count += 2;
2845 /* clear state */
2846 count += 2;
2847
2848 return count;
2849 }
2850
gfx_v6_0_get_csb_buffer(struct amdgpu_device * adev,volatile u32 * buffer)2851 static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
2852 volatile u32 *buffer)
2853 {
2854 u32 count = 0, i;
2855 const struct cs_section_def *sect = NULL;
2856 const struct cs_extent_def *ext = NULL;
2857
2858 if (adev->gfx.rlc.cs_data == NULL)
2859 return;
2860 if (buffer == NULL)
2861 return;
2862
2863 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2864 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2865 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2866 buffer[count++] = cpu_to_le32(0x80000000);
2867 buffer[count++] = cpu_to_le32(0x80000000);
2868
2869 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
2870 for (ext = sect->section; ext->extent != NULL; ++ext) {
2871 if (sect->id == SECT_CONTEXT) {
2872 buffer[count++] =
2873 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
2874 buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
2875 for (i = 0; i < ext->reg_count; i++)
2876 buffer[count++] = cpu_to_le32(ext->extent[i]);
2877 } else {
2878 return;
2879 }
2880 }
2881 }
2882
2883 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
2884 buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
2885 buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
2886
2887 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2888 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
2889
2890 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
2891 buffer[count++] = cpu_to_le32(0);
2892 }
2893
gfx_v6_0_init_pg(struct amdgpu_device * adev)2894 static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
2895 {
2896 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2897 AMD_PG_SUPPORT_GFX_SMG |
2898 AMD_PG_SUPPORT_GFX_DMG |
2899 AMD_PG_SUPPORT_CP |
2900 AMD_PG_SUPPORT_GDS |
2901 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2902 gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
2903 gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
2904 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2905 gfx_v6_0_init_gfx_cgpg(adev);
2906 gfx_v6_0_enable_cp_pg(adev, true);
2907 gfx_v6_0_enable_gds_pg(adev, true);
2908 } else {
2909 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2910 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2911
2912 }
2913 gfx_v6_0_init_ao_cu_mask(adev);
2914 gfx_v6_0_update_gfx_pg(adev, true);
2915 } else {
2916
2917 WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
2918 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
2919 }
2920 }
2921
gfx_v6_0_fini_pg(struct amdgpu_device * adev)2922 static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
2923 {
2924 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
2925 AMD_PG_SUPPORT_GFX_SMG |
2926 AMD_PG_SUPPORT_GFX_DMG |
2927 AMD_PG_SUPPORT_CP |
2928 AMD_PG_SUPPORT_GDS |
2929 AMD_PG_SUPPORT_RLC_SMU_HS)) {
2930 gfx_v6_0_update_gfx_pg(adev, false);
2931 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
2932 gfx_v6_0_enable_cp_pg(adev, false);
2933 gfx_v6_0_enable_gds_pg(adev, false);
2934 }
2935 }
2936 }
2937
gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device * adev)2938 static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
2939 {
2940 uint64_t clock;
2941
2942 mutex_lock(&adev->gfx.gpu_clock_mutex);
2943 WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
2944 clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
2945 ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
2946 mutex_unlock(&adev->gfx.gpu_clock_mutex);
2947 return clock;
2948 }
2949
gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring * ring,uint32_t flags)2950 static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
2951 {
2952 if (flags & AMDGPU_HAVE_CTX_SWITCH)
2953 gfx_v6_0_ring_emit_vgt_flush(ring);
2954 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2955 amdgpu_ring_write(ring, 0x80000000);
2956 amdgpu_ring_write(ring, 0);
2957 }
2958
2959
wave_read_ind(struct amdgpu_device * adev,uint32_t simd,uint32_t wave,uint32_t address)2960 static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
2961 {
2962 WREG32(mmSQ_IND_INDEX,
2963 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2964 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2965 (address << SQ_IND_INDEX__INDEX__SHIFT) |
2966 (SQ_IND_INDEX__FORCE_READ_MASK));
2967 return RREG32(mmSQ_IND_DATA);
2968 }
2969
wave_read_regs(struct amdgpu_device * adev,uint32_t simd,uint32_t wave,uint32_t thread,uint32_t regno,uint32_t num,uint32_t * out)2970 static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
2971 uint32_t wave, uint32_t thread,
2972 uint32_t regno, uint32_t num, uint32_t *out)
2973 {
2974 WREG32(mmSQ_IND_INDEX,
2975 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
2976 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
2977 (regno << SQ_IND_INDEX__INDEX__SHIFT) |
2978 (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
2979 (SQ_IND_INDEX__FORCE_READ_MASK) |
2980 (SQ_IND_INDEX__AUTO_INCR_MASK));
2981 while (num--)
2982 *(out++) = RREG32(mmSQ_IND_DATA);
2983 }
2984
gfx_v6_0_read_wave_data(struct amdgpu_device * adev,uint32_t xcc_id,uint32_t simd,uint32_t wave,uint32_t * dst,int * no_fields)2985 static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
2986 {
2987 /* type 0 wave data */
2988 dst[(*no_fields)++] = 0;
2989 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
2990 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
2991 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
2992 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
2993 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
2994 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
2995 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
2996 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
2997 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
2998 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
2999 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
3000 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
3001 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
3002 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
3003 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
3004 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
3005 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
3006 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
3007 dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_MODE);
3008 }
3009
gfx_v6_0_read_wave_sgprs(struct amdgpu_device * adev,uint32_t xcc_id,uint32_t simd,uint32_t wave,uint32_t start,uint32_t size,uint32_t * dst)3010 static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd,
3011 uint32_t wave, uint32_t start,
3012 uint32_t size, uint32_t *dst)
3013 {
3014 wave_read_regs(
3015 adev, simd, wave, 0,
3016 start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
3017 }
3018
gfx_v6_0_select_me_pipe_q(struct amdgpu_device * adev,u32 me,u32 pipe,u32 q,u32 vm,u32 xcc_id)3019 static void gfx_v6_0_select_me_pipe_q(struct amdgpu_device *adev,
3020 u32 me, u32 pipe, u32 q, u32 vm, u32 xcc_id)
3021 {
3022 DRM_INFO("Not implemented\n");
3023 }
3024
3025 static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
3026 .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
3027 .select_se_sh = &gfx_v6_0_select_se_sh,
3028 .read_wave_data = &gfx_v6_0_read_wave_data,
3029 .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
3030 .select_me_pipe_q = &gfx_v6_0_select_me_pipe_q
3031 };
3032
3033 static const struct amdgpu_rlc_funcs gfx_v6_0_rlc_funcs = {
3034 .init = gfx_v6_0_rlc_init,
3035 .resume = gfx_v6_0_rlc_resume,
3036 .stop = gfx_v6_0_rlc_stop,
3037 .reset = gfx_v6_0_rlc_reset,
3038 .start = gfx_v6_0_rlc_start
3039 };
3040
gfx_v6_0_early_init(struct amdgpu_ip_block * ip_block)3041 static int gfx_v6_0_early_init(struct amdgpu_ip_block *ip_block)
3042 {
3043 struct amdgpu_device *adev = ip_block->adev;
3044
3045 adev->gfx.xcc_mask = 1;
3046 adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
3047 adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev),
3048 GFX6_NUM_COMPUTE_RINGS);
3049 adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
3050 adev->gfx.rlc.funcs = &gfx_v6_0_rlc_funcs;
3051 gfx_v6_0_set_ring_funcs(adev);
3052 gfx_v6_0_set_irq_funcs(adev);
3053
3054 return 0;
3055 }
3056
gfx_v6_0_sw_init(struct amdgpu_ip_block * ip_block)3057 static int gfx_v6_0_sw_init(struct amdgpu_ip_block *ip_block)
3058 {
3059 struct amdgpu_ring *ring;
3060 struct amdgpu_device *adev = ip_block->adev;
3061 int i, r;
3062
3063 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
3064 if (r)
3065 return r;
3066
3067 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
3068 if (r)
3069 return r;
3070
3071 r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
3072 if (r)
3073 return r;
3074
3075 r = gfx_v6_0_init_microcode(adev);
3076 if (r) {
3077 DRM_ERROR("Failed to load gfx firmware!\n");
3078 return r;
3079 }
3080
3081 r = adev->gfx.rlc.funcs->init(adev);
3082 if (r) {
3083 DRM_ERROR("Failed to init rlc BOs!\n");
3084 return r;
3085 }
3086
3087 for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
3088 ring = &adev->gfx.gfx_ring[i];
3089 ring->ring_obj = NULL;
3090 sprintf(ring->name, "gfx");
3091 r = amdgpu_ring_init(adev, ring, 2048,
3092 &adev->gfx.eop_irq,
3093 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP,
3094 AMDGPU_RING_PRIO_DEFAULT, NULL);
3095 if (r)
3096 return r;
3097 }
3098
3099 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
3100 unsigned irq_type;
3101
3102 if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
3103 DRM_ERROR("Too many (%d) compute rings!\n", i);
3104 break;
3105 }
3106 ring = &adev->gfx.compute_ring[i];
3107 ring->ring_obj = NULL;
3108 ring->use_doorbell = false;
3109 ring->doorbell_index = 0;
3110 ring->me = 1;
3111 ring->pipe = i;
3112 ring->queue = i;
3113 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
3114 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
3115 r = amdgpu_ring_init(adev, ring, 1024,
3116 &adev->gfx.eop_irq, irq_type,
3117 AMDGPU_RING_PRIO_DEFAULT, NULL);
3118 if (r)
3119 return r;
3120 }
3121
3122 return r;
3123 }
3124
gfx_v6_0_sw_fini(struct amdgpu_ip_block * ip_block)3125 static int gfx_v6_0_sw_fini(struct amdgpu_ip_block *ip_block)
3126 {
3127 int i;
3128 struct amdgpu_device *adev = ip_block->adev;
3129
3130 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3131 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
3132 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3133 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
3134
3135 amdgpu_gfx_rlc_fini(adev);
3136
3137 return 0;
3138 }
3139
gfx_v6_0_hw_init(struct amdgpu_ip_block * ip_block)3140 static int gfx_v6_0_hw_init(struct amdgpu_ip_block *ip_block)
3141 {
3142 int r;
3143 struct amdgpu_device *adev = ip_block->adev;
3144
3145 gfx_v6_0_constants_init(adev);
3146
3147 r = adev->gfx.rlc.funcs->resume(adev);
3148 if (r)
3149 return r;
3150
3151 r = gfx_v6_0_cp_resume(adev);
3152 if (r)
3153 return r;
3154
3155 adev->gfx.ce_ram_size = 0x8000;
3156
3157 return r;
3158 }
3159
gfx_v6_0_hw_fini(struct amdgpu_ip_block * ip_block)3160 static int gfx_v6_0_hw_fini(struct amdgpu_ip_block *ip_block)
3161 {
3162 struct amdgpu_device *adev = ip_block->adev;
3163
3164 gfx_v6_0_cp_enable(adev, false);
3165 adev->gfx.rlc.funcs->stop(adev);
3166 gfx_v6_0_fini_pg(adev);
3167
3168 return 0;
3169 }
3170
gfx_v6_0_suspend(struct amdgpu_ip_block * ip_block)3171 static int gfx_v6_0_suspend(struct amdgpu_ip_block *ip_block)
3172 {
3173 return gfx_v6_0_hw_fini(ip_block);
3174 }
3175
gfx_v6_0_resume(struct amdgpu_ip_block * ip_block)3176 static int gfx_v6_0_resume(struct amdgpu_ip_block *ip_block)
3177 {
3178 return gfx_v6_0_hw_init(ip_block);
3179 }
3180
gfx_v6_0_is_idle(struct amdgpu_ip_block * ip_block)3181 static bool gfx_v6_0_is_idle(struct amdgpu_ip_block *ip_block)
3182 {
3183 struct amdgpu_device *adev = ip_block->adev;
3184
3185 if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
3186 return false;
3187 else
3188 return true;
3189 }
3190
gfx_v6_0_wait_for_idle(struct amdgpu_ip_block * ip_block)3191 static int gfx_v6_0_wait_for_idle(struct amdgpu_ip_block *ip_block)
3192 {
3193 unsigned i;
3194 struct amdgpu_device *adev = ip_block->adev;
3195
3196 for (i = 0; i < adev->usec_timeout; i++) {
3197 if (gfx_v6_0_is_idle(ip_block))
3198 return 0;
3199 udelay(1);
3200 }
3201 return -ETIMEDOUT;
3202 }
3203
gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device * adev,enum amdgpu_interrupt_state state)3204 static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
3205 enum amdgpu_interrupt_state state)
3206 {
3207 u32 cp_int_cntl;
3208
3209 switch (state) {
3210 case AMDGPU_IRQ_STATE_DISABLE:
3211 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3212 cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3213 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3214 break;
3215 case AMDGPU_IRQ_STATE_ENABLE:
3216 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3217 cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
3218 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3219 break;
3220 default:
3221 break;
3222 }
3223 }
3224
gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device * adev,int ring,enum amdgpu_interrupt_state state)3225 static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
3226 int ring,
3227 enum amdgpu_interrupt_state state)
3228 {
3229 u32 cp_int_cntl;
3230 switch (state){
3231 case AMDGPU_IRQ_STATE_DISABLE:
3232 if (ring == 0) {
3233 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3234 cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3235 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3236 break;
3237 } else {
3238 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3239 cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3240 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3241 break;
3242
3243 }
3244 case AMDGPU_IRQ_STATE_ENABLE:
3245 if (ring == 0) {
3246 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
3247 cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
3248 WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
3249 break;
3250 } else {
3251 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
3252 cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
3253 WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
3254 break;
3255
3256 }
3257
3258 default:
3259 BUG();
3260 break;
3261
3262 }
3263 }
3264
gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3265 static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
3266 struct amdgpu_irq_src *src,
3267 unsigned type,
3268 enum amdgpu_interrupt_state state)
3269 {
3270 u32 cp_int_cntl;
3271
3272 switch (state) {
3273 case AMDGPU_IRQ_STATE_DISABLE:
3274 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3275 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3276 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3277 break;
3278 case AMDGPU_IRQ_STATE_ENABLE:
3279 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3280 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
3281 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3282 break;
3283 default:
3284 break;
3285 }
3286
3287 return 0;
3288 }
3289
gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3290 static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
3291 struct amdgpu_irq_src *src,
3292 unsigned type,
3293 enum amdgpu_interrupt_state state)
3294 {
3295 u32 cp_int_cntl;
3296
3297 switch (state) {
3298 case AMDGPU_IRQ_STATE_DISABLE:
3299 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3300 cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3301 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3302 break;
3303 case AMDGPU_IRQ_STATE_ENABLE:
3304 cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
3305 cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
3306 WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
3307 break;
3308 default:
3309 break;
3310 }
3311
3312 return 0;
3313 }
3314
gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type,enum amdgpu_interrupt_state state)3315 static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
3316 struct amdgpu_irq_src *src,
3317 unsigned type,
3318 enum amdgpu_interrupt_state state)
3319 {
3320 switch (type) {
3321 case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP:
3322 gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
3323 break;
3324 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
3325 gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
3326 break;
3327 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
3328 gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
3329 break;
3330 default:
3331 break;
3332 }
3333 return 0;
3334 }
3335
gfx_v6_0_eop_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3336 static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
3337 struct amdgpu_irq_src *source,
3338 struct amdgpu_iv_entry *entry)
3339 {
3340 switch (entry->ring_id) {
3341 case 0:
3342 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
3343 break;
3344 case 1:
3345 case 2:
3346 amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
3347 break;
3348 default:
3349 break;
3350 }
3351 return 0;
3352 }
3353
gfx_v6_0_fault(struct amdgpu_device * adev,struct amdgpu_iv_entry * entry)3354 static void gfx_v6_0_fault(struct amdgpu_device *adev,
3355 struct amdgpu_iv_entry *entry)
3356 {
3357 struct amdgpu_ring *ring;
3358
3359 switch (entry->ring_id) {
3360 case 0:
3361 ring = &adev->gfx.gfx_ring[0];
3362 break;
3363 case 1:
3364 case 2:
3365 ring = &adev->gfx.compute_ring[entry->ring_id - 1];
3366 break;
3367 default:
3368 return;
3369 }
3370 drm_sched_fault(&ring->sched);
3371 }
3372
gfx_v6_0_priv_reg_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3373 static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
3374 struct amdgpu_irq_src *source,
3375 struct amdgpu_iv_entry *entry)
3376 {
3377 DRM_ERROR("Illegal register access in command stream\n");
3378 gfx_v6_0_fault(adev, entry);
3379 return 0;
3380 }
3381
gfx_v6_0_priv_inst_irq(struct amdgpu_device * adev,struct amdgpu_irq_src * source,struct amdgpu_iv_entry * entry)3382 static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
3383 struct amdgpu_irq_src *source,
3384 struct amdgpu_iv_entry *entry)
3385 {
3386 DRM_ERROR("Illegal instruction in command stream\n");
3387 gfx_v6_0_fault(adev, entry);
3388 return 0;
3389 }
3390
gfx_v6_0_set_clockgating_state(struct amdgpu_ip_block * ip_block,enum amd_clockgating_state state)3391 static int gfx_v6_0_set_clockgating_state(struct amdgpu_ip_block *ip_block,
3392 enum amd_clockgating_state state)
3393 {
3394 bool gate = false;
3395 struct amdgpu_device *adev = ip_block->adev;
3396
3397 if (state == AMD_CG_STATE_GATE)
3398 gate = true;
3399
3400 gfx_v6_0_enable_gui_idle_interrupt(adev, false);
3401 if (gate) {
3402 gfx_v6_0_enable_mgcg(adev, true);
3403 gfx_v6_0_enable_cgcg(adev, true);
3404 } else {
3405 gfx_v6_0_enable_cgcg(adev, false);
3406 gfx_v6_0_enable_mgcg(adev, false);
3407 }
3408 gfx_v6_0_enable_gui_idle_interrupt(adev, true);
3409
3410 return 0;
3411 }
3412
gfx_v6_0_set_powergating_state(struct amdgpu_ip_block * ip_block,enum amd_powergating_state state)3413 static int gfx_v6_0_set_powergating_state(struct amdgpu_ip_block *ip_block,
3414 enum amd_powergating_state state)
3415 {
3416 bool gate = false;
3417 struct amdgpu_device *adev = ip_block->adev;
3418
3419 if (state == AMD_PG_STATE_GATE)
3420 gate = true;
3421
3422 if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
3423 AMD_PG_SUPPORT_GFX_SMG |
3424 AMD_PG_SUPPORT_GFX_DMG |
3425 AMD_PG_SUPPORT_CP |
3426 AMD_PG_SUPPORT_GDS |
3427 AMD_PG_SUPPORT_RLC_SMU_HS)) {
3428 gfx_v6_0_update_gfx_pg(adev, gate);
3429 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
3430 gfx_v6_0_enable_cp_pg(adev, gate);
3431 gfx_v6_0_enable_gds_pg(adev, gate);
3432 }
3433 }
3434
3435 return 0;
3436 }
3437
gfx_v6_0_emit_mem_sync(struct amdgpu_ring * ring)3438 static void gfx_v6_0_emit_mem_sync(struct amdgpu_ring *ring)
3439 {
3440 amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3441 amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
3442 PACKET3_TC_ACTION_ENA |
3443 PACKET3_SH_KCACHE_ACTION_ENA |
3444 PACKET3_SH_ICACHE_ACTION_ENA); /* CP_COHER_CNTL */
3445 amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */
3446 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */
3447 amdgpu_ring_write(ring, 0x0000000A); /* poll interval */
3448 }
3449
3450 static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
3451 .name = "gfx_v6_0",
3452 .early_init = gfx_v6_0_early_init,
3453 .sw_init = gfx_v6_0_sw_init,
3454 .sw_fini = gfx_v6_0_sw_fini,
3455 .hw_init = gfx_v6_0_hw_init,
3456 .hw_fini = gfx_v6_0_hw_fini,
3457 .suspend = gfx_v6_0_suspend,
3458 .resume = gfx_v6_0_resume,
3459 .is_idle = gfx_v6_0_is_idle,
3460 .wait_for_idle = gfx_v6_0_wait_for_idle,
3461 .set_clockgating_state = gfx_v6_0_set_clockgating_state,
3462 .set_powergating_state = gfx_v6_0_set_powergating_state,
3463 };
3464
3465 static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
3466 .type = AMDGPU_RING_TYPE_GFX,
3467 .align_mask = 0xff,
3468 .nop = 0x80000000,
3469 .support_64bit_ptrs = false,
3470 .get_rptr = gfx_v6_0_ring_get_rptr,
3471 .get_wptr = gfx_v6_0_ring_get_wptr,
3472 .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
3473 .emit_frame_size =
3474 5 + 5 + /* hdp flush / invalidate */
3475 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3476 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
3477 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
3478 3 + 2 + /* gfx_v6_ring_emit_cntxcntl including vgt flush */
3479 5, /* SURFACE_SYNC */
3480 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3481 .emit_ib = gfx_v6_0_ring_emit_ib,
3482 .emit_fence = gfx_v6_0_ring_emit_fence,
3483 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3484 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3485 .test_ring = gfx_v6_0_ring_test_ring,
3486 .test_ib = gfx_v6_0_ring_test_ib,
3487 .insert_nop = amdgpu_ring_insert_nop,
3488 .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
3489 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3490 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3491 };
3492
3493 static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
3494 .type = AMDGPU_RING_TYPE_COMPUTE,
3495 .align_mask = 0xff,
3496 .nop = 0x80000000,
3497 .get_rptr = gfx_v6_0_ring_get_rptr,
3498 .get_wptr = gfx_v6_0_ring_get_wptr,
3499 .set_wptr = gfx_v6_0_ring_set_wptr_compute,
3500 .emit_frame_size =
3501 5 + 5 + /* hdp flush / invalidate */
3502 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
3503 SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v6_0_ring_emit_vm_flush */
3504 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
3505 5, /* SURFACE_SYNC */
3506 .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
3507 .emit_ib = gfx_v6_0_ring_emit_ib,
3508 .emit_fence = gfx_v6_0_ring_emit_fence,
3509 .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
3510 .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
3511 .test_ring = gfx_v6_0_ring_test_ring,
3512 .test_ib = gfx_v6_0_ring_test_ib,
3513 .insert_nop = amdgpu_ring_insert_nop,
3514 .emit_wreg = gfx_v6_0_ring_emit_wreg,
3515 .emit_mem_sync = gfx_v6_0_emit_mem_sync,
3516 };
3517
gfx_v6_0_set_ring_funcs(struct amdgpu_device * adev)3518 static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
3519 {
3520 int i;
3521
3522 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
3523 adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
3524 for (i = 0; i < adev->gfx.num_compute_rings; i++)
3525 adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
3526 }
3527
3528 static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
3529 .set = gfx_v6_0_set_eop_interrupt_state,
3530 .process = gfx_v6_0_eop_irq,
3531 };
3532
3533 static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
3534 .set = gfx_v6_0_set_priv_reg_fault_state,
3535 .process = gfx_v6_0_priv_reg_irq,
3536 };
3537
3538 static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
3539 .set = gfx_v6_0_set_priv_inst_fault_state,
3540 .process = gfx_v6_0_priv_inst_irq,
3541 };
3542
gfx_v6_0_set_irq_funcs(struct amdgpu_device * adev)3543 static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
3544 {
3545 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
3546 adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
3547
3548 adev->gfx.priv_reg_irq.num_types = 1;
3549 adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
3550
3551 adev->gfx.priv_inst_irq.num_types = 1;
3552 adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
3553 }
3554
gfx_v6_0_get_cu_info(struct amdgpu_device * adev)3555 static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
3556 {
3557 int i, j, k, counter, active_cu_number = 0;
3558 u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
3559 struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
3560 unsigned disable_masks[4 * 2];
3561 u32 ao_cu_num;
3562
3563 if (adev->flags & AMD_IS_APU)
3564 ao_cu_num = 2;
3565 else
3566 ao_cu_num = adev->gfx.config.max_cu_per_sh;
3567
3568 memset(cu_info, 0, sizeof(*cu_info));
3569
3570 amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
3571
3572 mutex_lock(&adev->grbm_idx_mutex);
3573 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
3574 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
3575 mask = 1;
3576 ao_bitmap = 0;
3577 counter = 0;
3578 gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff, 0);
3579 if (i < 4 && j < 2)
3580 gfx_v6_0_set_user_cu_inactive_bitmap(
3581 adev, disable_masks[i * 2 + j]);
3582 bitmap = gfx_v6_0_get_cu_enabled(adev);
3583 cu_info->bitmap[0][i][j] = bitmap;
3584
3585 for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
3586 if (bitmap & mask) {
3587 if (counter < ao_cu_num)
3588 ao_bitmap |= mask;
3589 counter ++;
3590 }
3591 mask <<= 1;
3592 }
3593 active_cu_number += counter;
3594 if (i < 2 && j < 2)
3595 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
3596 cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
3597 }
3598 }
3599
3600 gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
3601 mutex_unlock(&adev->grbm_idx_mutex);
3602
3603 cu_info->number = active_cu_number;
3604 cu_info->ao_cu_mask = ao_cu_mask;
3605 }
3606
3607 const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
3608 {
3609 .type = AMD_IP_BLOCK_TYPE_GFX,
3610 .major = 6,
3611 .minor = 0,
3612 .rev = 0,
3613 .funcs = &gfx_v6_0_ip_funcs,
3614 };
3615