1 // SPDX-License-Identifier: GPL-2.0-only
2 /* Copyright(c) 2023 Intel Corporation */
3 #include <linux/iopoll.h>
4 #include <adf_accel_devices.h>
5 #include <adf_admin.h>
6 #include <adf_cfg.h>
7 #include <adf_cfg_services.h>
8 #include <adf_clock.h>
9 #include <adf_common_drv.h>
10 #include <adf_fw_config.h>
11 #include <adf_gen4_config.h>
12 #include <adf_gen4_dc.h>
13 #include <adf_gen4_hw_csr_data.h>
14 #include <adf_gen4_hw_data.h>
15 #include <adf_gen4_pfvf.h>
16 #include <adf_gen4_pm.h>
17 #include <adf_gen4_ras.h>
18 #include <adf_gen4_timer.h>
19 #include <adf_gen4_tl.h>
20 #include <adf_gen4_vf_mig.h>
21 #include "adf_420xx_hw_data.h"
22 #include "icp_qat_hw.h"
23
24 #define ADF_AE_GROUP_0 GENMASK(3, 0)
25 #define ADF_AE_GROUP_1 GENMASK(7, 4)
26 #define ADF_AE_GROUP_2 GENMASK(11, 8)
27 #define ADF_AE_GROUP_3 GENMASK(15, 12)
28 #define ADF_AE_GROUP_4 BIT(16)
29
30 #define ENA_THD_MASK_ASYM GENMASK(1, 0)
31 #define ENA_THD_MASK_SYM GENMASK(3, 0)
32 #define ENA_THD_MASK_DC GENMASK(1, 0)
33
34 static const char * const adf_420xx_fw_objs[] = {
35 [ADF_FW_SYM_OBJ] = ADF_420XX_SYM_OBJ,
36 [ADF_FW_ASYM_OBJ] = ADF_420XX_ASYM_OBJ,
37 [ADF_FW_DC_OBJ] = ADF_420XX_DC_OBJ,
38 [ADF_FW_ADMIN_OBJ] = ADF_420XX_ADMIN_OBJ,
39 };
40
41 static const struct adf_fw_config adf_fw_cy_config[] = {
42 {ADF_AE_GROUP_3, ADF_FW_SYM_OBJ},
43 {ADF_AE_GROUP_2, ADF_FW_ASYM_OBJ},
44 {ADF_AE_GROUP_1, ADF_FW_SYM_OBJ},
45 {ADF_AE_GROUP_0, ADF_FW_ASYM_OBJ},
46 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
47 };
48
49 static const struct adf_fw_config adf_fw_dc_config[] = {
50 {ADF_AE_GROUP_1, ADF_FW_DC_OBJ},
51 {ADF_AE_GROUP_0, ADF_FW_DC_OBJ},
52 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
53 };
54
55 static const struct adf_fw_config adf_fw_sym_config[] = {
56 {ADF_AE_GROUP_3, ADF_FW_SYM_OBJ},
57 {ADF_AE_GROUP_2, ADF_FW_SYM_OBJ},
58 {ADF_AE_GROUP_1, ADF_FW_SYM_OBJ},
59 {ADF_AE_GROUP_0, ADF_FW_SYM_OBJ},
60 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
61 };
62
63 static const struct adf_fw_config adf_fw_asym_config[] = {
64 {ADF_AE_GROUP_3, ADF_FW_ASYM_OBJ},
65 {ADF_AE_GROUP_2, ADF_FW_ASYM_OBJ},
66 {ADF_AE_GROUP_1, ADF_FW_ASYM_OBJ},
67 {ADF_AE_GROUP_0, ADF_FW_ASYM_OBJ},
68 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
69 };
70
71 static const struct adf_fw_config adf_fw_asym_dc_config[] = {
72 {ADF_AE_GROUP_3, ADF_FW_ASYM_OBJ},
73 {ADF_AE_GROUP_2, ADF_FW_ASYM_OBJ},
74 {ADF_AE_GROUP_1, ADF_FW_ASYM_OBJ},
75 {ADF_AE_GROUP_0, ADF_FW_DC_OBJ},
76 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
77 };
78
79 static const struct adf_fw_config adf_fw_sym_dc_config[] = {
80 {ADF_AE_GROUP_2, ADF_FW_SYM_OBJ},
81 {ADF_AE_GROUP_1, ADF_FW_SYM_OBJ},
82 {ADF_AE_GROUP_0, ADF_FW_DC_OBJ},
83 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
84 };
85
86 static const struct adf_fw_config adf_fw_dcc_config[] = {
87 {ADF_AE_GROUP_1, ADF_FW_DC_OBJ},
88 {ADF_AE_GROUP_0, ADF_FW_SYM_OBJ},
89 {ADF_AE_GROUP_4, ADF_FW_ADMIN_OBJ},
90 };
91
92
93 static struct adf_hw_device_class adf_420xx_class = {
94 .name = ADF_420XX_DEVICE_NAME,
95 .type = DEV_420XX,
96 .instances = 0,
97 };
98
get_ae_mask(struct adf_hw_device_data * self)99 static u32 get_ae_mask(struct adf_hw_device_data *self)
100 {
101 u32 me_disable = self->fuses[ADF_FUSECTL4];
102
103 return ~me_disable & ADF_420XX_ACCELENGINES_MASK;
104 }
105
uof_get_num_objs(struct adf_accel_dev * accel_dev)106 static u32 uof_get_num_objs(struct adf_accel_dev *accel_dev)
107 {
108 switch (adf_get_service_enabled(accel_dev)) {
109 case SVC_SYM_ASYM:
110 return ARRAY_SIZE(adf_fw_cy_config);
111 case SVC_DC:
112 return ARRAY_SIZE(adf_fw_dc_config);
113 case SVC_DCC:
114 return ARRAY_SIZE(adf_fw_dcc_config);
115 case SVC_SYM:
116 return ARRAY_SIZE(adf_fw_sym_config);
117 case SVC_ASYM:
118 return ARRAY_SIZE(adf_fw_asym_config);
119 case SVC_ASYM_DC:
120 return ARRAY_SIZE(adf_fw_asym_dc_config);
121 case SVC_SYM_DC:
122 return ARRAY_SIZE(adf_fw_sym_dc_config);
123 default:
124 return 0;
125 }
126 }
127
get_fw_config(struct adf_accel_dev * accel_dev)128 static const struct adf_fw_config *get_fw_config(struct adf_accel_dev *accel_dev)
129 {
130 switch (adf_get_service_enabled(accel_dev)) {
131 case SVC_SYM_ASYM:
132 return adf_fw_cy_config;
133 case SVC_DC:
134 return adf_fw_dc_config;
135 case SVC_DCC:
136 return adf_fw_dcc_config;
137 case SVC_SYM:
138 return adf_fw_sym_config;
139 case SVC_ASYM:
140 return adf_fw_asym_config;
141 case SVC_ASYM_DC:
142 return adf_fw_asym_dc_config;
143 case SVC_SYM_DC:
144 return adf_fw_sym_dc_config;
145 default:
146 return NULL;
147 }
148 }
149
update_ae_mask(struct adf_accel_dev * accel_dev)150 static void update_ae_mask(struct adf_accel_dev *accel_dev)
151 {
152 struct adf_hw_device_data *hw_data = GET_HW_DATA(accel_dev);
153 const struct adf_fw_config *fw_config;
154 u32 config_ae_mask = 0;
155 u32 ae_mask, num_objs;
156 int i;
157
158 ae_mask = get_ae_mask(hw_data);
159
160 /* Modify the AE mask based on the firmware configuration loaded */
161 fw_config = get_fw_config(accel_dev);
162 num_objs = uof_get_num_objs(accel_dev);
163
164 config_ae_mask |= ADF_420XX_ADMIN_AE_MASK;
165 for (i = 0; i < num_objs; i++)
166 config_ae_mask |= fw_config[i].ae_mask;
167
168 hw_data->ae_mask = ae_mask & config_ae_mask;
169 }
170
get_accel_cap(struct adf_accel_dev * accel_dev)171 static u32 get_accel_cap(struct adf_accel_dev *accel_dev)
172 {
173 u32 capabilities_sym, capabilities_asym, capabilities_dc;
174 struct pci_dev *pdev = accel_dev->accel_pci_dev.pci_dev;
175 u32 capabilities_dcc;
176 u32 fusectl1;
177
178 /* As a side effect, update ae_mask based on configuration */
179 update_ae_mask(accel_dev);
180
181 /* Read accelerator capabilities mask */
182 pci_read_config_dword(pdev, ADF_GEN4_FUSECTL1_OFFSET, &fusectl1);
183
184 capabilities_sym = ICP_ACCEL_CAPABILITIES_CRYPTO_SYMMETRIC |
185 ICP_ACCEL_CAPABILITIES_CIPHER |
186 ICP_ACCEL_CAPABILITIES_AUTHENTICATION |
187 ICP_ACCEL_CAPABILITIES_SHA3 |
188 ICP_ACCEL_CAPABILITIES_SHA3_EXT |
189 ICP_ACCEL_CAPABILITIES_HKDF |
190 ICP_ACCEL_CAPABILITIES_CHACHA_POLY |
191 ICP_ACCEL_CAPABILITIES_AESGCM_SPC |
192 ICP_ACCEL_CAPABILITIES_SM3 |
193 ICP_ACCEL_CAPABILITIES_SM4 |
194 ICP_ACCEL_CAPABILITIES_AES_V2 |
195 ICP_ACCEL_CAPABILITIES_ZUC |
196 ICP_ACCEL_CAPABILITIES_ZUC_256 |
197 ICP_ACCEL_CAPABILITIES_WIRELESS_CRYPTO_EXT |
198 ICP_ACCEL_CAPABILITIES_EXT_ALGCHAIN;
199
200 /* A set bit in fusectl1 means the feature is OFF in this SKU */
201 if (fusectl1 & ICP_ACCEL_GEN4_MASK_CIPHER_SLICE) {
202 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_CRYPTO_SYMMETRIC;
203 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_HKDF;
204 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_CIPHER;
205 }
206
207 if (fusectl1 & ICP_ACCEL_GEN4_MASK_UCS_SLICE) {
208 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_CHACHA_POLY;
209 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_AESGCM_SPC;
210 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_AES_V2;
211 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_CIPHER;
212 }
213
214 if (fusectl1 & ICP_ACCEL_GEN4_MASK_AUTH_SLICE) {
215 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_AUTHENTICATION;
216 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_SHA3;
217 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_SHA3_EXT;
218 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_CIPHER;
219 }
220
221 if (fusectl1 & ICP_ACCEL_GEN4_MASK_SMX_SLICE) {
222 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_SM3;
223 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_SM4;
224 }
225
226 if (fusectl1 & ICP_ACCEL_GEN4_MASK_WCP_WAT_SLICE) {
227 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_ZUC;
228 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_ZUC_256;
229 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_WIRELESS_CRYPTO_EXT;
230 }
231
232 if (fusectl1 & ICP_ACCEL_GEN4_MASK_EIA3_SLICE) {
233 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_ZUC;
234 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_ZUC_256;
235 }
236
237 if (fusectl1 & ICP_ACCEL_GEN4_MASK_ZUC_256_SLICE)
238 capabilities_sym &= ~ICP_ACCEL_CAPABILITIES_ZUC_256;
239
240 capabilities_asym = ICP_ACCEL_CAPABILITIES_CRYPTO_ASYMMETRIC |
241 ICP_ACCEL_CAPABILITIES_SM2 |
242 ICP_ACCEL_CAPABILITIES_ECEDMONT;
243
244 if (fusectl1 & ICP_ACCEL_GEN4_MASK_PKE_SLICE) {
245 capabilities_asym &= ~ICP_ACCEL_CAPABILITIES_CRYPTO_ASYMMETRIC;
246 capabilities_asym &= ~ICP_ACCEL_CAPABILITIES_SM2;
247 capabilities_asym &= ~ICP_ACCEL_CAPABILITIES_ECEDMONT;
248 }
249
250 capabilities_dc = ICP_ACCEL_CAPABILITIES_COMPRESSION |
251 ICP_ACCEL_CAPABILITIES_LZ4_COMPRESSION |
252 ICP_ACCEL_CAPABILITIES_LZ4S_COMPRESSION |
253 ICP_ACCEL_CAPABILITIES_CNV_INTEGRITY64;
254
255 if (fusectl1 & ICP_ACCEL_GEN4_MASK_COMPRESS_SLICE) {
256 capabilities_dc &= ~ICP_ACCEL_CAPABILITIES_COMPRESSION;
257 capabilities_dc &= ~ICP_ACCEL_CAPABILITIES_LZ4_COMPRESSION;
258 capabilities_dc &= ~ICP_ACCEL_CAPABILITIES_LZ4S_COMPRESSION;
259 capabilities_dc &= ~ICP_ACCEL_CAPABILITIES_CNV_INTEGRITY64;
260 }
261
262 switch (adf_get_service_enabled(accel_dev)) {
263 case SVC_SYM_ASYM:
264 return capabilities_sym | capabilities_asym;
265 case SVC_DC:
266 return capabilities_dc;
267 case SVC_DCC:
268 /*
269 * Sym capabilities are available for chaining operations,
270 * but sym crypto instances cannot be supported
271 */
272 capabilities_dcc = capabilities_dc | capabilities_sym;
273 capabilities_dcc &= ~ICP_ACCEL_CAPABILITIES_CRYPTO_SYMMETRIC;
274 return capabilities_dcc;
275 case SVC_SYM:
276 return capabilities_sym;
277 case SVC_ASYM:
278 return capabilities_asym;
279 case SVC_ASYM_DC:
280 return capabilities_asym | capabilities_dc;
281 case SVC_SYM_DC:
282 return capabilities_sym | capabilities_dc;
283 default:
284 return 0;
285 }
286 }
287
adf_get_arbiter_mapping(struct adf_accel_dev * accel_dev)288 static const u32 *adf_get_arbiter_mapping(struct adf_accel_dev *accel_dev)
289 {
290 if (adf_gen4_init_thd2arb_map(accel_dev))
291 dev_warn(&GET_DEV(accel_dev),
292 "Failed to generate thread to arbiter mapping");
293
294 return GET_HW_DATA(accel_dev)->thd_to_arb_map;
295 }
296
adf_init_rl_data(struct adf_rl_hw_data * rl_data)297 static void adf_init_rl_data(struct adf_rl_hw_data *rl_data)
298 {
299 rl_data->pciout_tb_offset = ADF_GEN4_RL_TOKEN_PCIEOUT_BUCKET_OFFSET;
300 rl_data->pciin_tb_offset = ADF_GEN4_RL_TOKEN_PCIEIN_BUCKET_OFFSET;
301 rl_data->r2l_offset = ADF_GEN4_RL_R2L_OFFSET;
302 rl_data->l2c_offset = ADF_GEN4_RL_L2C_OFFSET;
303 rl_data->c2s_offset = ADF_GEN4_RL_C2S_OFFSET;
304
305 rl_data->pcie_scale_div = ADF_420XX_RL_PCIE_SCALE_FACTOR_DIV;
306 rl_data->pcie_scale_mul = ADF_420XX_RL_PCIE_SCALE_FACTOR_MUL;
307 rl_data->dcpr_correction = ADF_420XX_RL_DCPR_CORRECTION;
308 rl_data->max_tp[ADF_SVC_ASYM] = ADF_420XX_RL_MAX_TP_ASYM;
309 rl_data->max_tp[ADF_SVC_SYM] = ADF_420XX_RL_MAX_TP_SYM;
310 rl_data->max_tp[ADF_SVC_DC] = ADF_420XX_RL_MAX_TP_DC;
311 rl_data->scan_interval = ADF_420XX_RL_SCANS_PER_SEC;
312 rl_data->scale_ref = ADF_420XX_RL_SLICE_REF;
313 }
314
get_rp_group(struct adf_accel_dev * accel_dev,u32 ae_mask)315 static int get_rp_group(struct adf_accel_dev *accel_dev, u32 ae_mask)
316 {
317 switch (ae_mask) {
318 case ADF_AE_GROUP_0:
319 return RP_GROUP_0;
320 case ADF_AE_GROUP_1:
321 case ADF_AE_GROUP_3:
322 return RP_GROUP_1;
323 case ADF_AE_GROUP_2:
324 if (get_fw_config(accel_dev) == adf_fw_cy_config)
325 return RP_GROUP_0;
326 else
327 return RP_GROUP_1;
328 default:
329 dev_dbg(&GET_DEV(accel_dev), "ae_mask not recognized");
330 return -EINVAL;
331 }
332 }
333
get_ena_thd_mask(struct adf_accel_dev * accel_dev,u32 obj_num)334 static u32 get_ena_thd_mask(struct adf_accel_dev *accel_dev, u32 obj_num)
335 {
336 const struct adf_fw_config *fw_config;
337
338 if (obj_num >= uof_get_num_objs(accel_dev))
339 return ADF_GEN4_ENA_THD_MASK_ERROR;
340
341 fw_config = get_fw_config(accel_dev);
342 if (!fw_config)
343 return ADF_GEN4_ENA_THD_MASK_ERROR;
344
345 switch (fw_config[obj_num].obj) {
346 case ADF_FW_ASYM_OBJ:
347 return ENA_THD_MASK_ASYM;
348 case ADF_FW_SYM_OBJ:
349 return ENA_THD_MASK_SYM;
350 case ADF_FW_DC_OBJ:
351 return ENA_THD_MASK_DC;
352 default:
353 return ADF_GEN4_ENA_THD_MASK_ERROR;
354 }
355 }
356
uof_get_name(struct adf_accel_dev * accel_dev,u32 obj_num,const char * const fw_objs[],int num_objs)357 static const char *uof_get_name(struct adf_accel_dev *accel_dev, u32 obj_num,
358 const char * const fw_objs[], int num_objs)
359 {
360 const struct adf_fw_config *fw_config;
361 int id;
362
363 fw_config = get_fw_config(accel_dev);
364 if (fw_config)
365 id = fw_config[obj_num].obj;
366 else
367 id = -EINVAL;
368
369 if (id < 0 || id >= num_objs)
370 return NULL;
371
372 return fw_objs[id];
373 }
374
uof_get_name_420xx(struct adf_accel_dev * accel_dev,u32 obj_num)375 static const char *uof_get_name_420xx(struct adf_accel_dev *accel_dev, u32 obj_num)
376 {
377 int num_fw_objs = ARRAY_SIZE(adf_420xx_fw_objs);
378
379 return uof_get_name(accel_dev, obj_num, adf_420xx_fw_objs, num_fw_objs);
380 }
381
uof_get_obj_type(struct adf_accel_dev * accel_dev,u32 obj_num)382 static int uof_get_obj_type(struct adf_accel_dev *accel_dev, u32 obj_num)
383 {
384 const struct adf_fw_config *fw_config;
385
386 if (obj_num >= uof_get_num_objs(accel_dev))
387 return -EINVAL;
388
389 fw_config = get_fw_config(accel_dev);
390 if (!fw_config)
391 return -EINVAL;
392
393 return fw_config[obj_num].obj;
394 }
395
uof_get_ae_mask(struct adf_accel_dev * accel_dev,u32 obj_num)396 static u32 uof_get_ae_mask(struct adf_accel_dev *accel_dev, u32 obj_num)
397 {
398 const struct adf_fw_config *fw_config;
399
400 fw_config = get_fw_config(accel_dev);
401 if (!fw_config)
402 return 0;
403
404 return fw_config[obj_num].ae_mask;
405 }
406
adf_gen4_set_err_mask(struct adf_dev_err_mask * dev_err_mask)407 static void adf_gen4_set_err_mask(struct adf_dev_err_mask *dev_err_mask)
408 {
409 dev_err_mask->cppagentcmdpar_mask = ADF_420XX_HICPPAGENTCMDPARERRLOG_MASK;
410 dev_err_mask->parerr_ath_cph_mask = ADF_420XX_PARITYERRORMASK_ATH_CPH_MASK;
411 dev_err_mask->parerr_cpr_xlt_mask = ADF_420XX_PARITYERRORMASK_CPR_XLT_MASK;
412 dev_err_mask->parerr_dcpr_ucs_mask = ADF_420XX_PARITYERRORMASK_DCPR_UCS_MASK;
413 dev_err_mask->parerr_pke_mask = ADF_420XX_PARITYERRORMASK_PKE_MASK;
414 dev_err_mask->parerr_wat_wcp_mask = ADF_420XX_PARITYERRORMASK_WAT_WCP_MASK;
415 dev_err_mask->ssmfeatren_mask = ADF_420XX_SSMFEATREN_MASK;
416 }
417
adf_init_hw_data_420xx(struct adf_hw_device_data * hw_data,u32 dev_id)418 void adf_init_hw_data_420xx(struct adf_hw_device_data *hw_data, u32 dev_id)
419 {
420 hw_data->dev_class = &adf_420xx_class;
421 hw_data->instance_id = adf_420xx_class.instances++;
422 hw_data->num_banks = ADF_GEN4_ETR_MAX_BANKS;
423 hw_data->num_banks_per_vf = ADF_GEN4_NUM_BANKS_PER_VF;
424 hw_data->num_rings_per_bank = ADF_GEN4_NUM_RINGS_PER_BANK;
425 hw_data->num_accel = ADF_GEN4_MAX_ACCELERATORS;
426 hw_data->num_engines = ADF_420XX_MAX_ACCELENGINES;
427 hw_data->num_logical_accel = 1;
428 hw_data->tx_rx_gap = ADF_GEN4_RX_RINGS_OFFSET;
429 hw_data->tx_rings_mask = ADF_GEN4_TX_RINGS_MASK;
430 hw_data->ring_to_svc_map = ADF_GEN4_DEFAULT_RING_TO_SRV_MAP;
431 hw_data->alloc_irq = adf_isr_resource_alloc;
432 hw_data->free_irq = adf_isr_resource_free;
433 hw_data->enable_error_correction = adf_gen4_enable_error_correction;
434 hw_data->get_accel_mask = adf_gen4_get_accel_mask;
435 hw_data->get_ae_mask = get_ae_mask;
436 hw_data->get_num_accels = adf_gen4_get_num_accels;
437 hw_data->get_num_aes = adf_gen4_get_num_aes;
438 hw_data->get_sram_bar_id = adf_gen4_get_sram_bar_id;
439 hw_data->get_etr_bar_id = adf_gen4_get_etr_bar_id;
440 hw_data->get_misc_bar_id = adf_gen4_get_misc_bar_id;
441 hw_data->get_arb_info = adf_gen4_get_arb_info;
442 hw_data->get_admin_info = adf_gen4_get_admin_info;
443 hw_data->get_accel_cap = get_accel_cap;
444 hw_data->get_sku = adf_gen4_get_sku;
445 hw_data->init_admin_comms = adf_init_admin_comms;
446 hw_data->exit_admin_comms = adf_exit_admin_comms;
447 hw_data->send_admin_init = adf_send_admin_init;
448 hw_data->init_arb = adf_init_arb;
449 hw_data->exit_arb = adf_exit_arb;
450 hw_data->get_arb_mapping = adf_get_arbiter_mapping;
451 hw_data->enable_ints = adf_gen4_enable_ints;
452 hw_data->init_device = adf_gen4_init_device;
453 hw_data->reset_device = adf_reset_flr;
454 hw_data->admin_ae_mask = ADF_420XX_ADMIN_AE_MASK;
455 hw_data->num_rps = ADF_GEN4_MAX_RPS;
456 hw_data->fw_name = ADF_420XX_FW;
457 hw_data->fw_mmp_name = ADF_420XX_MMP;
458 hw_data->uof_get_name = uof_get_name_420xx;
459 hw_data->uof_get_num_objs = uof_get_num_objs;
460 hw_data->uof_get_obj_type = uof_get_obj_type;
461 hw_data->uof_get_ae_mask = uof_get_ae_mask;
462 hw_data->get_rp_group = get_rp_group;
463 hw_data->get_ena_thd_mask = get_ena_thd_mask;
464 hw_data->set_msix_rttable = adf_gen4_set_msix_default_rttable;
465 hw_data->set_ssm_wdtimer = adf_gen4_set_ssm_wdtimer;
466 hw_data->get_ring_to_svc_map = adf_gen4_get_ring_to_svc_map;
467 hw_data->disable_iov = adf_disable_sriov;
468 hw_data->ring_pair_reset = adf_gen4_ring_pair_reset;
469 hw_data->enable_pm = adf_gen4_enable_pm;
470 hw_data->handle_pm_interrupt = adf_gen4_handle_pm_interrupt;
471 hw_data->dev_config = adf_gen4_dev_config;
472 hw_data->start_timer = adf_gen4_timer_start;
473 hw_data->stop_timer = adf_gen4_timer_stop;
474 hw_data->get_hb_clock = adf_gen4_get_heartbeat_clock;
475 hw_data->num_hb_ctrs = ADF_NUM_HB_CNT_PER_AE;
476 hw_data->clock_frequency = ADF_420XX_AE_FREQ;
477 hw_data->services_supported = adf_gen4_services_supported;
478
479 adf_gen4_set_err_mask(&hw_data->dev_err_mask);
480 adf_gen4_init_hw_csr_ops(&hw_data->csr_ops);
481 adf_gen4_init_pf_pfvf_ops(&hw_data->pfvf_ops);
482 adf_gen4_init_dc_ops(&hw_data->dc_ops);
483 adf_gen4_init_ras_ops(&hw_data->ras_ops);
484 adf_gen4_init_tl_data(&hw_data->tl_data);
485 adf_gen4_init_vf_mig_ops(&hw_data->vfmig_ops);
486 adf_init_rl_data(&hw_data->rl_data);
487 }
488
adf_clean_hw_data_420xx(struct adf_hw_device_data * hw_data)489 void adf_clean_hw_data_420xx(struct adf_hw_device_data *hw_data)
490 {
491 hw_data->dev_class->instances--;
492 }
493